xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 394fa5d499fdfc1a0ddcaa3f2640cf5c49c25b63)
1 /*
2  * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef ARCH_H
8 #define ARCH_H
9 
10 #include <lib/utils_def.h>
11 
12 /*******************************************************************************
13  * MIDR bit definitions
14  ******************************************************************************/
15 #define MIDR_IMPL_MASK		U(0xff)
16 #define MIDR_IMPL_SHIFT		U(0x18)
17 #define MIDR_VAR_SHIFT		U(20)
18 #define MIDR_VAR_BITS		U(4)
19 #define MIDR_VAR_MASK		U(0xf)
20 #define MIDR_REV_SHIFT		U(0)
21 #define MIDR_REV_BITS		U(4)
22 #define MIDR_REV_MASK		U(0xf)
23 #define MIDR_PN_MASK		U(0xfff)
24 #define MIDR_PN_SHIFT		U(0x4)
25 
26 /*******************************************************************************
27  * MPIDR macros
28  ******************************************************************************/
29 #define MPIDR_MT_MASK		(ULL(1) << 24)
30 #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
31 #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32 #define MPIDR_AFFINITY_BITS	U(8)
33 #define MPIDR_AFFLVL_MASK	ULL(0xff)
34 #define MPIDR_AFF0_SHIFT	U(0)
35 #define MPIDR_AFF1_SHIFT	U(8)
36 #define MPIDR_AFF2_SHIFT	U(16)
37 #define MPIDR_AFF3_SHIFT	U(32)
38 #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
39 #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
40 #define MPIDR_AFFLVL_SHIFT	U(3)
41 #define MPIDR_AFFLVL0		ULL(0x0)
42 #define MPIDR_AFFLVL1		ULL(0x1)
43 #define MPIDR_AFFLVL2		ULL(0x2)
44 #define MPIDR_AFFLVL3		ULL(0x3)
45 #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
46 #define MPIDR_AFFLVL0_VAL(mpidr) \
47 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48 #define MPIDR_AFFLVL1_VAL(mpidr) \
49 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50 #define MPIDR_AFFLVL2_VAL(mpidr) \
51 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52 #define MPIDR_AFFLVL3_VAL(mpidr) \
53 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54 /*
55  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56  * add one while using this macro to define array sizes.
57  * TODO: Support only the first 3 affinity levels for now.
58  */
59 #define MPIDR_MAX_AFFLVL	U(2)
60 
61 #define MPID_MASK		(MPIDR_MT_MASK				 | \
62 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
63 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
65 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66 
67 #define MPIDR_AFF_ID(mpid, n)					\
68 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69 
70 /*
71  * An invalid MPID. This value can be used by functions that return an MPID to
72  * indicate an error.
73  */
74 #define INVALID_MPID		U(0xFFFFFFFF)
75 
76 /*******************************************************************************
77  * Definitions for CPU system register interface to GICv3
78  ******************************************************************************/
79 #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
80 #define ICC_SGI1R		S3_0_C12_C11_5
81 #define ICC_SRE_EL1		S3_0_C12_C12_5
82 #define ICC_SRE_EL2		S3_4_C12_C9_5
83 #define ICC_SRE_EL3		S3_6_C12_C12_5
84 #define ICC_CTLR_EL1		S3_0_C12_C12_4
85 #define ICC_CTLR_EL3		S3_6_C12_C12_4
86 #define ICC_PMR_EL1		S3_0_C4_C6_0
87 #define ICC_RPR_EL1		S3_0_C12_C11_3
88 #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
89 #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
90 #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
91 #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
92 #define ICC_IAR0_EL1		S3_0_c12_c8_0
93 #define ICC_IAR1_EL1		S3_0_c12_c12_0
94 #define ICC_EOIR0_EL1		S3_0_c12_c8_1
95 #define ICC_EOIR1_EL1		S3_0_c12_c12_1
96 #define ICC_SGI0R_EL1		S3_0_c12_c11_7
97 
98 /*******************************************************************************
99  * Generic timer memory mapped registers & offsets
100  ******************************************************************************/
101 #define CNTCR_OFF			U(0x000)
102 #define CNTCV_OFF			U(0x008)
103 #define CNTFID_OFF			U(0x020)
104 
105 #define CNTCR_EN			(U(1) << 0)
106 #define CNTCR_HDBG			(U(1) << 1)
107 #define CNTCR_FCREQ(x)			((x) << 8)
108 
109 /*******************************************************************************
110  * System register bit definitions
111  ******************************************************************************/
112 /* CLIDR definitions */
113 #define LOUIS_SHIFT		U(21)
114 #define LOC_SHIFT		U(24)
115 #define CLIDR_FIELD_WIDTH	U(3)
116 
117 /* CSSELR definitions */
118 #define LEVEL_SHIFT		U(1)
119 
120 /* Data cache set/way op type defines */
121 #define DCISW			U(0x0)
122 #define DCCISW			U(0x1)
123 #if ERRATA_A53_827319
124 #define DCCSW			DCCISW
125 #else
126 #define DCCSW			U(0x2)
127 #endif
128 
129 /* ID_AA64PFR0_EL1 definitions */
130 #define ID_AA64PFR0_EL0_SHIFT	U(0)
131 #define ID_AA64PFR0_EL1_SHIFT	U(4)
132 #define ID_AA64PFR0_EL2_SHIFT	U(8)
133 #define ID_AA64PFR0_EL3_SHIFT	U(12)
134 #define ID_AA64PFR0_AMU_SHIFT	U(44)
135 #define ID_AA64PFR0_AMU_LENGTH	U(4)
136 #define ID_AA64PFR0_AMU_MASK	ULL(0xf)
137 #define ID_AA64PFR0_ELX_MASK	ULL(0xf)
138 #define ID_AA64PFR0_SVE_SHIFT	U(32)
139 #define ID_AA64PFR0_SVE_MASK	ULL(0xf)
140 #define ID_AA64PFR0_SVE_LENGTH	U(4)
141 #define ID_AA64PFR0_MPAM_SHIFT	U(40)
142 #define ID_AA64PFR0_MPAM_MASK	ULL(0xf)
143 #define ID_AA64PFR0_DIT_SHIFT	U(48)
144 #define ID_AA64PFR0_DIT_MASK	ULL(0xf)
145 #define ID_AA64PFR0_DIT_LENGTH	U(4)
146 #define ID_AA64PFR0_DIT_SUPPORTED	U(1)
147 #define ID_AA64PFR0_CSV2_SHIFT	U(56)
148 #define ID_AA64PFR0_CSV2_MASK	ULL(0xf)
149 #define ID_AA64PFR0_CSV2_LENGTH	U(4)
150 
151 /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
152 #define ID_AA64DFR0_PMS_SHIFT	U(32)
153 #define ID_AA64DFR0_PMS_LENGTH	U(4)
154 #define ID_AA64DFR0_PMS_MASK	ULL(0xf)
155 
156 #define EL_IMPL_NONE		ULL(0)
157 #define EL_IMPL_A64ONLY		ULL(1)
158 #define EL_IMPL_A64_A32		ULL(2)
159 
160 #define ID_AA64PFR0_GIC_SHIFT	U(24)
161 #define ID_AA64PFR0_GIC_WIDTH	U(4)
162 #define ID_AA64PFR0_GIC_MASK	ULL(0xf)
163 
164 /* ID_AA64ISAR1_EL1 definitions */
165 #define ID_AA64ISAR1_EL1	S3_0_C0_C6_1
166 #define ID_AA64ISAR1_GPI_SHIFT	U(28)
167 #define ID_AA64ISAR1_GPI_MASK	ULL(0xf)
168 #define ID_AA64ISAR1_GPA_SHIFT	U(24)
169 #define ID_AA64ISAR1_GPA_MASK	ULL(0xf)
170 #define ID_AA64ISAR1_API_SHIFT	U(8)
171 #define ID_AA64ISAR1_API_MASK	ULL(0xf)
172 #define ID_AA64ISAR1_APA_SHIFT	U(4)
173 #define ID_AA64ISAR1_APA_MASK	ULL(0xf)
174 
175 /* ID_AA64MMFR0_EL1 definitions */
176 #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
177 #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
178 
179 #define PARANGE_0000	U(32)
180 #define PARANGE_0001	U(36)
181 #define PARANGE_0010	U(40)
182 #define PARANGE_0011	U(42)
183 #define PARANGE_0100	U(44)
184 #define PARANGE_0101	U(48)
185 #define PARANGE_0110	U(52)
186 
187 #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
188 #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
189 #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
190 #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
191 
192 #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
193 #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
194 #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
195 #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
196 
197 #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
198 #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
199 #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
200 #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
201 
202 /* ID_AA64MMFR2_EL1 definitions */
203 #define ID_AA64MMFR2_EL1		S3_0_C0_C7_2
204 
205 #define ID_AA64MMFR2_EL1_ST_SHIFT	U(28)
206 #define ID_AA64MMFR2_EL1_ST_MASK	ULL(0xf)
207 
208 #define ID_AA64MMFR2_EL1_CNP_SHIFT	U(0)
209 #define ID_AA64MMFR2_EL1_CNP_MASK	ULL(0xf)
210 
211 /* ID_AA64PFR1_EL1 definitions */
212 #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
213 #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
214 
215 #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
216 
217 #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
218 #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
219 
220 #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
221 
222 /* ID_PFR1_EL1 definitions */
223 #define ID_PFR1_VIRTEXT_SHIFT	U(12)
224 #define ID_PFR1_VIRTEXT_MASK	U(0xf)
225 #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
226 				 & ID_PFR1_VIRTEXT_MASK)
227 
228 /* SCTLR definitions */
229 #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
230 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
231 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
232 
233 #define SCTLR_EL1_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
234 			 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
235 #define SCTLR_AARCH32_EL1_RES1 \
236 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
237 			 (U(1) << 4) | (U(1) << 3))
238 
239 #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
240 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
241 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
242 
243 #define SCTLR_M_BIT		(ULL(1) << 0)
244 #define SCTLR_A_BIT		(ULL(1) << 1)
245 #define SCTLR_C_BIT		(ULL(1) << 2)
246 #define SCTLR_SA_BIT		(ULL(1) << 3)
247 #define SCTLR_SA0_BIT		(ULL(1) << 4)
248 #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
249 #define SCTLR_ITD_BIT		(ULL(1) << 7)
250 #define SCTLR_SED_BIT		(ULL(1) << 8)
251 #define SCTLR_UMA_BIT		(ULL(1) << 9)
252 #define SCTLR_I_BIT		(ULL(1) << 12)
253 #define SCTLR_V_BIT		(ULL(1) << 13)
254 #define SCTLR_DZE_BIT		(ULL(1) << 14)
255 #define SCTLR_UCT_BIT		(ULL(1) << 15)
256 #define SCTLR_NTWI_BIT		(ULL(1) << 16)
257 #define SCTLR_NTWE_BIT		(ULL(1) << 18)
258 #define SCTLR_WXN_BIT		(ULL(1) << 19)
259 #define SCTLR_UWXN_BIT		(ULL(1) << 20)
260 #define SCTLR_IESB_BIT		(ULL(1) << 21)
261 #define SCTLR_E0E_BIT		(ULL(1) << 24)
262 #define SCTLR_EE_BIT		(ULL(1) << 25)
263 #define SCTLR_UCI_BIT		(ULL(1) << 26)
264 #define SCTLR_EnIA_BIT		(ULL(1) << 31)
265 #define SCTLR_BT0_BIT		(ULL(1) << 35)
266 #define SCTLR_BT1_BIT		(ULL(1) << 36)
267 #define SCTLR_BT_BIT		(ULL(1) << 36)
268 #define SCTLR_DSSBS_BIT		(ULL(1) << 44)
269 #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
270 
271 /* CPACR_El1 definitions */
272 #define CPACR_EL1_FPEN(x)	((x) << 20)
273 #define CPACR_EL1_FP_TRAP_EL0	U(0x1)
274 #define CPACR_EL1_FP_TRAP_ALL	U(0x2)
275 #define CPACR_EL1_FP_TRAP_NONE	U(0x3)
276 
277 /* SCR definitions */
278 #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
279 #define SCR_FIEN_BIT		(U(1) << 21)
280 #define SCR_API_BIT		(U(1) << 17)
281 #define SCR_APK_BIT		(U(1) << 16)
282 #define SCR_TWE_BIT		(U(1) << 13)
283 #define SCR_TWI_BIT		(U(1) << 12)
284 #define SCR_ST_BIT		(U(1) << 11)
285 #define SCR_RW_BIT		(U(1) << 10)
286 #define SCR_SIF_BIT		(U(1) << 9)
287 #define SCR_HCE_BIT		(U(1) << 8)
288 #define SCR_SMD_BIT		(U(1) << 7)
289 #define SCR_EA_BIT		(U(1) << 3)
290 #define SCR_FIQ_BIT		(U(1) << 2)
291 #define SCR_IRQ_BIT		(U(1) << 1)
292 #define SCR_NS_BIT		(U(1) << 0)
293 #define SCR_VALID_BIT_MASK	U(0x2f8f)
294 #define SCR_RESET_VAL		SCR_RES1_BITS
295 
296 /* MDCR_EL3 definitions */
297 #define MDCR_SPD32(x)		((x) << 14)
298 #define MDCR_SPD32_LEGACY	ULL(0x0)
299 #define MDCR_SPD32_DISABLE	ULL(0x2)
300 #define MDCR_SPD32_ENABLE	ULL(0x3)
301 #define MDCR_SDD_BIT		(ULL(1) << 16)
302 #define MDCR_NSPB(x)		((x) << 12)
303 #define MDCR_NSPB_EL1		ULL(0x3)
304 #define MDCR_TDOSA_BIT		(ULL(1) << 10)
305 #define MDCR_TDA_BIT		(ULL(1) << 9)
306 #define MDCR_TPM_BIT		(ULL(1) << 6)
307 #define MDCR_SCCD_BIT		(ULL(1) << 23)
308 #define MDCR_EL3_RESET_VAL	ULL(0x0)
309 
310 /* MDCR_EL2 definitions */
311 #define MDCR_EL2_TPMS		(U(1) << 14)
312 #define MDCR_EL2_E2PB(x)	((x) << 12)
313 #define MDCR_EL2_E2PB_EL1	U(0x3)
314 #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
315 #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
316 #define MDCR_EL2_TDA_BIT	(U(1) << 9)
317 #define MDCR_EL2_TDE_BIT	(U(1) << 8)
318 #define MDCR_EL2_HPME_BIT	(U(1) << 7)
319 #define MDCR_EL2_TPM_BIT	(U(1) << 6)
320 #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
321 #define MDCR_EL2_RESET_VAL	U(0x0)
322 
323 /* HSTR_EL2 definitions */
324 #define HSTR_EL2_RESET_VAL	U(0x0)
325 #define HSTR_EL2_T_MASK		U(0xff)
326 
327 /* CNTHP_CTL_EL2 definitions */
328 #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
329 #define CNTHP_CTL_RESET_VAL	U(0x0)
330 
331 /* VTTBR_EL2 definitions */
332 #define VTTBR_RESET_VAL		ULL(0x0)
333 #define VTTBR_VMID_MASK		ULL(0xff)
334 #define VTTBR_VMID_SHIFT	U(48)
335 #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
336 #define VTTBR_BADDR_SHIFT	U(0)
337 
338 /* HCR definitions */
339 #define HCR_API_BIT		(ULL(1) << 41)
340 #define HCR_APK_BIT		(ULL(1) << 40)
341 #define HCR_TGE_BIT		(ULL(1) << 27)
342 #define HCR_RW_SHIFT		U(31)
343 #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
344 #define HCR_AMO_BIT		(ULL(1) << 5)
345 #define HCR_IMO_BIT		(ULL(1) << 4)
346 #define HCR_FMO_BIT		(ULL(1) << 3)
347 
348 /* ISR definitions */
349 #define ISR_A_SHIFT		U(8)
350 #define ISR_I_SHIFT		U(7)
351 #define ISR_F_SHIFT		U(6)
352 
353 /* CNTHCTL_EL2 definitions */
354 #define CNTHCTL_RESET_VAL	U(0x0)
355 #define EVNTEN_BIT		(U(1) << 2)
356 #define EL1PCEN_BIT		(U(1) << 1)
357 #define EL1PCTEN_BIT		(U(1) << 0)
358 
359 /* CNTKCTL_EL1 definitions */
360 #define EL0PTEN_BIT		(U(1) << 9)
361 #define EL0VTEN_BIT		(U(1) << 8)
362 #define EL0PCTEN_BIT		(U(1) << 0)
363 #define EL0VCTEN_BIT		(U(1) << 1)
364 #define EVNTEN_BIT		(U(1) << 2)
365 #define EVNTDIR_BIT		(U(1) << 3)
366 #define EVNTI_SHIFT		U(4)
367 #define EVNTI_MASK		U(0xf)
368 
369 /* CPTR_EL3 definitions */
370 #define TCPAC_BIT		(U(1) << 31)
371 #define TAM_BIT			(U(1) << 30)
372 #define TTA_BIT			(U(1) << 20)
373 #define TFP_BIT			(U(1) << 10)
374 #define CPTR_EZ_BIT		(U(1) << 8)
375 #define CPTR_EL3_RESET_VAL	U(0x0)
376 
377 /* CPTR_EL2 definitions */
378 #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
379 #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
380 #define CPTR_EL2_TAM_BIT	(U(1) << 30)
381 #define CPTR_EL2_TTA_BIT	(U(1) << 20)
382 #define CPTR_EL2_TFP_BIT	(U(1) << 10)
383 #define CPTR_EL2_TZ_BIT		(U(1) << 8)
384 #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
385 
386 /* CPSR/SPSR definitions */
387 #define DAIF_FIQ_BIT		(U(1) << 0)
388 #define DAIF_IRQ_BIT		(U(1) << 1)
389 #define DAIF_ABT_BIT		(U(1) << 2)
390 #define DAIF_DBG_BIT		(U(1) << 3)
391 #define SPSR_DAIF_SHIFT		U(6)
392 #define SPSR_DAIF_MASK		U(0xf)
393 
394 #define SPSR_AIF_SHIFT		U(6)
395 #define SPSR_AIF_MASK		U(0x7)
396 
397 #define SPSR_E_SHIFT		U(9)
398 #define SPSR_E_MASK		U(0x1)
399 #define SPSR_E_LITTLE		U(0x0)
400 #define SPSR_E_BIG		U(0x1)
401 
402 #define SPSR_T_SHIFT		U(5)
403 #define SPSR_T_MASK		U(0x1)
404 #define SPSR_T_ARM		U(0x0)
405 #define SPSR_T_THUMB		U(0x1)
406 
407 #define SPSR_M_SHIFT		U(4)
408 #define SPSR_M_MASK		U(0x1)
409 #define SPSR_M_AARCH64		U(0x0)
410 #define SPSR_M_AARCH32		U(0x1)
411 
412 #define DISABLE_ALL_EXCEPTIONS \
413 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
414 
415 #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
416 
417 /*
418  * RMR_EL3 definitions
419  */
420 #define RMR_EL3_RR_BIT		(U(1) << 1)
421 #define RMR_EL3_AA64_BIT	(U(1) << 0)
422 
423 /*
424  * HI-VECTOR address for AArch32 state
425  */
426 #define HI_VECTOR_BASE		U(0xFFFF0000)
427 
428 /*
429  * TCR defintions
430  */
431 #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
432 #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
433 #define TCR_EL1_IPS_SHIFT	U(32)
434 #define TCR_EL2_PS_SHIFT	U(16)
435 #define TCR_EL3_PS_SHIFT	U(16)
436 
437 #define TCR_TxSZ_MIN		ULL(16)
438 #define TCR_TxSZ_MAX		ULL(39)
439 #define TCR_TxSZ_MAX_TTST	ULL(48)
440 
441 #define TCR_T0SZ_SHIFT		U(0)
442 #define TCR_T1SZ_SHIFT		U(16)
443 
444 /* (internal) physical address size bits in EL3/EL1 */
445 #define TCR_PS_BITS_4GB		ULL(0x0)
446 #define TCR_PS_BITS_64GB	ULL(0x1)
447 #define TCR_PS_BITS_1TB		ULL(0x2)
448 #define TCR_PS_BITS_4TB		ULL(0x3)
449 #define TCR_PS_BITS_16TB	ULL(0x4)
450 #define TCR_PS_BITS_256TB	ULL(0x5)
451 
452 #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
453 #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
454 #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
455 #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
456 #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
457 #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
458 
459 #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
460 #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
461 #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
462 #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
463 
464 #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
465 #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
466 #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
467 #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
468 
469 #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
470 #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
471 #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
472 
473 #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
474 #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
475 #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
476 #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
477 
478 #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
479 #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
480 #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
481 #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
482 
483 #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
484 #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
485 #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
486 
487 #define TCR_TG0_SHIFT		U(14)
488 #define TCR_TG0_MASK		ULL(3)
489 #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
490 #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
491 #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
492 
493 #define TCR_TG1_SHIFT		U(30)
494 #define TCR_TG1_MASK		ULL(3)
495 #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
496 #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
497 #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
498 
499 #define TCR_EPD0_BIT		(ULL(1) << 7)
500 #define TCR_EPD1_BIT		(ULL(1) << 23)
501 
502 #define MODE_SP_SHIFT		U(0x0)
503 #define MODE_SP_MASK		U(0x1)
504 #define MODE_SP_EL0		U(0x0)
505 #define MODE_SP_ELX		U(0x1)
506 
507 #define MODE_RW_SHIFT		U(0x4)
508 #define MODE_RW_MASK		U(0x1)
509 #define MODE_RW_64		U(0x0)
510 #define MODE_RW_32		U(0x1)
511 
512 #define MODE_EL_SHIFT		U(0x2)
513 #define MODE_EL_MASK		U(0x3)
514 #define MODE_EL3		U(0x3)
515 #define MODE_EL2		U(0x2)
516 #define MODE_EL1		U(0x1)
517 #define MODE_EL0		U(0x0)
518 
519 #define MODE32_SHIFT		U(0)
520 #define MODE32_MASK		U(0xf)
521 #define MODE32_usr		U(0x0)
522 #define MODE32_fiq		U(0x1)
523 #define MODE32_irq		U(0x2)
524 #define MODE32_svc		U(0x3)
525 #define MODE32_mon		U(0x6)
526 #define MODE32_abt		U(0x7)
527 #define MODE32_hyp		U(0xa)
528 #define MODE32_und		U(0xb)
529 #define MODE32_sys		U(0xf)
530 
531 #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
532 #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
533 #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
534 #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
535 
536 #define SPSR_64(el, sp, daif)				\
537 	((MODE_RW_64 << MODE_RW_SHIFT) |		\
538 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |	\
539 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |	\
540 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
541 
542 #define SPSR_MODE32(mode, isa, endian, aif)		\
543 	((MODE_RW_32 << MODE_RW_SHIFT) |		\
544 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
545 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
546 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
547 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
548 
549 /*
550  * TTBR Definitions
551  */
552 #define TTBR_CNP_BIT		ULL(0x1)
553 
554 /*
555  * CTR_EL0 definitions
556  */
557 #define CTR_CWG_SHIFT		U(24)
558 #define CTR_CWG_MASK		U(0xf)
559 #define CTR_ERG_SHIFT		U(20)
560 #define CTR_ERG_MASK		U(0xf)
561 #define CTR_DMINLINE_SHIFT	U(16)
562 #define CTR_DMINLINE_MASK	U(0xf)
563 #define CTR_L1IP_SHIFT		U(14)
564 #define CTR_L1IP_MASK		U(0x3)
565 #define CTR_IMINLINE_SHIFT	U(0)
566 #define CTR_IMINLINE_MASK	U(0xf)
567 
568 #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
569 
570 /* Physical timer control register bit fields shifts and masks */
571 #define CNTP_CTL_ENABLE_SHIFT   U(0)
572 #define CNTP_CTL_IMASK_SHIFT    U(1)
573 #define CNTP_CTL_ISTATUS_SHIFT  U(2)
574 
575 #define CNTP_CTL_ENABLE_MASK    U(1)
576 #define CNTP_CTL_IMASK_MASK     U(1)
577 #define CNTP_CTL_ISTATUS_MASK   U(1)
578 
579 /* Exception Syndrome register bits and bobs */
580 #define ESR_EC_SHIFT			U(26)
581 #define ESR_EC_MASK			U(0x3f)
582 #define ESR_EC_LENGTH			U(6)
583 #define EC_UNKNOWN			U(0x0)
584 #define EC_WFE_WFI			U(0x1)
585 #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
586 #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
587 #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
588 #define EC_AARCH32_CP14_LDC_STC		U(0x6)
589 #define EC_FP_SIMD			U(0x7)
590 #define EC_AARCH32_CP10_MRC		U(0x8)
591 #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
592 #define EC_ILLEGAL			U(0xe)
593 #define EC_AARCH32_SVC			U(0x11)
594 #define EC_AARCH32_HVC			U(0x12)
595 #define EC_AARCH32_SMC			U(0x13)
596 #define EC_AARCH64_SVC			U(0x15)
597 #define EC_AARCH64_HVC			U(0x16)
598 #define EC_AARCH64_SMC			U(0x17)
599 #define EC_AARCH64_SYS			U(0x18)
600 #define EC_IABORT_LOWER_EL		U(0x20)
601 #define EC_IABORT_CUR_EL		U(0x21)
602 #define EC_PC_ALIGN			U(0x22)
603 #define EC_DABORT_LOWER_EL		U(0x24)
604 #define EC_DABORT_CUR_EL		U(0x25)
605 #define EC_SP_ALIGN			U(0x26)
606 #define EC_AARCH32_FP			U(0x28)
607 #define EC_AARCH64_FP			U(0x2c)
608 #define EC_SERROR			U(0x2f)
609 
610 /*
611  * External Abort bit in Instruction and Data Aborts synchronous exception
612  * syndromes.
613  */
614 #define ESR_ISS_EABORT_EA_BIT		U(9)
615 
616 #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
617 
618 /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
619 #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
620 #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
621 
622 /*******************************************************************************
623  * Definitions of register offsets, fields and macros for CPU system
624  * instructions.
625  ******************************************************************************/
626 
627 #define TLBI_ADDR_SHIFT		U(12)
628 #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
629 #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
630 
631 /*******************************************************************************
632  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
633  * system level implementation of the Generic Timer.
634  ******************************************************************************/
635 #define CNTCTLBASE_CNTFRQ	U(0x0)
636 #define CNTNSAR			U(0x4)
637 #define CNTNSAR_NS_SHIFT(x)	(x)
638 
639 #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
640 #define CNTACR_RPCT_SHIFT	U(0x0)
641 #define CNTACR_RVCT_SHIFT	U(0x1)
642 #define CNTACR_RFRQ_SHIFT	U(0x2)
643 #define CNTACR_RVOFF_SHIFT	U(0x3)
644 #define CNTACR_RWVT_SHIFT	U(0x4)
645 #define CNTACR_RWPT_SHIFT	U(0x5)
646 
647 /*******************************************************************************
648  * Definitions of register offsets and fields in the CNTBaseN Frame of the
649  * system level implementation of the Generic Timer.
650  ******************************************************************************/
651 /* Physical Count register. */
652 #define CNTPCT_LO		U(0x0)
653 /* Counter Frequency register. */
654 #define CNTBASEN_CNTFRQ		U(0x10)
655 /* Physical Timer CompareValue register. */
656 #define CNTP_CVAL_LO		U(0x20)
657 /* Physical Timer Control register. */
658 #define CNTP_CTL		U(0x2c)
659 
660 /* PMCR_EL0 definitions */
661 #define PMCR_EL0_RESET_VAL	U(0x0)
662 #define PMCR_EL0_N_SHIFT	U(11)
663 #define PMCR_EL0_N_MASK		U(0x1f)
664 #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
665 #define PMCR_EL0_LC_BIT		(U(1) << 6)
666 #define PMCR_EL0_DP_BIT		(U(1) << 5)
667 #define PMCR_EL0_X_BIT		(U(1) << 4)
668 #define PMCR_EL0_D_BIT		(U(1) << 3)
669 
670 /*******************************************************************************
671  * Definitions for system register interface to SVE
672  ******************************************************************************/
673 #define ZCR_EL3			S3_6_C1_C2_0
674 #define ZCR_EL2			S3_4_C1_C2_0
675 
676 /* ZCR_EL3 definitions */
677 #define ZCR_EL3_LEN_MASK	U(0xf)
678 
679 /* ZCR_EL2 definitions */
680 #define ZCR_EL2_LEN_MASK	U(0xf)
681 
682 /*******************************************************************************
683  * Definitions of MAIR encodings for device and normal memory
684  ******************************************************************************/
685 /*
686  * MAIR encodings for device memory attributes.
687  */
688 #define MAIR_DEV_nGnRnE		ULL(0x0)
689 #define MAIR_DEV_nGnRE		ULL(0x4)
690 #define MAIR_DEV_nGRE		ULL(0x8)
691 #define MAIR_DEV_GRE		ULL(0xc)
692 
693 /*
694  * MAIR encodings for normal memory attributes.
695  *
696  * Cache Policy
697  *  WT:	 Write Through
698  *  WB:	 Write Back
699  *  NC:	 Non-Cacheable
700  *
701  * Transient Hint
702  *  NTR: Non-Transient
703  *  TR:	 Transient
704  *
705  * Allocation Policy
706  *  RA:	 Read Allocate
707  *  WA:	 Write Allocate
708  *  RWA: Read and Write Allocate
709  *  NA:	 No Allocation
710  */
711 #define MAIR_NORM_WT_TR_WA	ULL(0x1)
712 #define MAIR_NORM_WT_TR_RA	ULL(0x2)
713 #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
714 #define MAIR_NORM_NC		ULL(0x4)
715 #define MAIR_NORM_WB_TR_WA	ULL(0x5)
716 #define MAIR_NORM_WB_TR_RA	ULL(0x6)
717 #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
718 #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
719 #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
720 #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
721 #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
722 #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
723 #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
724 #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
725 #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
726 
727 #define MAIR_NORM_OUTER_SHIFT	U(4)
728 
729 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
730 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
731 
732 /* PAR_EL1 fields */
733 #define PAR_F_SHIFT	U(0)
734 #define PAR_F_MASK	ULL(0x1)
735 #define PAR_ADDR_SHIFT	U(12)
736 #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
737 
738 /*******************************************************************************
739  * Definitions for system register interface to SPE
740  ******************************************************************************/
741 #define PMBLIMITR_EL1		S3_0_C9_C10_0
742 
743 /*******************************************************************************
744  * Definitions for system register interface to MPAM
745  ******************************************************************************/
746 #define MPAMIDR_EL1		S3_0_C10_C4_4
747 #define MPAM2_EL2		S3_4_C10_C5_0
748 #define MPAMHCR_EL2		S3_4_C10_C4_0
749 #define MPAM3_EL3		S3_6_C10_C5_0
750 
751 /*******************************************************************************
752  * Definitions for system register interface to AMU for ARMv8.4 onwards
753  ******************************************************************************/
754 #define AMCR_EL0		S3_3_C13_C2_0
755 #define AMCFGR_EL0		S3_3_C13_C2_1
756 #define AMCGCR_EL0		S3_3_C13_C2_2
757 #define AMUSERENR_EL0		S3_3_C13_C2_3
758 #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
759 #define AMCNTENSET0_EL0		S3_3_C13_C2_5
760 #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
761 #define AMCNTENSET1_EL0		S3_3_C13_C3_1
762 
763 /* Activity Monitor Group 0 Event Counter Registers */
764 #define AMEVCNTR00_EL0		S3_3_C13_C4_0
765 #define AMEVCNTR01_EL0		S3_3_C13_C4_1
766 #define AMEVCNTR02_EL0		S3_3_C13_C4_2
767 #define AMEVCNTR03_EL0		S3_3_C13_C4_3
768 
769 /* Activity Monitor Group 0 Event Type Registers */
770 #define AMEVTYPER00_EL0		S3_3_C13_C6_0
771 #define AMEVTYPER01_EL0		S3_3_C13_C6_1
772 #define AMEVTYPER02_EL0		S3_3_C13_C6_2
773 #define AMEVTYPER03_EL0		S3_3_C13_C6_3
774 
775 /* Activity Monitor Group 1 Event Counter Registers */
776 #define AMEVCNTR10_EL0		S3_3_C13_C12_0
777 #define AMEVCNTR11_EL0		S3_3_C13_C12_1
778 #define AMEVCNTR12_EL0		S3_3_C13_C12_2
779 #define AMEVCNTR13_EL0		S3_3_C13_C12_3
780 #define AMEVCNTR14_EL0		S3_3_C13_C12_4
781 #define AMEVCNTR15_EL0		S3_3_C13_C12_5
782 #define AMEVCNTR16_EL0		S3_3_C13_C12_6
783 #define AMEVCNTR17_EL0		S3_3_C13_C12_7
784 #define AMEVCNTR18_EL0		S3_3_C13_C13_0
785 #define AMEVCNTR19_EL0		S3_3_C13_C13_1
786 #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
787 #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
788 #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
789 #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
790 #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
791 #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
792 
793 /* Activity Monitor Group 1 Event Type Registers */
794 #define AMEVTYPER10_EL0		S3_3_C13_C14_0
795 #define AMEVTYPER11_EL0		S3_3_C13_C14_1
796 #define AMEVTYPER12_EL0		S3_3_C13_C14_2
797 #define AMEVTYPER13_EL0		S3_3_C13_C14_3
798 #define AMEVTYPER14_EL0		S3_3_C13_C14_4
799 #define AMEVTYPER15_EL0		S3_3_C13_C14_5
800 #define AMEVTYPER16_EL0		S3_3_C13_C14_6
801 #define AMEVTYPER17_EL0		S3_3_C13_C14_7
802 #define AMEVTYPER18_EL0		S3_3_C13_C15_0
803 #define AMEVTYPER19_EL0		S3_3_C13_C15_1
804 #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
805 #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
806 #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
807 #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
808 #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
809 #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
810 
811 /* AMCGCR_EL0 definitions */
812 #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
813 #define AMCGCR_EL0_CG1NC_LENGTH	U(8)
814 #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
815 
816 /* MPAM register definitions */
817 #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
818 #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
819 
820 #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
821 #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
822 
823 #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
824 
825 /*******************************************************************************
826  * RAS system registers
827  ******************************************************************************/
828 #define DISR_EL1		S3_0_C12_C1_1
829 #define DISR_A_BIT		U(31)
830 
831 #define ERRIDR_EL1		S3_0_C5_C3_0
832 #define ERRIDR_MASK		U(0xffff)
833 
834 #define ERRSELR_EL1		S3_0_C5_C3_1
835 
836 /* System register access to Standard Error Record registers */
837 #define ERXFR_EL1		S3_0_C5_C4_0
838 #define ERXCTLR_EL1		S3_0_C5_C4_1
839 #define ERXSTATUS_EL1		S3_0_C5_C4_2
840 #define ERXADDR_EL1		S3_0_C5_C4_3
841 #define ERXPFGF_EL1		S3_0_C5_C4_4
842 #define ERXPFGCTL_EL1		S3_0_C5_C4_5
843 #define ERXPFGCDN_EL1		S3_0_C5_C4_6
844 #define ERXMISC0_EL1		S3_0_C5_C5_0
845 #define ERXMISC1_EL1		S3_0_C5_C5_1
846 
847 #define ERXCTLR_ED_BIT		(U(1) << 0)
848 #define ERXCTLR_UE_BIT		(U(1) << 4)
849 
850 #define ERXPFGCTL_UC_BIT	(U(1) << 1)
851 #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
852 #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
853 
854 /*******************************************************************************
855  * Armv8.3 Pointer Authentication Registers
856  ******************************************************************************/
857 #define APIAKeyLo_EL1		S3_0_C2_C1_0
858 #define APIAKeyHi_EL1		S3_0_C2_C1_1
859 #define APIBKeyLo_EL1		S3_0_C2_C1_2
860 #define APIBKeyHi_EL1		S3_0_C2_C1_3
861 #define APDAKeyLo_EL1		S3_0_C2_C2_0
862 #define APDAKeyHi_EL1		S3_0_C2_C2_1
863 #define APDBKeyLo_EL1		S3_0_C2_C2_2
864 #define APDBKeyHi_EL1		S3_0_C2_C2_3
865 #define APGAKeyLo_EL1		S3_0_C2_C3_0
866 #define APGAKeyHi_EL1		S3_0_C2_C3_1
867 
868 /*******************************************************************************
869  * Armv8.4 Data Independent Timing Registers
870  ******************************************************************************/
871 #define DIT			S3_3_C4_C2_5
872 #define DIT_BIT			BIT(24)
873 
874 /*******************************************************************************
875  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
876  ******************************************************************************/
877 #define SSBS			S3_3_C4_C2_6
878 
879 #endif /* ARCH_H */
880