1 /* 2 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3 * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 #ifndef ARCH_H 9 #define ARCH_H 10 11 #include <lib/utils_def.h> 12 13 /******************************************************************************* 14 * MIDR bit definitions 15 ******************************************************************************/ 16 #define MIDR_IMPL_MASK U(0xff) 17 #define MIDR_IMPL_SHIFT U(0x18) 18 #define MIDR_VAR_SHIFT U(20) 19 #define MIDR_VAR_BITS U(4) 20 #define MIDR_VAR_MASK U(0xf) 21 #define MIDR_REV_SHIFT U(0) 22 #define MIDR_REV_BITS U(4) 23 #define MIDR_REV_MASK U(0xf) 24 #define MIDR_PN_MASK U(0xfff) 25 #define MIDR_PN_SHIFT U(0x4) 26 27 /* Extracts the CPU part number from MIDR for checking CPU match */ 28 #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 29 30 /******************************************************************************* 31 * MPIDR macros 32 ******************************************************************************/ 33 #define MPIDR_MT_MASK (ULL(1) << 24) 34 #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35 #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36 #define MPIDR_AFFINITY_BITS U(8) 37 #define MPIDR_AFFLVL_MASK ULL(0xff) 38 #define MPIDR_AFF0_SHIFT U(0) 39 #define MPIDR_AFF1_SHIFT U(8) 40 #define MPIDR_AFF2_SHIFT U(16) 41 #define MPIDR_AFF3_SHIFT U(32) 42 #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43 #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44 #define MPIDR_AFFLVL_SHIFT U(3) 45 #define MPIDR_AFFLVL0 ULL(0x0) 46 #define MPIDR_AFFLVL1 ULL(0x1) 47 #define MPIDR_AFFLVL2 ULL(0x2) 48 #define MPIDR_AFFLVL3 ULL(0x3) 49 #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50 #define MPIDR_AFFLVL0_VAL(mpidr) \ 51 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52 #define MPIDR_AFFLVL1_VAL(mpidr) \ 53 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54 #define MPIDR_AFFLVL2_VAL(mpidr) \ 55 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56 #define MPIDR_AFFLVL3_VAL(mpidr) \ 57 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58 /* 59 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60 * add one while using this macro to define array sizes. 61 * TODO: Support only the first 3 affinity levels for now. 62 */ 63 #define MPIDR_MAX_AFFLVL U(2) 64 65 #define MPID_MASK (MPIDR_MT_MASK | \ 66 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70 71 #define MPIDR_AFF_ID(mpid, n) \ 72 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73 74 /* 75 * An invalid MPID. This value can be used by functions that return an MPID to 76 * indicate an error. 77 */ 78 #define INVALID_MPID U(0xFFFFFFFF) 79 80 /******************************************************************************* 81 * Definitions for Exception vector offsets 82 ******************************************************************************/ 83 #define CURRENT_EL_SP0 0x0 84 #define CURRENT_EL_SPX 0x200 85 #define LOWER_EL_AARCH64 0x400 86 #define LOWER_EL_AARCH32 0x600 87 88 #define SYNC_EXCEPTION 0x0 89 #define IRQ_EXCEPTION 0x80 90 #define FIQ_EXCEPTION 0x100 91 #define SERROR_EXCEPTION 0x180 92 93 /******************************************************************************* 94 * Encodings for GICv5 EL3 system registers 95 ******************************************************************************/ 96 #define ICC_PPI_DOMAINR0_EL3 S3_6_C12_C8_4 97 #define ICC_PPI_DOMAINR1_EL3 S3_6_C12_C8_5 98 #define ICC_PPI_DOMAINR2_EL3 S3_6_C12_C8_6 99 #define ICC_PPI_DOMAINR3_EL3 S3_6_C12_C8_7 100 101 #define ICC_PPI_DOMAINR_FIELD_MASK ULL(0x3) 102 #define ICC_PPI_DOMAINR_COUNT (32) 103 104 /******************************************************************************* 105 * Definitions for CPU system register interface to GICv3 106 ******************************************************************************/ 107 #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 108 #define ICC_SGI1R S3_0_C12_C11_5 109 #define ICC_ASGI1R S3_0_C12_C11_6 110 #define ICC_SRE_EL1 S3_0_C12_C12_5 111 #define ICC_SRE_EL2 S3_4_C12_C9_5 112 #define ICC_SRE_EL3 S3_6_C12_C12_5 113 #define ICC_CTLR_EL1 S3_0_C12_C12_4 114 #define ICC_CTLR_EL3 S3_6_C12_C12_4 115 #define ICC_PMR_EL1 S3_0_C4_C6_0 116 #define ICC_RPR_EL1 S3_0_C12_C11_3 117 #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 118 #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 119 #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 120 #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 121 #define ICC_IAR0_EL1 S3_0_c12_c8_0 122 #define ICC_IAR1_EL1 S3_0_c12_c12_0 123 #define ICC_EOIR0_EL1 S3_0_c12_c8_1 124 #define ICC_EOIR1_EL1 S3_0_c12_c12_1 125 #define ICC_SGI0R_EL1 S3_0_c12_c11_7 126 127 /******************************************************************************* 128 * Definitions for EL2 system registers for save/restore routine 129 ******************************************************************************/ 130 #define CNTPOFF_EL2 S3_4_C14_C0_6 131 #define HDFGRTR2_EL2 S3_4_C3_C1_0 132 #define HDFGWTR2_EL2 S3_4_C3_C1_1 133 #define HFGRTR2_EL2 S3_4_C3_C1_2 134 #define HFGWTR2_EL2 S3_4_C3_C1_3 135 #define HDFGRTR_EL2 S3_4_C3_C1_4 136 #define HDFGWTR_EL2 S3_4_C3_C1_5 137 #define HAFGRTR_EL2 S3_4_C3_C1_6 138 #define HFGITR2_EL2 S3_4_C3_C1_7 139 #define HFGITR_EL2 S3_4_C1_C1_6 140 #define HFGRTR_EL2 S3_4_C1_C1_4 141 #define HFGWTR_EL2 S3_4_C1_C1_5 142 #define ICH_HCR_EL2 S3_4_C12_C11_0 143 #define ICH_VMCR_EL2 S3_4_C12_C11_7 144 #define MPAMVPM0_EL2 S3_4_C10_C6_0 145 #define MPAMVPM1_EL2 S3_4_C10_C6_1 146 #define MPAMVPM2_EL2 S3_4_C10_C6_2 147 #define MPAMVPM3_EL2 S3_4_C10_C6_3 148 #define MPAMVPM4_EL2 S3_4_C10_C6_4 149 #define MPAMVPM5_EL2 S3_4_C10_C6_5 150 #define MPAMVPM6_EL2 S3_4_C10_C6_6 151 #define MPAMVPM7_EL2 S3_4_C10_C6_7 152 #define MPAMVPMV_EL2 S3_4_C10_C4_1 153 #define VNCR_EL2 S3_4_C2_C2_0 154 #define PMSCR_EL2 S3_4_C9_C9_0 155 #define TFSR_EL2 S3_4_C5_C6_0 156 #define CONTEXTIDR_EL2 S3_4_C13_C0_1 157 #define TTBR1_EL2 S3_4_C2_C0_1 158 159 /******************************************************************************* 160 * Generic timer memory mapped registers & offsets 161 ******************************************************************************/ 162 #define CNTCR_OFF U(0x000) 163 #define CNTCV_OFF U(0x008) 164 #define CNTFID_OFF U(0x020) 165 166 #define CNTCR_EN (U(1) << 0) 167 #define CNTCR_HDBG (U(1) << 1) 168 #define CNTCR_FCREQ(x) ((x) << 8) 169 170 /******************************************************************************* 171 * System register bit definitions 172 ******************************************************************************/ 173 /* CLIDR definitions */ 174 #define LOUIS_SHIFT U(21) 175 #define LOC_SHIFT U(24) 176 #define CTYPE_SHIFT(n) U(3 * (n - 1)) 177 #define CLIDR_FIELD_WIDTH U(3) 178 179 /* CSSELR definitions */ 180 #define LEVEL_SHIFT U(1) 181 182 /* Data cache set/way op type defines */ 183 #define DCISW U(0x0) 184 #define DCCISW U(0x1) 185 #if ERRATA_A53_827319 186 #define DCCSW DCCISW 187 #else 188 #define DCCSW U(0x2) 189 #endif 190 191 #define ID_REG_FIELD_MASK ULL(0xf) 192 193 /* ID_AA64PFR0_EL1 definitions */ 194 #define ID_AA64PFR0_EL0_SHIFT U(0) 195 #define ID_AA64PFR0_EL1_SHIFT U(4) 196 #define ID_AA64PFR0_EL2_SHIFT U(8) 197 #define ID_AA64PFR0_EL3_SHIFT U(12) 198 199 #define ID_AA64PFR0_AMU_SHIFT U(44) 200 #define ID_AA64PFR0_AMU_MASK ULL(0xf) 201 #define ID_AA64PFR0_AMU_V1 ULL(0x1) 202 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 203 204 #define ID_AA64PFR0_ELX_MASK ULL(0xf) 205 206 #define ID_AA64PFR0_GIC_SHIFT U(24) 207 #define ID_AA64PFR0_GIC_WIDTH U(4) 208 #define ID_AA64PFR0_GIC_MASK ULL(0xf) 209 210 #define ID_AA64PFR0_SVE_SHIFT U(32) 211 #define ID_AA64PFR0_SVE_MASK ULL(0xf) 212 #define ID_AA64PFR0_SVE_LENGTH U(4) 213 #define SVE_IMPLEMENTED ULL(0x1) 214 215 #define ID_AA64PFR0_SEL2_SHIFT U(36) 216 #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 217 218 #define ID_AA64PFR0_MPAM_SHIFT U(40) 219 #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 220 221 #define ID_AA64PFR0_DIT_SHIFT U(48) 222 #define ID_AA64PFR0_DIT_MASK ULL(0xf) 223 #define ID_AA64PFR0_DIT_LENGTH U(4) 224 #define DIT_IMPLEMENTED ULL(1) 225 226 #define ID_AA64PFR0_CSV2_SHIFT U(56) 227 #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 228 #define ID_AA64PFR0_CSV2_LENGTH U(4) 229 #define CSV2_2_IMPLEMENTED ULL(0x2) 230 #define CSV2_3_IMPLEMENTED ULL(0x3) 231 232 #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 233 #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 234 #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 235 #define RME_NOT_IMPLEMENTED ULL(0) 236 #define RME_GPC2_IMPLEMENTED ULL(0x2) 237 238 #define ID_AA64PFR0_RAS_SHIFT U(28) 239 #define ID_AA64PFR0_RAS_MASK ULL(0xf) 240 #define ID_AA64PFR0_RAS_LENGTH U(4) 241 242 /* Exception level handling */ 243 #define EL_IMPL_NONE ULL(0) 244 #define EL_IMPL_A64ONLY ULL(1) 245 #define EL_IMPL_A64_A32 ULL(2) 246 247 /* ID_AA64DFR0_EL1.DebugVer definitions */ 248 #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 249 #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 250 #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 251 252 /* ID_AA64DFR0_EL1.TraceVer definitions */ 253 #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 254 #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 255 #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 256 257 #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 258 #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 259 #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 260 #define TRACEFILT_IMPLEMENTED ULL(1) 261 262 #define ID_AA64DFR0_PMUVER_LENGTH U(4) 263 #define ID_AA64DFR0_PMUVER_SHIFT U(8) 264 #define ID_AA64DFR0_PMUVER_MASK U(0xf) 265 #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 266 #define ID_AA64DFR0_PMUVER_PMUV3P9 U(9) 267 #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 268 269 /* ID_AA64DFR0_EL1.SEBEP definitions */ 270 #define ID_AA64DFR0_SEBEP_SHIFT U(24) 271 #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 272 #define SEBEP_IMPLEMENTED ULL(1) 273 274 /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 275 #define ID_AA64DFR0_PMS_SHIFT U(32) 276 #define ID_AA64DFR0_PMS_MASK ULL(0xf) 277 #define SPE_IMPLEMENTED ULL(0x1) 278 #define SPE_NOT_IMPLEMENTED ULL(0x0) 279 280 /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 281 #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 282 #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 283 #define TRACEBUFFER_IMPLEMENTED ULL(1) 284 285 /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 286 #define ID_AA64DFR0_MTPMU_SHIFT U(48) 287 #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 288 #define MTPMU_IMPLEMENTED ULL(1) 289 #define MTPMU_NOT_IMPLEMENTED ULL(15) 290 291 /* ID_AA64DFR0_EL1.BRBE definitions */ 292 #define ID_AA64DFR0_BRBE_SHIFT U(52) 293 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 294 #define BRBE_IMPLEMENTED ULL(1) 295 296 /* ID_AA64DFR1_EL1 definitions */ 297 #define ID_AA64DFR1_EBEP_SHIFT U(48) 298 #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 299 #define EBEP_IMPLEMENTED ULL(1) 300 301 #define ID_AA64DFR1_BRP_SHIFT U(8) 302 #define ID_AA64DFR1_BRP_WIDTH U(8) 303 304 /* ID_AA64ISAR0_EL1 definitions */ 305 #define ID_AA64ISAR0_RNDR_SHIFT U(60) 306 #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 307 308 /* ID_AA64ISAR1_EL1 definitions */ 309 #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 310 311 #define ID_AA64ISAR1_LS64_SHIFT U(60) 312 #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 313 #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 314 #define LS64_V_IMPLEMENTED ULL(0x2) 315 #define LS64_IMPLEMENTED ULL(0x1) 316 #define LS64_NOT_IMPLEMENTED ULL(0x0) 317 318 #define ID_AA64ISAR1_SB_SHIFT U(36) 319 #define ID_AA64ISAR1_SB_MASK ULL(0xf) 320 #define SB_IMPLEMENTED ULL(0x1) 321 #define SB_NOT_IMPLEMENTED ULL(0x0) 322 323 #define ID_AA64ISAR1_GPI_SHIFT U(28) 324 #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 325 #define ID_AA64ISAR1_GPA_SHIFT U(24) 326 #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 327 328 #define ID_AA64ISAR1_API_SHIFT U(8) 329 #define ID_AA64ISAR1_API_MASK ULL(0xf) 330 #define ID_AA64ISAR1_APA_SHIFT U(4) 331 #define ID_AA64ISAR1_APA_MASK ULL(0xf) 332 333 /* ID_AA64ISAR2_EL1 definitions */ 334 #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 335 #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 336 #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 337 338 #define MOPS_IMPLEMENTED ULL(0x1) 339 340 #define ID_AA64ISAR2_GPA3_SHIFT U(8) 341 #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 342 343 #define ID_AA64ISAR2_APA3_SHIFT U(12) 344 #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 345 346 #define ID_AA64ISAR2_CLRBHB_SHIFT U(28) 347 #define ID_AA64ISAR2_CLRBHB_MASK ULL(0xf) 348 349 #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 350 #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 351 352 /* ID_AA64ISAR3_EL1 definitions */ 353 #define ID_AA64ISAR3_EL1 S3_0_C0_C6_3 354 #define ID_AA64ISAR3_EL1_CPA_SHIFT U(0) 355 #define ID_AA64ISAR3_EL1_CPA_MASK ULL(0xf) 356 357 #define CPA2_IMPLEMENTED ULL(0x2) 358 359 /* ID_AA64MMFR0_EL1 definitions */ 360 #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 361 #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 362 363 #define PARANGE_0000 U(32) 364 #define PARANGE_0001 U(36) 365 #define PARANGE_0010 U(40) 366 #define PARANGE_0011 U(42) 367 #define PARANGE_0100 U(44) 368 #define PARANGE_0101 U(48) 369 #define PARANGE_0110 U(52) 370 #define PARANGE_0111 U(56) 371 372 #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 373 #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 374 #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 375 #define ECV_IMPLEMENTED ULL(0x1) 376 377 #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 378 #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 379 #define FGT2_IMPLEMENTED ULL(0x2) 380 #define FGT_IMPLEMENTED ULL(0x1) 381 #define FGT_NOT_IMPLEMENTED ULL(0x0) 382 383 #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 384 #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 385 386 #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 387 #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 388 389 #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 390 #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 391 #define TGRAN16_IMPLEMENTED ULL(0x1) 392 393 /* ID_AA64MMFR1_EL1 definitions */ 394 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 395 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 396 #define TWED_IMPLEMENTED ULL(0x1) 397 398 #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 399 #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 400 #define PAN_IMPLEMENTED ULL(0x1) 401 #define PAN2_IMPLEMENTED ULL(0x2) 402 #define PAN3_IMPLEMENTED ULL(0x3) 403 404 #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 405 #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 406 407 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 408 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 409 #define HCX_IMPLEMENTED ULL(0x1) 410 411 /* ID_AA64MMFR2_EL1 definitions */ 412 #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 413 414 #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 415 #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 416 417 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 418 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 419 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 420 421 #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 422 #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 423 424 #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 425 #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 426 427 #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 428 #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 429 #define NV2_IMPLEMENTED ULL(0x2) 430 431 /* ID_AA64MMFR3_EL1 definitions */ 432 #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 433 434 #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 435 #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 436 #define D128_IMPLEMENTED ULL(0x1) 437 438 #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 439 #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 440 441 #define ID_AA64MMFR3_EL1_AIE_SHIFT U(24) 442 #define ID_AA64MMFR3_EL1_AIE_MASK ULL(0xf) 443 444 #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 445 #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 446 447 #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 448 #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 449 450 #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 451 #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 452 453 #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 454 #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 455 456 #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 457 #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 458 #define SCTLR2_IMPLEMENTED ULL(1) 459 460 #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 461 #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 462 463 /* ID_AA64MMFR4_EL1 definitions */ 464 #define ID_AA64MMFR4_EL1 S3_0_C0_C7_4 465 466 #define ID_AA64MMFR4_EL1_FGWTE3_SHIFT U(16) 467 #define ID_AA64MMFR4_EL1_FGWTE3_MASK ULL(0xf) 468 #define FGWTE3_IMPLEMENTED ULL(0x1) 469 470 /* ID_AA64PFR1_EL1 definitions */ 471 472 #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 473 #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 474 #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 475 476 #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 477 #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 478 #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 479 480 #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 481 #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 482 483 #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 484 #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 485 #define RNG_TRAP_IMPLEMENTED ULL(0x1) 486 487 #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 488 #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 489 #define NMI_IMPLEMENTED ULL(1) 490 491 #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 492 #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 493 #define GCS_IMPLEMENTED ULL(1) 494 495 #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 496 #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 497 #define THE_IMPLEMENTED ULL(1) 498 499 #define ID_AA64PFR1_EL1_PFAR_SHIFT U(60) 500 #define ID_AA64PFR1_EL1_PFAR_MASK ULL(0xf) 501 502 503 /* ID_AA64PFR2_EL1 definitions */ 504 #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 505 506 #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 507 #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 508 509 #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 510 #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 511 512 #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 513 #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 514 515 #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 516 #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 517 518 #define FPMR_IMPLEMENTED ULL(0x1) 519 520 #define VDISR_EL2 S3_4_C12_C1_1 521 #define VSESR_EL2 S3_4_C5_C2_3 522 523 /* Memory Tagging Extension is not implemented */ 524 #define MTE_UNIMPLEMENTED U(0) 525 /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 526 #define MTE_IMPLEMENTED_EL0 U(1) 527 /* FEAT_MTE2: Full MTE is implemented */ 528 #define MTE_IMPLEMENTED_ELX U(2) 529 /* 530 * FEAT_MTE3: MTE is implemented with support for 531 * asymmetric Tag Check Fault handling 532 */ 533 #define MTE_IMPLEMENTED_ASY U(3) 534 535 #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 536 #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 537 538 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 539 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 540 #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 541 #define SME_IMPLEMENTED ULL(0x1) 542 #define SME2_IMPLEMENTED ULL(0x2) 543 #define SME_NOT_IMPLEMENTED ULL(0x0) 544 545 /* ID_AA64PFR2_EL1 definitions */ 546 #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 547 #define ID_AA64PFR2_EL1_GCIE_SHIFT 12 548 #define ID_AA64PFR2_EL1_GCIE_MASK ULL(0xf) 549 550 /* ID_PFR1_EL1 definitions */ 551 #define ID_PFR1_VIRTEXT_SHIFT U(12) 552 #define ID_PFR1_VIRTEXT_MASK U(0xf) 553 #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 554 & ID_PFR1_VIRTEXT_MASK) 555 556 /* SCTLR definitions */ 557 #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 558 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 559 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 560 561 #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 562 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 563 564 #define SCTLR_AARCH32_EL1_RES1 \ 565 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 566 (U(1) << 4) | (U(1) << 3)) 567 568 #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 569 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 570 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 571 572 #define SCTLR_M_BIT (ULL(1) << 0) 573 #define SCTLR_A_BIT (ULL(1) << 1) 574 #define SCTLR_C_BIT (ULL(1) << 2) 575 #define SCTLR_SA_BIT (ULL(1) << 3) 576 #define SCTLR_SA0_BIT (ULL(1) << 4) 577 #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 578 #define SCTLR_nAA_BIT (ULL(1) << 6) 579 #define SCTLR_ITD_BIT (ULL(1) << 7) 580 #define SCTLR_SED_BIT (ULL(1) << 8) 581 #define SCTLR_UMA_BIT (ULL(1) << 9) 582 #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 583 #define SCTLR_EOS_BIT (ULL(1) << 11) 584 #define SCTLR_I_BIT (ULL(1) << 12) 585 #define SCTLR_EnDB_BIT (ULL(1) << 13) 586 #define SCTLR_DZE_BIT (ULL(1) << 14) 587 #define SCTLR_UCT_BIT (ULL(1) << 15) 588 #define SCTLR_NTWI_BIT (ULL(1) << 16) 589 #define SCTLR_NTWE_BIT (ULL(1) << 18) 590 #define SCTLR_WXN_BIT (ULL(1) << 19) 591 #define SCTLR_TSCXT_BIT (ULL(1) << 20) 592 #define SCTLR_IESB_BIT (ULL(1) << 21) 593 #define SCTLR_EIS_BIT (ULL(1) << 22) 594 #define SCTLR_SPAN_BIT (ULL(1) << 23) 595 #define SCTLR_E0E_BIT (ULL(1) << 24) 596 #define SCTLR_EE_BIT (ULL(1) << 25) 597 #define SCTLR_UCI_BIT (ULL(1) << 26) 598 #define SCTLR_EnDA_BIT (ULL(1) << 27) 599 #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 600 #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 601 #define SCTLR_EnIB_BIT (ULL(1) << 30) 602 #define SCTLR_EnIA_BIT (ULL(1) << 31) 603 #define SCTLR_BT0_BIT (ULL(1) << 35) 604 #define SCTLR_BT1_BIT (ULL(1) << 36) 605 #define SCTLR_BT_BIT (ULL(1) << 36) 606 #define SCTLR_ITFSB_BIT (ULL(1) << 37) 607 #define SCTLR_TCF0_SHIFT U(38) 608 #define SCTLR_TCF0_MASK ULL(3) 609 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 610 #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 611 612 /* Tag Check Faults in EL0 have no effect on the PE */ 613 #define SCTLR_TCF0_NO_EFFECT U(0) 614 /* Tag Check Faults in EL0 cause a synchronous exception */ 615 #define SCTLR_TCF0_SYNC U(1) 616 /* Tag Check Faults in EL0 are asynchronously accumulated */ 617 #define SCTLR_TCF0_ASYNC U(2) 618 /* 619 * Tag Check Faults in EL0 cause a synchronous exception on reads, 620 * and are asynchronously accumulated on writes 621 */ 622 #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 623 624 #define SCTLR_TCF_SHIFT U(40) 625 #define SCTLR_TCF_MASK ULL(3) 626 627 /* Tag Check Faults in EL1 have no effect on the PE */ 628 #define SCTLR_TCF_NO_EFFECT U(0) 629 /* Tag Check Faults in EL1 cause a synchronous exception */ 630 #define SCTLR_TCF_SYNC U(1) 631 /* Tag Check Faults in EL1 are asynchronously accumulated */ 632 #define SCTLR_TCF_ASYNC U(2) 633 /* 634 * Tag Check Faults in EL1 cause a synchronous exception on reads, 635 * and are asynchronously accumulated on writes 636 */ 637 #define SCTLR_TCF_SYNCR_ASYNCW U(3) 638 639 #define SCTLR_ATA0_BIT (ULL(1) << 42) 640 #define SCTLR_ATA_BIT (ULL(1) << 43) 641 #define SCTLR_DSSBS_SHIFT U(44) 642 #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 643 #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 644 #define SCTLR_TWEDEL_SHIFT U(46) 645 #define SCTLR_TWEDEL_MASK ULL(0xf) 646 #define SCTLR_EnASR_BIT (ULL(1) << 54) 647 #define SCTLR_EnAS0_BIT (ULL(1) << 55) 648 #define SCTLR_EnALS_BIT (ULL(1) << 56) 649 #define SCTLR_EPAN_BIT (ULL(1) << 57) 650 #define SCTLR_RESET_VAL SCTLR_EL3_RES1 651 652 #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 653 #define SCTLR2_CPTA_BIT (ULL(1) << 9) 654 #define SCTLR2_CPTM_BIT (ULL(1) << 11) 655 656 /* SCTLR2 currently has no RES1 fields so reset to 0 */ 657 #define SCTLR2_RESET_VAL ULL(0) 658 659 /* CPACR_EL1 definitions */ 660 #define CPACR_EL1_FPEN(x) ((x) << 20) 661 #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 662 #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 663 #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 664 #define CPACR_EL1_SMEN_SHIFT U(24) 665 #define CPACR_EL1_SMEN_MASK ULL(0x3) 666 667 /* SCR definitions */ 668 #if ENABLE_FEAT_GCIE 669 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT) 670 #else 671 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 672 #endif 673 #define SCR_NSE_SHIFT U(62) 674 #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 675 #define SCR_FGTEN2_BIT (UL(1) << 59) 676 #define SCR_PFAREn_BIT (UL(1) << 53) 677 #define SCR_EnFPM_BIT (ULL(1) << 50) 678 #define SCR_MECEn_BIT (UL(1) << 49) 679 #define SCR_GPF_BIT (UL(1) << 48) 680 #define SCR_D128En_BIT (UL(1) << 47) 681 #define SCR_AIEn_BIT (UL(1) << 46) 682 #define SCR_TWEDEL_SHIFT U(30) 683 #define SCR_TWEDEL_MASK ULL(0xf) 684 #define SCR_PIEN_BIT (UL(1) << 45) 685 #define SCR_SCTLR2En_BIT (UL(1) << 44) 686 #define SCR_TCR2EN_BIT (UL(1) << 43) 687 #define SCR_RCWMASKEn_BIT (UL(1) << 42) 688 #define SCR_ENTP2_SHIFT U(41) 689 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 690 #define SCR_TRNDR_BIT (UL(1) << 40) 691 #define SCR_GCSEn_BIT (UL(1) << 39) 692 #define SCR_HXEn_BIT (UL(1) << 38) 693 #define SCR_ADEn_BIT (UL(1) << 37) 694 #define SCR_EnAS0_BIT (UL(1) << 36) 695 #define SCR_AMVOFFEN_SHIFT U(35) 696 #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 697 #define SCR_TWEDEn_BIT (UL(1) << 29) 698 #define SCR_ECVEN_BIT (UL(1) << 28) 699 #define SCR_FGTEN_BIT (UL(1) << 27) 700 #define SCR_ATA_BIT (UL(1) << 26) 701 #define SCR_EnSCXT_BIT (UL(1) << 25) 702 #define SCR_FIEN_BIT (UL(1) << 21) 703 #define SCR_EEL2_BIT (UL(1) << 18) 704 #define SCR_API_BIT (UL(1) << 17) 705 #define SCR_APK_BIT (UL(1) << 16) 706 #define SCR_TERR_BIT (UL(1) << 15) 707 #define SCR_TWE_BIT (UL(1) << 13) 708 #define SCR_TWI_BIT (UL(1) << 12) 709 #define SCR_ST_BIT (UL(1) << 11) 710 #define SCR_RW_BIT (UL(1) << 10) 711 #define SCR_SIF_BIT (UL(1) << 9) 712 #define SCR_HCE_BIT (UL(1) << 8) 713 #define SCR_SMD_BIT (UL(1) << 7) 714 #define SCR_EA_BIT (UL(1) << 3) 715 #define SCR_FIQ_BIT (UL(1) << 2) 716 #define SCR_IRQ_BIT (UL(1) << 1) 717 #define SCR_NS_BIT (UL(1) << 0) 718 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 719 #define SCR_RESET_VAL SCR_RES1_BITS 720 721 /* MDCR_EL3 definitions */ 722 #define MDCR_EBWE_BIT (ULL(1) << 43) 723 #define MDCR_EnPMS3_BIT (ULL(1) << 42) 724 #define MDCR_PMEE(x) ((x) << 40) 725 #define MDCR_PMEE_CTRL_EL2 ULL(0x1) 726 #define MDCR_E3BREC_BIT (ULL(1) << 38) 727 #define MDCR_E3BREW_BIT (ULL(1) << 37) 728 #define MDCR_EnPMSN_BIT (ULL(1) << 36) 729 #define MDCR_MPMX_BIT (ULL(1) << 35) 730 #define MDCR_MCCD_BIT (ULL(1) << 34) 731 #define MDCR_SBRBE_SHIFT U(32) 732 #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 733 #define MDCR_SBRBE_ALL ULL(0x3) 734 #define MDCR_SBRBE_NS ULL(0x1) 735 #define MDCR_NSTB_EN_BIT (ULL(1) << 24) 736 #define MDCR_NSTB_SS_BIT (ULL(1) << 25) 737 #define MDCR_NSTBE_BIT (ULL(1) << 26) 738 #define MDCR_MTPME_BIT (ULL(1) << 28) 739 #define MDCR_TDCC_BIT (ULL(1) << 27) 740 #define MDCR_SCCD_BIT (ULL(1) << 23) 741 #define MDCR_EPMAD_BIT (ULL(1) << 21) 742 #define MDCR_EDAD_BIT (ULL(1) << 20) 743 #define MDCR_TTRF_BIT (ULL(1) << 19) 744 #define MDCR_STE_BIT (ULL(1) << 18) 745 #define MDCR_SPME_BIT (ULL(1) << 17) 746 #define MDCR_SDD_BIT (ULL(1) << 16) 747 #define MDCR_SPD32(x) ((x) << 14) 748 #define MDCR_SPD32_LEGACY ULL(0x0) 749 #define MDCR_SPD32_DISABLE ULL(0x2) 750 #define MDCR_SPD32_ENABLE ULL(0x3) 751 #define MDCR_NSPB_SS_BIT (ULL(1) << 13) 752 #define MDCR_NSPB_EN_BIT (ULL(1) << 12) 753 #define MDCR_NSPBE_BIT (ULL(1) << 11) 754 #define MDCR_TDOSA_BIT (ULL(1) << 10) 755 #define MDCR_TDA_BIT (ULL(1) << 9) 756 #define MDCR_EnPM2_BIT (ULL(1) << 7) 757 #define MDCR_TPM_BIT (ULL(1) << 6) 758 #define MDCR_RLTE_BIT (ULL(1) << 0) 759 #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 760 761 /* MDCR_EL2 definitions */ 762 #define MDCR_EL2_MTPME (ULL(1) << 28) 763 #define MDCR_EL2_HLP_BIT (ULL(1) << 26) 764 #define MDCR_EL2_E2TB(x) ULL((x) << 24) 765 #define MDCR_EL2_E2TB_EL1 ULL(0x3) 766 #define MDCR_EL2_HCCD_BIT (ULL(1) << 23) 767 #define MDCR_EL2_TTRF (ULL(1) << 19) 768 #define MDCR_EL2_HPMD_BIT (ULL(1) << 17) 769 #define MDCR_EL2_TPMS (ULL(1) << 14) 770 #define MDCR_EL2_E2PB(x) ULL((x) << 12) 771 #define MDCR_EL2_E2PB_EL1 ULL(0x3) 772 #define MDCR_EL2_TDRA_BIT (ULL(1) << 11) 773 #define MDCR_EL2_TDOSA_BIT (ULL(1) << 10) 774 #define MDCR_EL2_TDA_BIT (ULL(1) << 9) 775 #define MDCR_EL2_TDE_BIT (ULL(1) << 8) 776 #define MDCR_EL2_HPME_BIT (ULL(1) << 7) 777 #define MDCR_EL2_TPM_BIT (ULL(1) << 6) 778 #define MDCR_EL2_TPMCR_BIT (ULL(1) << 5) 779 #define MDCR_EL2_HPMN_MASK ULL(0x1f) 780 #define MDCR_EL2_RESET_VAL ULL(0x0) 781 782 /* HSTR_EL2 definitions */ 783 #define HSTR_EL2_RESET_VAL U(0x0) 784 #define HSTR_EL2_T_MASK U(0xff) 785 786 /* CNTHP_CTL_EL2 definitions */ 787 #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 788 #define CNTHP_CTL_RESET_VAL U(0x0) 789 790 /* VTTBR_EL2 definitions */ 791 #define VTTBR_RESET_VAL ULL(0x0) 792 #define VTTBR_VMID_MASK ULL(0xff) 793 #define VTTBR_VMID_SHIFT U(48) 794 #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 795 #define VTTBR_BADDR_SHIFT U(0) 796 797 /* HCR definitions */ 798 #define HCR_RESET_VAL ULL(0x0) 799 #define HCR_AMVOFFEN_SHIFT U(51) 800 #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 801 #define HCR_TEA_BIT (ULL(1) << 47) 802 #define HCR_API_BIT (ULL(1) << 41) 803 #define HCR_APK_BIT (ULL(1) << 40) 804 #define HCR_E2H_BIT (ULL(1) << 34) 805 #define HCR_HCD_BIT (ULL(1) << 29) 806 #define HCR_TGE_BIT (ULL(1) << 27) 807 #define HCR_RW_SHIFT U(31) 808 #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 809 #define HCR_TWE_BIT (ULL(1) << 14) 810 #define HCR_TWI_BIT (ULL(1) << 13) 811 #define HCR_AMO_BIT (ULL(1) << 5) 812 #define HCR_IMO_BIT (ULL(1) << 4) 813 #define HCR_FMO_BIT (ULL(1) << 3) 814 815 /* ISR definitions */ 816 #define ISR_A_SHIFT U(8) 817 #define ISR_I_SHIFT U(7) 818 #define ISR_F_SHIFT U(6) 819 820 /* CNTHCTL_EL2 definitions */ 821 #define CNTHCTL_RESET_VAL U(0x0) 822 #define EVNTEN_BIT (U(1) << 2) 823 #define EL1PCEN_BIT (U(1) << 1) 824 #define EL1PCTEN_BIT (U(1) << 0) 825 826 /* CNTKCTL_EL1 definitions */ 827 #define EL0PTEN_BIT (U(1) << 9) 828 #define EL0VTEN_BIT (U(1) << 8) 829 #define EL0PCTEN_BIT (U(1) << 0) 830 #define EL0VCTEN_BIT (U(1) << 1) 831 #define EVNTEN_BIT (U(1) << 2) 832 #define EVNTDIR_BIT (U(1) << 3) 833 #define EVNTI_SHIFT U(4) 834 #define EVNTI_MASK U(0xf) 835 836 /* CPTR_EL3 definitions */ 837 #define TCPAC_BIT (U(1) << 31) 838 #define TAM_SHIFT U(30) 839 #define TAM_BIT (U(1) << TAM_SHIFT) 840 #define TTA_BIT (U(1) << 20) 841 #define ESM_BIT (U(1) << 12) 842 #define TFP_BIT (U(1) << 10) 843 #define CPTR_EZ_BIT (U(1) << 8) 844 /* TCPAC is always set by default as the register is always present */ 845 #define CPTR_EL3_RESET_VAL ((TAM_BIT | TTA_BIT) & \ 846 ~(CPTR_EZ_BIT | ESM_BIT | TFP_BIT | TCPAC_BIT)) 847 848 /* CPTR_EL2 definitions */ 849 #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 850 #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 851 #define CPTR_EL2_TAM_SHIFT U(30) 852 #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 853 #define CPTR_EL2_SMEN_MASK ULL(0x3) 854 #define CPTR_EL2_SMEN_SHIFT U(24) 855 #define CPTR_EL2_TTA_BIT (U(1) << 20) 856 #define CPTR_EL2_ZEN_MASK ULL(0x3) 857 #define CPTR_EL2_ZEN_SHIFT U(16) 858 #define CPTR_EL2_TSM_BIT (U(1) << 12) 859 #define CPTR_EL2_TFP_BIT (ULL(1) << 10) 860 #define CPTR_EL2_TZ_BIT (ULL(1) << 8) 861 #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 862 863 /* VTCR_EL2 definitions */ 864 #define VTCR_RESET_VAL U(0x0) 865 #define VTCR_EL2_MSA (U(1) << 31) 866 867 /* CPSR/SPSR definitions */ 868 #define DAIF_FIQ_BIT (U(1) << 0) 869 #define DAIF_IRQ_BIT (U(1) << 1) 870 #define DAIF_ABT_BIT (U(1) << 2) 871 #define DAIF_DBG_BIT (U(1) << 3) 872 #define SPSR_V_BIT (U(1) << 28) 873 #define SPSR_C_BIT (U(1) << 29) 874 #define SPSR_Z_BIT (U(1) << 30) 875 #define SPSR_N_BIT (U(1) << 31) 876 #define SPSR_DAIF_SHIFT U(6) 877 #define SPSR_DAIF_MASK U(0xf) 878 879 #define SPSR_AIF_SHIFT U(6) 880 #define SPSR_AIF_MASK U(0x7) 881 882 #define SPSR_E_SHIFT U(9) 883 #define SPSR_E_MASK U(0x1) 884 #define SPSR_E_LITTLE U(0x0) 885 #define SPSR_E_BIG U(0x1) 886 887 #define SPSR_T_SHIFT U(5) 888 #define SPSR_T_MASK U(0x1) 889 #define SPSR_T_ARM U(0x0) 890 #define SPSR_T_THUMB U(0x1) 891 892 #define SPSR_M_SHIFT U(4) 893 #define SPSR_M_MASK U(0x1) 894 #define SPSR_M_AARCH64 U(0x0) 895 #define SPSR_M_AARCH32 U(0x1) 896 #define SPSR_M_EL1H U(0x5) 897 #define SPSR_M_EL2H U(0x9) 898 899 #define SPSR_EL_SHIFT U(2) 900 #define SPSR_EL_WIDTH U(2) 901 902 #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 903 #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 904 #define SPSR_SSBS_SHIFT_AARCH64 U(12) 905 #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 906 #define SPSR_SSBS_SHIFT_AARCH32 U(23) 907 #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 908 #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 909 #define SPSR_IL_BIT BIT_64(20) 910 #define SPSR_SS_BIT BIT_64(21) 911 #define SPSR_PAN_BIT BIT_64(22) 912 #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 913 #define SPSR_DIT_BIT BIT(24) 914 #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 915 #define SPSR_PM_BIT_AARCH64 BIT_64(32) 916 #define SPSR_PPEND_BIT BIT(33) 917 #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 918 #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 919 #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 920 921 /* 922 * SPSR_EL2 923 * M=0x9 (0b1001 EL2h) 924 * M[4]=0 925 * DAIF=0xF Exceptions masked on entry. 926 * BTYPE=0 BTI not yet supported. 927 * SSBS=0 Not yet supported. 928 * IL=0 Not an illegal exception return. 929 * SS=0 Not single stepping. 930 * PAN=1 RMM shouldn't access Unprivileged memory when running in VHE mode. 931 * UAO=0 932 * DIT=0 933 * TCO=0 934 * NZCV=0 935 */ 936 #define SPSR_EL2_REALM (SPSR_M_EL2H | (0xF << SPSR_DAIF_SHIFT) | \ 937 SPSR_PAN_BIT) 938 939 #define DISABLE_ALL_EXCEPTIONS \ 940 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 941 #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 942 943 /* 944 * RMR_EL3 definitions 945 */ 946 #define RMR_EL3_RR_BIT (U(1) << 1) 947 #define RMR_EL3_AA64_BIT (U(1) << 0) 948 949 /* 950 * HI-VECTOR address for AArch32 state 951 */ 952 #define HI_VECTOR_BASE U(0xFFFF0000) 953 954 /* 955 * TCR definitions 956 */ 957 #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 958 #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 959 #define TCR_EL1_IPS_SHIFT U(32) 960 #define TCR_EL2_PS_SHIFT U(16) 961 #define TCR_EL3_PS_SHIFT U(16) 962 963 #define TCR_TxSZ_MIN ULL(16) 964 #define TCR_TxSZ_MAX ULL(39) 965 #define TCR_TxSZ_MAX_TTST ULL(48) 966 967 #define TCR_T0SZ_SHIFT U(0) 968 #define TCR_T1SZ_SHIFT U(16) 969 970 /* (internal) physical address size bits in EL3/EL1 */ 971 #define TCR_PS_BITS_4GB ULL(0x0) 972 #define TCR_PS_BITS_64GB ULL(0x1) 973 #define TCR_PS_BITS_1TB ULL(0x2) 974 #define TCR_PS_BITS_4TB ULL(0x3) 975 #define TCR_PS_BITS_16TB ULL(0x4) 976 #define TCR_PS_BITS_256TB ULL(0x5) 977 978 #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 979 #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 980 #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 981 #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 982 #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 983 #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 984 985 #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 986 #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 987 #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 988 #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 989 990 #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 991 #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 992 #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 993 #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 994 995 #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 996 #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 997 #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 998 999 #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 1000 #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 1001 #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 1002 #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 1003 1004 #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 1005 #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 1006 #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 1007 #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 1008 1009 #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 1010 #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 1011 #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 1012 1013 #define TCR_TG0_SHIFT U(14) 1014 #define TCR_TG0_MASK ULL(3) 1015 #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 1016 #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 1017 #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 1018 1019 #define TCR_TG1_SHIFT U(30) 1020 #define TCR_TG1_MASK ULL(3) 1021 #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 1022 #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 1023 #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 1024 1025 #define TCR_EPD0_BIT (ULL(1) << 7) 1026 #define TCR_EPD1_BIT (ULL(1) << 23) 1027 1028 #define MODE_SP_SHIFT U(0x0) 1029 #define MODE_SP_MASK U(0x1) 1030 #define MODE_SP_EL0 U(0x0) 1031 #define MODE_SP_ELX U(0x1) 1032 1033 #define MODE_RW_SHIFT U(0x4) 1034 #define MODE_RW_MASK U(0x1) 1035 #define MODE_RW_64 U(0x0) 1036 #define MODE_RW_32 U(0x1) 1037 1038 #define MODE_EL_SHIFT U(0x2) 1039 #define MODE_EL_MASK U(0x3) 1040 #define MODE_EL_WIDTH U(0x2) 1041 #define MODE_EL3 U(0x3) 1042 #define MODE_EL2 U(0x2) 1043 #define MODE_EL1 U(0x1) 1044 #define MODE_EL0 U(0x0) 1045 1046 #define MODE32_SHIFT U(0) 1047 #define MODE32_MASK U(0xf) 1048 #define MODE32_usr U(0x0) 1049 #define MODE32_fiq U(0x1) 1050 #define MODE32_irq U(0x2) 1051 #define MODE32_svc U(0x3) 1052 #define MODE32_mon U(0x6) 1053 #define MODE32_abt U(0x7) 1054 #define MODE32_hyp U(0xa) 1055 #define MODE32_und U(0xb) 1056 #define MODE32_sys U(0xf) 1057 1058 #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 1059 #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 1060 #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 1061 #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 1062 1063 #define SPSR_64(el, sp, daif) \ 1064 (((MODE_RW_64 << MODE_RW_SHIFT) | \ 1065 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 1066 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 1067 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 1068 (~(SPSR_SSBS_BIT_AARCH64))) 1069 1070 #define SPSR_MODE32(mode, isa, endian, aif) \ 1071 (((MODE_RW_32 << MODE_RW_SHIFT) | \ 1072 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 1073 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1074 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1075 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1076 (~(SPSR_SSBS_BIT_AARCH32))) 1077 1078 /* 1079 * TTBR Definitions 1080 */ 1081 #define TTBR_CNP_BIT ULL(0x1) 1082 1083 /* 1084 * CTR_EL0 definitions 1085 */ 1086 #define CTR_CWG_SHIFT U(24) 1087 #define CTR_CWG_MASK U(0xf) 1088 #define CTR_ERG_SHIFT U(20) 1089 #define CTR_ERG_MASK U(0xf) 1090 #define CTR_DMINLINE_SHIFT U(16) 1091 #define CTR_DMINLINE_MASK U(0xf) 1092 #define CTR_L1IP_SHIFT U(14) 1093 #define CTR_L1IP_MASK U(0x3) 1094 #define CTR_IMINLINE_SHIFT U(0) 1095 #define CTR_IMINLINE_MASK U(0xf) 1096 1097 #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1098 1099 /* Physical timer control register bit fields shifts and masks */ 1100 #define CNTP_CTL_ENABLE_SHIFT U(0) 1101 #define CNTP_CTL_IMASK_SHIFT U(1) 1102 #define CNTP_CTL_ISTATUS_SHIFT U(2) 1103 1104 #define CNTP_CTL_ENABLE_MASK U(1) 1105 #define CNTP_CTL_IMASK_MASK U(1) 1106 #define CNTP_CTL_ISTATUS_MASK U(1) 1107 1108 /* Physical timer control macros */ 1109 #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1110 #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1111 1112 /* Exception Syndrome register bits and bobs */ 1113 #define ESR_EC_SHIFT U(26) 1114 #define ESR_EC_MASK U(0x3f) 1115 #define ESR_EC_LENGTH U(6) 1116 #define ESR_ISS_SHIFT U(0) 1117 #define ESR_ISS_LENGTH U(25) 1118 #define ESR_IL_BIT (U(1) << 25) 1119 #define EC_UNKNOWN U(0x0) 1120 #define EC_WFE_WFI U(0x1) 1121 #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1122 #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1123 #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1124 #define EC_AARCH32_CP14_LDC_STC U(0x6) 1125 #define EC_FP_SIMD U(0x7) 1126 #define EC_AARCH32_CP10_MRC U(0x8) 1127 #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1128 #define EC_ILLEGAL U(0xe) 1129 #define EC_AARCH32_SVC U(0x11) 1130 #define EC_AARCH32_HVC U(0x12) 1131 #define EC_AARCH32_SMC U(0x13) 1132 #define EC_AARCH64_SVC U(0x15) 1133 #define EC_AARCH64_HVC U(0x16) 1134 #define EC_AARCH64_SMC U(0x17) 1135 #define EC_AARCH64_SYS U(0x18) 1136 #define EC_IMP_DEF_EL3 U(0x1f) 1137 #define EC_IABORT_LOWER_EL U(0x20) 1138 #define EC_IABORT_CUR_EL U(0x21) 1139 #define EC_PC_ALIGN U(0x22) 1140 #define EC_DABORT_LOWER_EL U(0x24) 1141 #define EC_DABORT_CUR_EL U(0x25) 1142 #define EC_SP_ALIGN U(0x26) 1143 #define EC_AARCH32_FP U(0x28) 1144 #define EC_AARCH64_FP U(0x2c) 1145 #define EC_SERROR U(0x2f) 1146 #define EC_BRK U(0x3c) 1147 1148 /* 1149 * External Abort bit in Instruction and Data Aborts synchronous exception 1150 * syndromes. 1151 */ 1152 #define ESR_ISS_EABORT_EA_BIT U(9) 1153 1154 #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1155 1156 /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1157 #define RMR_RESET_REQUEST_SHIFT U(0x1) 1158 #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1159 1160 /******************************************************************************* 1161 * Definitions of register offsets, fields and macros for CPU system 1162 * instructions. 1163 ******************************************************************************/ 1164 1165 #define TLBI_ADDR_SHIFT U(12) 1166 #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1167 #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1168 1169 /******************************************************************************* 1170 * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1171 * system level implementation of the Generic Timer. 1172 ******************************************************************************/ 1173 #define CNTCTLBASE_CNTFRQ U(0x0) 1174 #define CNTNSAR U(0x4) 1175 #define CNTNSAR_NS_SHIFT(x) (x) 1176 1177 #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1178 #define CNTACR_RPCT_SHIFT U(0x0) 1179 #define CNTACR_RVCT_SHIFT U(0x1) 1180 #define CNTACR_RFRQ_SHIFT U(0x2) 1181 #define CNTACR_RVOFF_SHIFT U(0x3) 1182 #define CNTACR_RWVT_SHIFT U(0x4) 1183 #define CNTACR_RWPT_SHIFT U(0x5) 1184 1185 /******************************************************************************* 1186 * Definitions of register offsets and fields in the CNTBaseN Frame of the 1187 * system level implementation of the Generic Timer. 1188 ******************************************************************************/ 1189 /* Physical Count register. */ 1190 #define CNTPCT_LO U(0x0) 1191 /* Counter Frequency register. */ 1192 #define CNTBASEN_CNTFRQ U(0x10) 1193 /* Physical Timer CompareValue register. */ 1194 #define CNTP_CVAL_LO U(0x20) 1195 /* Physical Timer Control register. */ 1196 #define CNTP_CTL U(0x2c) 1197 1198 /* PMCR_EL0 definitions */ 1199 #define PMCR_EL0_RESET_VAL U(0x0) 1200 #define PMCR_EL0_N_SHIFT U(11) 1201 #define PMCR_EL0_N_MASK U(0x1f) 1202 #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1203 #define PMCR_EL0_LP_BIT (U(1) << 7) 1204 #define PMCR_EL0_LC_BIT (U(1) << 6) 1205 #define PMCR_EL0_DP_BIT (U(1) << 5) 1206 #define PMCR_EL0_X_BIT (U(1) << 4) 1207 #define PMCR_EL0_D_BIT (U(1) << 3) 1208 #define PMCR_EL0_C_BIT (U(1) << 2) 1209 #define PMCR_EL0_P_BIT (U(1) << 1) 1210 #define PMCR_EL0_E_BIT (U(1) << 0) 1211 1212 /******************************************************************************* 1213 * Definitions for system register interface to SVE 1214 ******************************************************************************/ 1215 #define ZCR_EL3 S3_6_C1_C2_0 1216 #define ZCR_EL2 S3_4_C1_C2_0 1217 1218 /* ZCR_EL3 definitions */ 1219 #define ZCR_EL3_LEN_MASK U(0xf) 1220 1221 /* ZCR_EL2 definitions */ 1222 #define ZCR_EL2_LEN_MASK U(0xf) 1223 1224 /******************************************************************************* 1225 * Definitions for system register interface to SME as needed in EL3 1226 ******************************************************************************/ 1227 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1228 #define SMCR_EL3 S3_6_C1_C2_6 1229 #define SVCR S3_3_C4_C2_2 1230 1231 /* ID_AA64SMFR0_EL1 definitions */ 1232 #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 1233 #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 1234 #define SME_FA64_IMPLEMENTED U(0x1) 1235 #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 1236 #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 1237 #define SME_INST_IMPLEMENTED ULL(0x0) 1238 #define SME2_INST_IMPLEMENTED ULL(0x1) 1239 1240 /* SMCR_ELx definitions */ 1241 #define SMCR_ELX_LEN_SHIFT U(0) 1242 #define SMCR_ELX_LEN_MAX U(0x1ff) 1243 #define SMCR_ELX_FA64_BIT (U(1) << 31) 1244 #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1245 1246 /******************************************************************************* 1247 * Definitions of MAIR encodings for device and normal memory 1248 ******************************************************************************/ 1249 /* 1250 * MAIR encodings for device memory attributes. 1251 */ 1252 #define MAIR_DEV_nGnRnE ULL(0x0) 1253 #define MAIR_DEV_nGnRE ULL(0x4) 1254 #define MAIR_DEV_nGRE ULL(0x8) 1255 #define MAIR_DEV_GRE ULL(0xc) 1256 1257 /* 1258 * MAIR encodings for normal memory attributes. 1259 * 1260 * Cache Policy 1261 * WT: Write Through 1262 * WB: Write Back 1263 * NC: Non-Cacheable 1264 * 1265 * Transient Hint 1266 * NTR: Non-Transient 1267 * TR: Transient 1268 * 1269 * Allocation Policy 1270 * RA: Read Allocate 1271 * WA: Write Allocate 1272 * RWA: Read and Write Allocate 1273 * NA: No Allocation 1274 */ 1275 #define MAIR_NORM_WT_TR_WA ULL(0x1) 1276 #define MAIR_NORM_WT_TR_RA ULL(0x2) 1277 #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1278 #define MAIR_NORM_NC ULL(0x4) 1279 #define MAIR_NORM_WB_TR_WA ULL(0x5) 1280 #define MAIR_NORM_WB_TR_RA ULL(0x6) 1281 #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1282 #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1283 #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1284 #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1285 #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1286 #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1287 #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1288 #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1289 #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1290 1291 #define MAIR_NORM_OUTER_SHIFT U(4) 1292 1293 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1294 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1295 1296 /* PAR_EL1 fields */ 1297 #define PAR_F_SHIFT U(0) 1298 #define PAR_F_MASK ULL(0x1) 1299 1300 #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 1301 #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1302 1303 /******************************************************************************* 1304 * Definitions for system register interface to SPE 1305 ******************************************************************************/ 1306 #define PMBLIMITR_EL1 S3_0_C9_C10_0 1307 1308 /******************************************************************************* 1309 * Definitions for system register interface, shifts and masks for MPAM 1310 ******************************************************************************/ 1311 #define MPAMIDR_EL1 S3_0_C10_C4_4 1312 #define MPAM2_EL2 S3_4_C10_C5_0 1313 #define MPAMHCR_EL2 S3_4_C10_C4_0 1314 #define MPAM3_EL3 S3_6_C10_C5_0 1315 1316 #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 1317 #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1318 /******************************************************************************* 1319 * Definitions for system register interface to AMU for FEAT_AMUv1 1320 ******************************************************************************/ 1321 #define AMCR_EL0 S3_3_C13_C2_0 1322 #define AMCFGR_EL0 S3_3_C13_C2_1 1323 #define AMCGCR_EL0 S3_3_C13_C2_2 1324 #define AMUSERENR_EL0 S3_3_C13_C2_3 1325 #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1326 #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1327 #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1328 #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1329 1330 /* Activity Monitor Group 0 Event Counter Registers */ 1331 #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1332 #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1333 #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1334 #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1335 1336 /* Activity Monitor Group 0 Event Type Registers */ 1337 #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1338 #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1339 #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1340 #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1341 1342 /* Activity Monitor Group 1 Event Counter Registers */ 1343 #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1344 #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1345 #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1346 #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1347 #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1348 #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1349 #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1350 #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1351 #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1352 #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1353 #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1354 #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1355 #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1356 #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1357 #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1358 #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1359 1360 /* Activity Monitor Group 1 Event Type Registers */ 1361 #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1362 #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1363 #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1364 #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1365 #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1366 #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1367 #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1368 #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1369 #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1370 #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1371 #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1372 #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1373 #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1374 #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1375 #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1376 #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1377 1378 /* AMCNTENSET0_EL0 definitions */ 1379 #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 1380 #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 1381 1382 /* AMCNTENSET1_EL0 definitions */ 1383 #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 1384 #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 1385 1386 /* AMCNTENCLR0_EL0 definitions */ 1387 #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 1388 #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 1389 1390 /* AMCNTENCLR1_EL0 definitions */ 1391 #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 1392 #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 1393 1394 /* AMCFGR_EL0 definitions */ 1395 #define AMCFGR_EL0_NCG_SHIFT U(28) 1396 #define AMCFGR_EL0_NCG_MASK U(0xf) 1397 #define AMCFGR_EL0_N_SHIFT U(0) 1398 #define AMCFGR_EL0_N_MASK U(0xff) 1399 1400 /* AMCGCR_EL0 definitions */ 1401 #define AMCGCR_EL0_CG0NC_SHIFT U(0) 1402 #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1403 #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1404 #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1405 1406 /* MPAM register definitions */ 1407 #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1408 #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1409 #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1410 #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1411 1412 #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1413 #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1414 1415 #define MPAMIDR_HAS_BW_CTRL_BIT (ULL(1) << 56) 1416 #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1417 1418 /* MPAM_PE_BW_CTRL register definitions */ 1419 #define MPAMBW2_EL2 S3_4_C10_C5_4 1420 #define MPAMBW2_EL2_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1421 #define MPAMBW2_EL2_ENABLED_BIT (ULL(1) << 62) 1422 #define MPAMBW2_EL2_HARDLIM_BIT (ULL(1) << 61) 1423 #define MPAMBW2_EL2_NTRAP_MPAMBWIDR_EL1_BIT (ULL(1) << 52) 1424 #define MPAMBW2_EL2_NTRAP_MPAMBW0_EL1_BIT (ULL(1) << 51) 1425 #define MPAMBW2_EL2_NTRAP_MPAMBW1_EL1_BIT (ULL(1) << 50) 1426 #define MPAMBW2_EL2_NTRAP_MPAMBWSM_EL1_BIT (ULL(1) << 49) 1427 1428 #define MPAMBW3_EL3 S3_6_C10_C5_4 1429 #define MPAMBW3_EL3_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1430 #define MPAMBW3_EL3_ENABLED_BIT (ULL(1) << 62) 1431 #define MPAMBW3_EL3_HARDLIM_BIT (ULL(1) << 61) 1432 #define MPAMBW3_EL3_NTRAPLOWER_BIT (ULL(1) << 49) 1433 1434 /******************************************************************************* 1435 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1436 ******************************************************************************/ 1437 1438 /* Definition for register defining which virtual offsets are implemented. */ 1439 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1440 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1441 #define AMCG1IDR_CTR_SHIFT U(0) 1442 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1443 #define AMCG1IDR_VOFF_SHIFT U(16) 1444 1445 /* New bit added to AMCR_EL0 */ 1446 #define AMCR_CG1RZ_SHIFT U(17) 1447 #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1448 1449 /* 1450 * Definitions for virtual offset registers for architected activity monitor 1451 * event counters. 1452 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1453 */ 1454 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1455 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1456 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1457 1458 /* 1459 * Definitions for virtual offset registers for auxiliary activity monitor event 1460 * counters. 1461 */ 1462 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1463 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1464 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1465 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1466 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1467 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1468 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1469 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1470 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1471 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1472 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1473 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1474 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1475 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1476 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1477 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1478 1479 /******************************************************************************* 1480 * Realm management extension register definitions 1481 ******************************************************************************/ 1482 #define GPCCR_EL3 S3_6_C2_C1_6 1483 #define GPTBR_EL3 S3_6_C2_C1_4 1484 1485 #define SCXTNUM_EL2 S3_4_C13_C0_7 1486 #define SCXTNUM_EL1 S3_0_C13_C0_7 1487 #define SCXTNUM_EL0 S3_3_C13_C0_7 1488 1489 /******************************************************************************* 1490 * RAS system registers 1491 ******************************************************************************/ 1492 #define DISR_EL1 S3_0_C12_C1_1 1493 #define DISR_A_BIT U(31) 1494 1495 #define ERRIDR_EL1 S3_0_C5_C3_0 1496 #define ERRIDR_MASK U(0xffff) 1497 1498 #define ERRSELR_EL1 S3_0_C5_C3_1 1499 1500 /* System register access to Standard Error Record registers */ 1501 #define ERXFR_EL1 S3_0_C5_C4_0 1502 #define ERXCTLR_EL1 S3_0_C5_C4_1 1503 #define ERXSTATUS_EL1 S3_0_C5_C4_2 1504 #define ERXADDR_EL1 S3_0_C5_C4_3 1505 #define ERXPFGF_EL1 S3_0_C5_C4_4 1506 #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1507 #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1508 #define ERXMISC0_EL1 S3_0_C5_C5_0 1509 #define ERXMISC1_EL1 S3_0_C5_C5_1 1510 1511 #define ERXCTLR_ED_SHIFT U(0) 1512 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1513 #define ERXCTLR_UE_BIT (U(1) << 4) 1514 1515 #define ERXPFGCTL_UC_BIT (U(1) << 1) 1516 #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1517 #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1518 1519 /******************************************************************************* 1520 * Armv8.3 Pointer Authentication Registers 1521 ******************************************************************************/ 1522 #define APIAKeyLo_EL1 S3_0_C2_C1_0 1523 #define APIAKeyHi_EL1 S3_0_C2_C1_1 1524 #define APIBKeyLo_EL1 S3_0_C2_C1_2 1525 #define APIBKeyHi_EL1 S3_0_C2_C1_3 1526 #define APDAKeyLo_EL1 S3_0_C2_C2_0 1527 #define APDAKeyHi_EL1 S3_0_C2_C2_1 1528 #define APDBKeyLo_EL1 S3_0_C2_C2_2 1529 #define APDBKeyHi_EL1 S3_0_C2_C2_3 1530 #define APGAKeyLo_EL1 S3_0_C2_C3_0 1531 #define APGAKeyHi_EL1 S3_0_C2_C3_1 1532 1533 /******************************************************************************* 1534 * Armv8.4 Data Independent Timing Registers 1535 ******************************************************************************/ 1536 #define DIT S3_3_C4_C2_5 1537 #define DIT_BIT BIT(24) 1538 1539 /******************************************************************************* 1540 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 1541 ******************************************************************************/ 1542 #define SSBS S3_3_C4_C2_6 1543 1544 /******************************************************************************* 1545 * Armv8.5 - Memory Tagging Extension Registers 1546 ******************************************************************************/ 1547 #define TFSRE0_EL1 S3_0_C5_C6_1 1548 #define TFSR_EL1 S3_0_C5_C6_0 1549 #define RGSR_EL1 S3_0_C1_C0_5 1550 #define GCR_EL1 S3_0_C1_C0_6 1551 1552 #define GCR_EL1_RRND_BIT (UL(1) << 16) 1553 1554 /******************************************************************************* 1555 * Armv8.5 - Random Number Generator Registers 1556 ******************************************************************************/ 1557 #define RNDR S3_3_C2_C4_0 1558 #define RNDRRS S3_3_C2_C4_1 1559 1560 /******************************************************************************* 1561 * FEAT_HCX - Extended Hypervisor Configuration Register 1562 ******************************************************************************/ 1563 #define HCRX_EL2 S3_4_C1_C2_2 1564 #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1565 #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1566 #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1567 #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1568 #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1569 #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1570 #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1571 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1572 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1573 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1574 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1575 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1576 #define HCRX_EL2_INIT_VAL ULL(0x0) 1577 1578 /******************************************************************************* 1579 * FEAT_FGT - Definitions for Fine-Grained Trap registers 1580 ******************************************************************************/ 1581 #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 1582 #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 1583 #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 1584 1585 /******************************************************************************* 1586 * FEAT_TCR2 - Extended Translation Control Registers 1587 ******************************************************************************/ 1588 #define TCR2_EL1 S3_0_C2_C0_3 1589 #define TCR2_EL2 S3_4_C2_C0_3 1590 1591 /******************************************************************************* 1592 * Permission indirection and overlay Registers 1593 ******************************************************************************/ 1594 1595 #define PIRE0_EL1 S3_0_C10_C2_2 1596 #define PIRE0_EL2 S3_4_C10_C2_2 1597 #define PIR_EL1 S3_0_C10_C2_3 1598 #define PIR_EL2 S3_4_C10_C2_3 1599 #define POR_EL1 S3_0_C10_C2_4 1600 #define POR_EL2 S3_4_C10_C2_4 1601 #define S2PIR_EL2 S3_4_C10_C2_5 1602 #define S2POR_EL1 S3_0_C10_C2_5 1603 1604 /******************************************************************************* 1605 * FEAT_GCS - Guarded Control Stack Registers 1606 ******************************************************************************/ 1607 #define GCSCR_EL2 S3_4_C2_C5_0 1608 #define GCSPR_EL2 S3_4_C2_C5_1 1609 #define GCSCR_EL1 S3_0_C2_C5_0 1610 #define GCSCRE0_EL1 S3_0_C2_C5_2 1611 #define GCSPR_EL1 S3_0_C2_C5_1 1612 #define GCSPR_EL0 S3_3_C2_C5_1 1613 1614 #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1615 1616 /******************************************************************************* 1617 * FEAT_TRF - Trace Filter Control Registers 1618 ******************************************************************************/ 1619 #define TRFCR_EL2 S3_4_C1_C2_1 1620 #define TRFCR_EL1 S3_0_C1_C2_1 1621 1622 /******************************************************************************* 1623 * FEAT_THE - Translation Hardening Extension Registers 1624 ******************************************************************************/ 1625 #define RCWMASK_EL1 S3_0_C13_C0_6 1626 #define RCWSMASK_EL1 S3_0_C13_C0_3 1627 1628 /******************************************************************************* 1629 * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 1630 ******************************************************************************/ 1631 #define SCTLR2_EL3 S3_6_C1_C0_3 1632 #define SCTLR2_EL2 S3_4_C1_C0_3 1633 #define SCTLR2_EL1 S3_0_C1_C0_3 1634 1635 /******************************************************************************* 1636 * FEAT_BRBE - Branch Record Buffer Extension Registers 1637 ******************************************************************************/ 1638 #define BRBCR_EL2 S2_4_C9_C0_0 1639 1640 /******************************************************************************* 1641 * FEAT_LS64_ACCDATA - LoadStore64B with status data 1642 ******************************************************************************/ 1643 #define ACCDATA_EL1 S3_0_C13_C0_5 1644 1645 /******************************************************************************* 1646 * Definitions for DynamicIQ Shared Unit registers 1647 ******************************************************************************/ 1648 #define CLUSTERPWRDN_EL1 S3_0_C15_C3_6 1649 1650 /******************************************************************************* 1651 * FEAT_FPMR - Floating point Mode Register 1652 ******************************************************************************/ 1653 #define FPMR S3_3_C4_C4_2 1654 1655 /* CLUSTERPWRDN_EL1 register definitions */ 1656 #define DSU_CLUSTER_PWR_OFF 0 1657 #define DSU_CLUSTER_PWR_ON 1 1658 #define DSU_CLUSTER_PWR_MASK U(1) 1659 #define DSU_CLUSTER_MEM_RET BIT(1) 1660 1661 /* CLUSTERPMMDCR register definitions */ 1662 #define CLUSTERPMMDCR_SPME U(1) 1663 1664 /******************************************************************************* 1665 * Definitions for CPU Power/Performance Management registers 1666 ******************************************************************************/ 1667 1668 #define CPUPPMCR_EL3 S3_6_C15_C2_0 1669 #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 1670 1671 #define CPUMPMMCR_EL3 S3_6_C15_C2_1 1672 #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 1673 1674 /* alternative system register encoding for the "sb" speculation barrier */ 1675 #define SYSREG_SB S0_3_C3_C0_7 1676 1677 #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1678 #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1679 #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1680 #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1681 #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1682 #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1683 #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1684 #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1685 #define CLUSTERPMMDCR_EL3 S3_6_C15_C6_3 1686 1687 #define CLUSTERPMCR_E_BIT BIT(0) 1688 #define CLUSTERPMCR_N_SHIFT U(11) 1689 #define CLUSTERPMCR_N_MASK U(0x1f) 1690 1691 /******************************************************************************* 1692 * FEAT_MEC - Memory Encryption Contexts 1693 ******************************************************************************/ 1694 #define MECIDR_EL2 S3_4_C10_C8_7 1695 #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1696 #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1697 1698 /****************************************************************************** 1699 * FEAT_FGWTE3 - Fine Grained Write Trap 1700 ******************************************************************************/ 1701 #define FGWTE3_EL3 S3_6_C1_C1_5 1702 1703 /* FGWTE3_EL3 Defintions */ 1704 #define FGWTE3_EL3_VBAR_EL3_BIT (U(1) << 21) 1705 #define FGWTE3_EL3_TTBR0_EL3_BIT (U(1) << 20) 1706 #define FGWTE3_EL3_TPIDR_EL3_BIT (U(1) << 19) 1707 #define FGWTE3_EL3_TCR_EL3_BIT (U(1) << 18) 1708 #define FGWTE3_EL3_SPMROOTCR_EL3_BIT (U(1) << 17) 1709 #define FGWTE3_EL3_SCTLR2_EL3_BIT (U(1) << 16) 1710 #define FGWTE3_EL3_SCTLR_EL3_BIT (U(1) << 15) 1711 #define FGWTE3_EL3_PIR_EL3_BIT (U(1) << 14) 1712 #define FGWTE3_EL3_MECID_RL_A_EL3_BIT (U(1) << 12) 1713 #define FGWTE3_EL3_MAIR2_EL3_BIT (U(1) << 10) 1714 #define FGWTE3_EL3_MAIR_EL3_BIT (U(1) << 9) 1715 #define FGWTE3_EL3_GPTBR_EL3_BIT (U(1) << 8) 1716 #define FGWTE3_EL3_GPCCR_EL3_BIT (U(1) << 7) 1717 #define FGWTE3_EL3_GCSPR_EL3_BIT (U(1) << 6) 1718 #define FGWTE3_EL3_GCSCR_EL3_BIT (U(1) << 5) 1719 #define FGWTE3_EL3_AMAIR2_EL3_BIT (U(1) << 4) 1720 #define FGWTE3_EL3_AMAIR_EL3_BIT (U(1) << 3) 1721 #define FGWTE3_EL3_AFSR1_EL3_BIT (U(1) << 2) 1722 #define FGWTE3_EL3_AFSR0_EL3_BIT (U(1) << 1) 1723 #define FGWTE3_EL3_ACTLR_EL3_BIT (U(1) << 0) 1724 1725 #define FGWTE3_EL3_EARLY_INIT_VAL ( \ 1726 FGWTE3_EL3_VBAR_EL3_BIT | \ 1727 FGWTE3_EL3_TTBR0_EL3_BIT | \ 1728 FGWTE3_EL3_SPMROOTCR_EL3_BIT | \ 1729 FGWTE3_EL3_SCTLR2_EL3_BIT | \ 1730 FGWTE3_EL3_PIR_EL3_BIT | \ 1731 FGWTE3_EL3_MECID_RL_A_EL3_BIT | \ 1732 FGWTE3_EL3_MAIR2_EL3_BIT | \ 1733 FGWTE3_EL3_MAIR_EL3_BIT | \ 1734 FGWTE3_EL3_GPTBR_EL3_BIT | \ 1735 FGWTE3_EL3_GPCCR_EL3_BIT | \ 1736 FGWTE3_EL3_GCSPR_EL3_BIT | \ 1737 FGWTE3_EL3_GCSCR_EL3_BIT | \ 1738 FGWTE3_EL3_AMAIR2_EL3_BIT | \ 1739 FGWTE3_EL3_AMAIR_EL3_BIT | \ 1740 FGWTE3_EL3_AFSR1_EL3_BIT | \ 1741 FGWTE3_EL3_AFSR0_EL3_BIT) 1742 1743 #if HW_ASSISTED_COHERENCY 1744 #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT FGWTE3_EL3_SCTLR_EL3_BIT | 1745 #else 1746 #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT 1747 #endif 1748 1749 #if !(CRASH_REPORTING) 1750 #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT FGWTE3_EL3_TPIDR_EL3_BIT | 1751 #else 1752 #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT 1753 #endif 1754 1755 #define FGWTE3_EL3_LATE_INIT_VAL ( \ 1756 FGWTE3_EL3_EARLY_INIT_VAL | \ 1757 FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT \ 1758 FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT \ 1759 FGWTE3_EL3_TCR_EL3_BIT | \ 1760 FGWTE3_EL3_ACTLR_EL3_BIT) 1761 1762 #endif /* ARCH_H */ 1763