1f5478dedSAntonio Nino Diaz /* 258fadd62SIgor Podgainõi * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 9482b228baSBoyan Karatotev * Encodings for GICv5 EL3 system registers 9582b228baSBoyan Karatotev ******************************************************************************/ 9682b228baSBoyan Karatotev #define ICC_PPI_DOMAINR0_EL3 S3_6_C12_C8_4 9782b228baSBoyan Karatotev #define ICC_PPI_DOMAINR1_EL3 S3_6_C12_C8_5 9882b228baSBoyan Karatotev #define ICC_PPI_DOMAINR2_EL3 S3_6_C12_C8_6 9982b228baSBoyan Karatotev #define ICC_PPI_DOMAINR3_EL3 S3_6_C12_C8_7 10082b228baSBoyan Karatotev 10182b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_FIELD_MASK ULL(0x3) 10282b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_COUNT (32) 10382b228baSBoyan Karatotev 10482b228baSBoyan Karatotev /******************************************************************************* 105f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 106f5478dedSAntonio Nino Diaz ******************************************************************************/ 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 108f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 109dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 110f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 111f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 112f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 113f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 114f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 115f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 116f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 117f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 118f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 119f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 120f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 121f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 122f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 123f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 124f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 125f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 126f5478dedSAntonio Nino Diaz 127f5478dedSAntonio Nino Diaz /******************************************************************************* 12828f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 12928f39f02SMax Shvetsov ******************************************************************************/ 13028f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 13133e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 13233e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 13333e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 13433e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 13528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 13628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 13733e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 13833e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 13928f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 14028f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 14128f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 14228f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 14328f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 144e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 145e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 146e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 147e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 148e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 149e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 150e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 151e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 15228f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 153d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1542825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1552825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 156ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 157ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 15828f39f02SMax Shvetsov 15928f39f02SMax Shvetsov /******************************************************************************* 160f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 163e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 164f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 165f5478dedSAntonio Nino Diaz 166f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 167f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 168f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 169f5478dedSAntonio Nino Diaz 170f5478dedSAntonio Nino Diaz /******************************************************************************* 171f5478dedSAntonio Nino Diaz * System register bit definitions 172f5478dedSAntonio Nino Diaz ******************************************************************************/ 173f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 174f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 175f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 176ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 177f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 178f5478dedSAntonio Nino Diaz 179f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 180f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 181f5478dedSAntonio Nino Diaz 182f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 183f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 184f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 185bd393704SAmbroise Vincent #if ERRATA_A53_827319 186bd393704SAmbroise Vincent #define DCCSW DCCISW 187bd393704SAmbroise Vincent #else 188f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 189bd393704SAmbroise Vincent #endif 190f5478dedSAntonio Nino Diaz 191a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 192a8d5d3d5SAndre Przywara 1938515b439SArvind Ram Prakash /******************************************************************************* 1948515b439SArvind Ram Prakash * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0 1958515b439SArvind Ram Prakash ******************************************************************************/ 1968515b439SArvind Ram Prakash #define ID_PFR0_EL1 S3_0_C0_C1_0 1978515b439SArvind Ram Prakash 1988515b439SArvind Ram Prakash /******************************************************************************* 1998515b439SArvind Ram Prakash * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2 2008515b439SArvind Ram Prakash ******************************************************************************/ 2018515b439SArvind Ram Prakash #define ID_PFR2_EL1 S3_0_C0_C3_4 2028515b439SArvind Ram Prakash 2038515b439SArvind Ram Prakash /******************************************************************************* 2048515b439SArvind Ram Prakash * ID_ISAR6_EL1 - Definition for AArch32 Instruction Set Attribute Register 6 2058515b439SArvind Ram Prakash ******************************************************************************/ 2068515b439SArvind Ram Prakash #define ID_ISAR6_EL1 S3_0_C0_C2_7 2078515b439SArvind Ram Prakash 2088515b439SArvind Ram Prakash /******************************************************************************* 2098515b439SArvind Ram Prakash * ID_DFR1_EL1 - Definition for AArch32 Debug Feature Register 1 2108515b439SArvind Ram Prakash ******************************************************************************/ 2118515b439SArvind Ram Prakash #define ID_DFR1_EL1 S3_0_C0_C3_5 2128515b439SArvind Ram Prakash 213f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 214f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 215f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 216f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 217f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 2186a0da736SJayanth Dodderi Chidanand 219f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 220f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 2216a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 222873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 2236a0da736SJayanth Dodderi Chidanand 224f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 2258515b439SArvind Ram Prakash #define ID_AA64PFR0_EL0_MASK ID_AA64PFR0_ELX_MASK 2268515b439SArvind Ram Prakash #define ID_AA64PFR0_EL1_MASK ID_AA64PFR0_ELX_MASK 2278515b439SArvind Ram Prakash #define ID_AA64PFR0_EL2_MASK ID_AA64PFR0_ELX_MASK 2288515b439SArvind Ram Prakash #define ID_AA64PFR0_EL3_MASK ID_AA64PFR0_ELX_MASK 2296a0da736SJayanth Dodderi Chidanand 230e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 231e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 232e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 2336a0da736SJayanth Dodderi Chidanand 234f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 235f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2360c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2379e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2386a0da736SJayanth Dodderi Chidanand 2390376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 240db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2416a0da736SJayanth Dodderi Chidanand 242f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 243f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2446a0da736SJayanth Dodderi Chidanand 245f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 246f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 247f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2489e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2496a0da736SJayanth Dodderi Chidanand 250f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 251f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 252f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2539e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2549e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2556a0da736SJayanth Dodderi Chidanand 25681c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 25781c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 25881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2599e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 26009a4bcb8SGirish Pathak #define RME_GPC2_IMPLEMENTED ULL(0x2) 261f5478dedSAntonio Nino Diaz 2626a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2636a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2646a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2656a0da736SJayanth Dodderi Chidanand 266e290a8fcSAlexei Fedorov /* Exception level handling */ 267f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 268f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 269f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 270f5478dedSAntonio Nino Diaz 27183271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 27283271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 27383271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 27483271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 27583271d5aSArvind Ram Prakash 2762031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2772031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2782031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2792031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2809e51f15eSSona Mathew 2815de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2825de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2835de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2849e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2859e51f15eSSona Mathew 286c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 287c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 288c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 289c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 290ba9e6a34SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P9 U(9) 291c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2922031d616SManish V Badarkhe 29330f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 29430f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 29530f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 29630f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 29730f05b4fSManish Pandey 298e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 299e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 300e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 3019e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 3029e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 303f5478dedSAntonio Nino Diaz 304813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 305813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 306813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 3079e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 308813524eaSManish V Badarkhe 3090063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 3100063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 3110063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 3129e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 3139e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 3140063dd17SJavier Almansa Sobrino 315744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 316744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 317744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 3189e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 319744ad974Sjohpow01 32030f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 32130f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 32230f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 32330f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 32430f05b4fSManish Pandey 325482fbf81SGovindraj Raja #define ID_AA64DFR1_BRP_SHIFT U(8) 326482fbf81SGovindraj Raja #define ID_AA64DFR1_BRP_WIDTH U(8) 327482fbf81SGovindraj Raja 3288515b439SArvind Ram Prakash #define ID_AA64ZFR0_EL1 S3_0_C0_C4_4 3298515b439SArvind Ram Prakash #define ID_AA64FPFR0_EL1 S3_0_C0_C4_7 3308515b439SArvind Ram Prakash #define ID_AA64DFR2_EL1 S3_0_C0_C5_2 3318515b439SArvind Ram Prakash #define GMID_EL1 S3_1_C0_C0_4 3328515b439SArvind Ram Prakash 3337c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 3347c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 3357c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 3367c802c71STomas Pilar 337f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 3385283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 3396a0da736SJayanth Dodderi Chidanand 34019d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_SHIFT U(60) 34119d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 34219d52a83SAndre Przywara #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 34319d52a83SAndre Przywara #define LS64_V_IMPLEMENTED ULL(0x2) 34419d52a83SAndre Przywara #define LS64_IMPLEMENTED ULL(0x1) 34519d52a83SAndre Przywara #define LS64_NOT_IMPLEMENTED ULL(0x0) 34619d52a83SAndre Przywara 34719d52a83SAndre Przywara #define ID_AA64ISAR1_SB_SHIFT U(36) 34819d52a83SAndre Przywara #define ID_AA64ISAR1_SB_MASK ULL(0xf) 34919d52a83SAndre Przywara #define SB_IMPLEMENTED ULL(0x1) 35019d52a83SAndre Przywara #define SB_NOT_IMPLEMENTED ULL(0x0) 35119d52a83SAndre Przywara 352f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 3535283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 354f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 3555283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3566a0da736SJayanth Dodderi Chidanand 357f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3585283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 359f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3605283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 361f5478dedSAntonio Nino Diaz 3629ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3639ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3646b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 3656b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 3666b8df7b9SArvind Ram Prakash 3676b8df7b9SArvind Ram Prakash #define MOPS_IMPLEMENTED ULL(0x1) 3689ff5f754SJuan Pablo Conde 3699ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3709ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3719ff5f754SJuan Pablo Conde 3729ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3739ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3749ff5f754SJuan Pablo Conde 375d6affea1SGovindraj Raja #define ID_AA64ISAR2_CLRBHB_SHIFT U(28) 376d6affea1SGovindraj Raja #define ID_AA64ISAR2_CLRBHB_MASK ULL(0xf) 377d6affea1SGovindraj Raja 37858fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 37958fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 38058fadd62SIgor Podgainõi 381a1032bebSJohn Powell /* ID_AA64ISAR3_EL1 definitions */ 382a1032bebSJohn Powell #define ID_AA64ISAR3_EL1 S3_0_C0_C6_3 383a1032bebSJohn Powell #define ID_AA64ISAR3_EL1_CPA_SHIFT U(0) 384a1032bebSJohn Powell #define ID_AA64ISAR3_EL1_CPA_MASK ULL(0xf) 385a1032bebSJohn Powell 386a1032bebSJohn Powell #define CPA2_IMPLEMENTED ULL(0x2) 387a1032bebSJohn Powell 3882559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3892559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3902559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3912559b2c8SAntonio Nino Diaz 392f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 393f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 394f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 395f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 396f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 397f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 398f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 39930655136SGovindraj Raja #define PARANGE_0111 U(56) 400f5478dedSAntonio Nino Diaz 40129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 40229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 40329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 4049e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 40529d0ee54SJimmy Brisson 406110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 407110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 40833e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 4099e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 4109e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 411110ee433SJimmy Brisson 412f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 413f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 414f5478dedSAntonio Nino Diaz 415f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 416f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 417f5478dedSAntonio Nino Diaz 418f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 419f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 4209e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 421f5478dedSAntonio Nino Diaz 4226cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 4236cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 4246cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 4259e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 4266cac724dSjohpow01 427a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 428a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 4299e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 4309e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 4319e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 432a83103c8SAlexei Fedorov 43337596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 43437596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 43537596fcbSDaniel Boulby 436cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 437cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 4389e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 439cb4ec47bSjohpow01 4402559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 4412559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 442cedfa04bSSathees Balya 4438515b439SArvind Ram Prakash #define ID_AA64MMFR2_EL1_IDS_SHIFT U(36) 4448515b439SArvind Ram Prakash #define ID_AA64MMFR2_EL1_IDS_MASK ULL(0xf) 4458515b439SArvind Ram Prakash 446cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 447cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 448cedfa04bSSathees Balya 449d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 450d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 451d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 452d0ec1cc4Sjohpow01 45330f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 45430f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 45530f05b4fSManish Pandey 4562559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 4572559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 4582559b2c8SAntonio Nino Diaz 4596a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 4606a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 4619e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 4626a0da736SJayanth Dodderi Chidanand 463d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 464d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 465d3331603SMark Brown 46630655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 46730655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 46830655136SGovindraj Raja #define D128_IMPLEMENTED ULL(0x1) 46930655136SGovindraj Raja 4707e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 4717e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 4727e84f3cfSTushar Khandelwal 473cc2523bbSAndre Przywara #define ID_AA64MMFR3_EL1_AIE_SHIFT U(24) 474cc2523bbSAndre Przywara #define ID_AA64MMFR3_EL1_AIE_MASK ULL(0xf) 475cc2523bbSAndre Przywara 476062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 477062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 478062b6c6bSMark Brown 479062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 480062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 481062b6c6bSMark Brown 482062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 483062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 484062b6c6bSMark Brown 485062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 486062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 487062b6c6bSMark Brown 4884ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 4894ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 4904ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED ULL(1) 4914ec4e545SJayanth Dodderi Chidanand 492d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 493d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 494d3331603SMark Brown 4954274b526SArvind Ram Prakash /* ID_AA64MMFR4_EL1 definitions */ 4964274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1 S3_0_C0_C7_4 4974274b526SArvind Ram Prakash 4984274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1_FGWTE3_SHIFT U(16) 4994274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1_FGWTE3_MASK ULL(0xf) 5004274b526SArvind Ram Prakash #define FGWTE3_IMPLEMENTED ULL(0x1) 5014274b526SArvind Ram Prakash 5025e827bf0STimothy Hayes #define ID_AA64MMFR4_EL1_RME_GDI_SHIFT U(28) 5035e827bf0STimothy Hayes #define ID_AA64MMFR4_EL1_RME_GDI_MASK ULL(0xf) 5045e827bf0STimothy Hayes #define ID_AA64MMFR4_EL1_RME_GDI_LENGTH U(4) 5055e827bf0STimothy Hayes #define RME_GDI_IMPLEMENTED ULL(0x1) 5065e827bf0STimothy Hayes 507f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 508f5478dedSAntonio Nino Diaz 5099fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 5109fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 5119fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 5129fc59639SAlexei Fedorov 51330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 51430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 5159e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 51630f05b4fSManish Pandey 517b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 518b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 519b7e398d6SSoby Mathew 520ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 521ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 522b3bcfd12SAndre Przywara #define RNG_TRAP_IMPLEMENTED ULL(0x1) 523ff86e0b4SJuan Pablo Conde 52430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 52530f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 52630f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 52730f05b4fSManish Pandey 52830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 52930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 53030f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 53130f05b4fSManish Pandey 5326d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 5336d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 5346d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED ULL(1) 5356d0433f0SJayanth Dodderi Chidanand 536b3bcfd12SAndre Przywara #define ID_AA64PFR1_EL1_PFAR_SHIFT U(60) 537b3bcfd12SAndre Przywara #define ID_AA64PFR1_EL1_PFAR_MASK ULL(0xf) 538b3bcfd12SAndre Przywara 539ff86e0b4SJuan Pablo Conde 5404d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 54158fadd62SIgor Podgainõi #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 54258fadd62SIgor Podgainõi 5434d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 5444d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 5454d0b6632SMaksims Svecovs 5464d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 5474d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 5484d0b6632SMaksims Svecovs 5494d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 5504d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 5514d0b6632SMaksims Svecovs 552a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 553a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 554a57e18e4SArvind Ram Prakash 555a57e18e4SArvind Ram Prakash #define FPMR_IMPLEMENTED ULL(0x1) 556a57e18e4SArvind Ram Prakash 5576503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 5586503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 5596503ff29SAndre Przywara 5600563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 5610563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 5620563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 5630563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 5640563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 5650563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 5660563ab08SAlexei Fedorov /* 5670563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 5680563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 5690563ab08SAlexei Fedorov */ 5700563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 571b7e398d6SSoby Mathew 572dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 573dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 574dbcc44a1SAlexei Fedorov 575dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 576dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 5770bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 5789e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 5799e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 5809e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 581dc78e62dSjohpow01 5828cef63d6SBoyan Karatotev /* ID_AA64PFR2_EL1 definitions */ 5838cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 5848cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_SHIFT 12 5858cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_MASK ULL(0xf) 5868cef63d6SBoyan Karatotev 587f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 588f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 589f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 590f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 591f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 592f5478dedSAntonio Nino Diaz 593f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 594f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 595f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 596f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 597f5478dedSAntonio Nino Diaz 5983443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 5993443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 600a83103c8SAlexei Fedorov 601f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 602f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 603f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 604f5478dedSAntonio Nino Diaz 605f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 606f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 607f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 608f5478dedSAntonio Nino Diaz 609f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 610f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 611f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 612f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 613f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 614f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 615a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 616f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 617f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 618f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 619a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 620a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 621f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 622c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 623f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 624f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 625f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 626f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 627f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 628a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 6295f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 630a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 631a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 632f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 633f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 634f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 635c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 636a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 637a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 638c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 6395283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 6409fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 6419fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 6429fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 643a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 644a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 645a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 646dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 64730f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 648a83103c8SAlexei Fedorov 649a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 650a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 651a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 652a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 653a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 654a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 655a83103c8SAlexei Fedorov /* 656a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 657a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 658a83103c8SAlexei Fedorov */ 659a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 660a83103c8SAlexei Fedorov 661a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 662a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 663a83103c8SAlexei Fedorov 664a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 665a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 666a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 667a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 668a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 669a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 670a83103c8SAlexei Fedorov /* 671a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 672a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 673a83103c8SAlexei Fedorov */ 674a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 675a83103c8SAlexei Fedorov 676a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 677a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 67837596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 67937596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 680a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 681a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 682a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 683a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 684a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 685a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 686a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 687f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 688f5478dedSAntonio Nino Diaz 689025b1b81SJohn Powell #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 690a1032bebSJohn Powell #define SCTLR2_CPTA_BIT (ULL(1) << 9) 691a1032bebSJohn Powell #define SCTLR2_CPTM_BIT (ULL(1) << 11) 692025b1b81SJohn Powell 693025b1b81SJohn Powell /* SCTLR2 currently has no RES1 fields so reset to 0 */ 694025b1b81SJohn Powell #define SCTLR2_RESET_VAL ULL(0) 695025b1b81SJohn Powell 696a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 697f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 698d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 699d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 700d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 70103d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 70203d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 703f5478dedSAntonio Nino Diaz 704f5478dedSAntonio Nino Diaz /* SCR definitions */ 70513b62814SBoyan Karatotev #if ENABLE_FEAT_GCIE 70613b62814SBoyan Karatotev #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT) 70713b62814SBoyan Karatotev #else 708f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 70913b62814SBoyan Karatotev #endif 71081c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 71181c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 712b3bcfd12SAndre Przywara #define SCR_FGTEN2_BIT (UL(1) << 59) 713b3bcfd12SAndre Przywara #define SCR_PFAREn_BIT (UL(1) << 53) 714a57e18e4SArvind Ram Prakash #define SCR_EnFPM_BIT (ULL(1) << 50) 7157e84f3cfSTushar Khandelwal #define SCR_MECEn_BIT (UL(1) << 49) 71681c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 71730655136SGovindraj Raja #define SCR_D128En_BIT (UL(1) << 47) 718cc2523bbSAndre Przywara #define SCR_AIEn_BIT (UL(1) << 46) 7196cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 7206cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 721062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 7224ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT (UL(1) << 44) 723d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 7246d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT (UL(1) << 42) 72519d52a83SAndre Przywara #define SCR_ENTP2_SHIFT U(41) 72619d52a83SAndre Przywara #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 727ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 728688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 729cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 73019d52a83SAndre Przywara #define SCR_ADEn_BIT (UL(1) << 37) 73119d52a83SAndre Przywara #define SCR_EnAS0_BIT (UL(1) << 36) 732a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 733a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 7346cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 735d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 736d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 737d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 73877c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 739*f396aec8SArvind Ram Prakash #define SCR_TID5_BIT (UL(1) << 23) 740*f396aec8SArvind Ram Prakash #define SCR_TID3_BIT (UL(1) << 22) 741d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 742d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 743d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 744d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 745d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 746d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 747d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 748d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 749d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 750d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 751d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 752d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 753d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 754d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 755d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 756d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 757dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 758f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 759f5478dedSAntonio Nino Diaz 760f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 76183271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 7624fd9814fSJames Clark #define MDCR_EnPMS3_BIT (ULL(1) << 42) 763714a1a93SManish Pandey #define MDCR_PMEE(x) ((x) << 40) 764714a1a93SManish Pandey #define MDCR_PMEE_CTRL_EL2 ULL(0x1) 765fc7dca72SBoyan Karatotev #define MDCR_E3BREC_BIT (ULL(1) << 38) 766fc7dca72SBoyan Karatotev #define MDCR_E3BREW_BIT (ULL(1) << 37) 76712f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 76812f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 76912f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 770744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 771fc7dca72SBoyan Karatotev #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 772fc7dca72SBoyan Karatotev #define MDCR_SBRBE_ALL ULL(0x3) 773fc7dca72SBoyan Karatotev #define MDCR_SBRBE_NS ULL(0x1) 774985b6a6bSBoyan Karatotev #define MDCR_NSTB_EN_BIT (ULL(1) << 24) 775985b6a6bSBoyan Karatotev #define MDCR_NSTB_SS_BIT (ULL(1) << 25) 776ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 7770063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 77812f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 779e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 78012f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 78112f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 78212f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 78312f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 784e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 785e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 786f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 787ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 788ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 789ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 790985b6a6bSBoyan Karatotev #define MDCR_NSPB_SS_BIT (ULL(1) << 13) 791985b6a6bSBoyan Karatotev #define MDCR_NSPB_EN_BIT (ULL(1) << 12) 79299506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 793ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 794ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 795ba9e6a34SAndre Przywara #define MDCR_EnPM2_BIT (ULL(1) << 7) 796ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 797c1b0a97bSBoyan Karatotev #define MDCR_RLTE_BIT (ULL(1) << 0) 79833815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 799f5478dedSAntonio Nino Diaz 800f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 801a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_MTPME (ULL(1) << 28) 802a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HLP_BIT (ULL(1) << 26) 803a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2TB(x) ULL((x) << 24) 804a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2TB_EL1 ULL(0x3) 805a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HCCD_BIT (ULL(1) << 23) 806a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TTRF (ULL(1) << 19) 807a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPMD_BIT (ULL(1) << 17) 808a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPMS (ULL(1) << 14) 809a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2PB(x) ULL((x) << 12) 810a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2PB_EL1 ULL(0x3) 811a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDRA_BIT (ULL(1) << 11) 812a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDOSA_BIT (ULL(1) << 10) 813a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDA_BIT (ULL(1) << 9) 814a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDE_BIT (ULL(1) << 8) 815a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPME_BIT (ULL(1) << 7) 816a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPM_BIT (ULL(1) << 6) 817a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPMCR_BIT (ULL(1) << 5) 818a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPMN_MASK ULL(0x1f) 819a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_RESET_VAL ULL(0x0) 820f5478dedSAntonio Nino Diaz 821f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 822f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 823f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 824f5478dedSAntonio Nino Diaz 825f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 826f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 827f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 828f5478dedSAntonio Nino Diaz 829f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 830f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 831f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 832f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 833f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 834f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 835f5478dedSAntonio Nino Diaz 836f5478dedSAntonio Nino Diaz /* HCR definitions */ 8375fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 83833b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 83933b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 8405fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 841f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 842f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 84345aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 8445fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 845f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 846f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 847f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 8485fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 8495fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 850f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 851f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 852f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 853f5478dedSAntonio Nino Diaz 854f5478dedSAntonio Nino Diaz /* ISR definitions */ 855f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 856f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 857f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 858f5478dedSAntonio Nino Diaz 859f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 860f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 861f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 862f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 863f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 864f5478dedSAntonio Nino Diaz 865f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 866f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 867f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 868f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 869f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 870f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 871f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 872f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 873f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 874f5478dedSAntonio Nino Diaz 875f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 876f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 87733b9be6dSChris Kay #define TAM_SHIFT U(30) 87833b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 879f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 880dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 881f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 882f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 883a873d26fSBoyan Karatotev /* TCPAC is always set by default as the register is always present */ 884a873d26fSBoyan Karatotev #define CPTR_EL3_RESET_VAL ((TAM_BIT | TTA_BIT) & \ 885a873d26fSBoyan Karatotev ~(CPTR_EZ_BIT | ESM_BIT | TFP_BIT | TCPAC_BIT)) 886f5478dedSAntonio Nino Diaz 887f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 888f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 889f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 89033b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 89133b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 892dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 893dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 894f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 8957f471c59SMarek Vasut #define CPTR_EL2_ZEN_MASK ULL(0x3) 8967f471c59SMarek Vasut #define CPTR_EL2_ZEN_SHIFT U(16) 897dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 898a9e3195cSSaivardhan Thatikonda #define CPTR_EL2_TFP_BIT (ULL(1) << 10) 8997f471c59SMarek Vasut #define CPTR_EL2_TZ_BIT (ULL(1) << 8) 900f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 901f5478dedSAntonio Nino Diaz 90228bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 90328bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 90428bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 90528bbbf3bSManish Pandey 906f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 907f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 908f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 909f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 910f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 91130f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 91230f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 91330f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 91430f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 915f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 916f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 917f5478dedSAntonio Nino Diaz 918f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 919f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 920f5478dedSAntonio Nino Diaz 921f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 922f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 923f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 924f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 925f5478dedSAntonio Nino Diaz 926f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 927f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 928f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 929f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 930f5478dedSAntonio Nino Diaz 931f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 932f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 933f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 934f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 93530f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 93677c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 937f5478dedSAntonio Nino Diaz 938b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 939b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 940b4292bc6SAlexei Fedorov 94130f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 94230f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 94337596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 94437596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 94537596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 94637596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 94730f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 94830f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 94930f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 95037596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 95130f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 95237596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 95337596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 95430f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 95530f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 95630f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 95730f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 958025b1b81SJohn Powell #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 959c250cc3bSJohn Tsichritzis 960284c01c6SBoyan Karatotev /* 961284c01c6SBoyan Karatotev * SPSR_EL2 962284c01c6SBoyan Karatotev * M=0x9 (0b1001 EL2h) 963284c01c6SBoyan Karatotev * M[4]=0 964284c01c6SBoyan Karatotev * DAIF=0xF Exceptions masked on entry. 965284c01c6SBoyan Karatotev * BTYPE=0 BTI not yet supported. 966284c01c6SBoyan Karatotev * SSBS=0 Not yet supported. 967284c01c6SBoyan Karatotev * IL=0 Not an illegal exception return. 968284c01c6SBoyan Karatotev * SS=0 Not single stepping. 969284c01c6SBoyan Karatotev * PAN=1 RMM shouldn't access Unprivileged memory when running in VHE mode. 970284c01c6SBoyan Karatotev * UAO=0 971284c01c6SBoyan Karatotev * DIT=0 972284c01c6SBoyan Karatotev * TCO=0 973284c01c6SBoyan Karatotev * NZCV=0 974284c01c6SBoyan Karatotev */ 975284c01c6SBoyan Karatotev #define SPSR_EL2_REALM (SPSR_M_EL2H | (0xF << SPSR_DAIF_SHIFT) | \ 976284c01c6SBoyan Karatotev SPSR_PAN_BIT) 977284c01c6SBoyan Karatotev 978f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 979f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 980f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 981f5478dedSAntonio Nino Diaz 982f5478dedSAntonio Nino Diaz /* 983f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 984f5478dedSAntonio Nino Diaz */ 985f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 986f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 987f5478dedSAntonio Nino Diaz 988f5478dedSAntonio Nino Diaz /* 989f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 990f5478dedSAntonio Nino Diaz */ 991f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 992f5478dedSAntonio Nino Diaz 993f5478dedSAntonio Nino Diaz /* 9941b491eeaSElyes Haouas * TCR definitions 995f5478dedSAntonio Nino Diaz */ 996f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 997f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 998f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 999f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 1000f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 1001f5478dedSAntonio Nino Diaz 1002f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 1003f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 1004cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 1005f5478dedSAntonio Nino Diaz 10066de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 10076de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 10086de6965bSAntonio Nino Diaz 1009f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 1010f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 1011f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 1012f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 1013f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 1014f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 1015f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 1016f5478dedSAntonio Nino Diaz 1017f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 1018f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 1019f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 1020f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 1021f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 1022f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 1023f5478dedSAntonio Nino Diaz 1024f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 1025f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 1026f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 1027f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 1028f5478dedSAntonio Nino Diaz 1029f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 1030f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 1031f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 1032f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 1033f5478dedSAntonio Nino Diaz 1034f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 1035f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 1036f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 1037f5478dedSAntonio Nino Diaz 10386de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 10396de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 10406de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 10416de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 10426de6965bSAntonio Nino Diaz 10436de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 10446de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 10456de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 10466de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 10476de6965bSAntonio Nino Diaz 10486de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 10496de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 10506de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 10516de6965bSAntonio Nino Diaz 1052f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 1053f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 1054f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 1055f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 1056f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 1057f5478dedSAntonio Nino Diaz 10586de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 10596de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 10606de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 10616de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 10626de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 10636de6965bSAntonio Nino Diaz 1064f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 1065f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 1066f5478dedSAntonio Nino Diaz 1067f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 1068f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 1069f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 1070f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 1071f5478dedSAntonio Nino Diaz 1072f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 1073f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 1074f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 1075f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 1076f5478dedSAntonio Nino Diaz 1077f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 1078f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 1079b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 1080f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 1081f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 1082f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 1083f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 1084f5478dedSAntonio Nino Diaz 1085f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 1086f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 1087f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 1088f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 1089f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 1090f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 1091f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 1092f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 1093f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 1094f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 1095f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 1096f5478dedSAntonio Nino Diaz 1097f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 1098f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 1099f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 1100f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 1101f5478dedSAntonio Nino Diaz 1102f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 1103c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 1104f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 1105f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 1106c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 1107c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 1108f5478dedSAntonio Nino Diaz 1109f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 1110c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 1111f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 1112f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1113f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1114c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1115c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 1116f5478dedSAntonio Nino Diaz 1117f5478dedSAntonio Nino Diaz /* 1118f5478dedSAntonio Nino Diaz * TTBR Definitions 1119f5478dedSAntonio Nino Diaz */ 1120f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 1121f5478dedSAntonio Nino Diaz 1122f5478dedSAntonio Nino Diaz /* 1123f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 1124f5478dedSAntonio Nino Diaz */ 1125f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 1126f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 1127f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 1128f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 1129f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 1130f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 1131f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 1132f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 1133f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 1134f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 1135f5478dedSAntonio Nino Diaz 1136f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1137f5478dedSAntonio Nino Diaz 1138f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 1139f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 1140f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 1141f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 1142f5478dedSAntonio Nino Diaz 1143f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 1144f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 1145f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 1146f5478dedSAntonio Nino Diaz 1147dd4f0885SVarun Wadekar /* Physical timer control macros */ 1148dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1149dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1150dd4f0885SVarun Wadekar 1151f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 1152f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 1153f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 1154f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 11551f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 11561f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 115730f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 1158f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 1159f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 1160f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1161f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1162f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1163f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 1164f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1165f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1166f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1167f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1168f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1169f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1170f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1171f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1172f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1173f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1174f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 11756d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1176f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1177f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1178f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1179f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1180f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1181f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1182f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1183f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1184f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 11851f461979SJustin Chadwell #define EC_BRK U(0x3c) 1186f5478dedSAntonio Nino Diaz 1187f5478dedSAntonio Nino Diaz /* 1188f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1189f5478dedSAntonio Nino Diaz * syndromes. 1190f5478dedSAntonio Nino Diaz */ 1191f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1192f5478dedSAntonio Nino Diaz 1193f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1194f5478dedSAntonio Nino Diaz 1195f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1196f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1197f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1198f5478dedSAntonio Nino Diaz 1199f5478dedSAntonio Nino Diaz /******************************************************************************* 1200f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1201f5478dedSAntonio Nino Diaz * instructions. 1202f5478dedSAntonio Nino Diaz ******************************************************************************/ 1203f5478dedSAntonio Nino Diaz 1204f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1205f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1206f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1207f5478dedSAntonio Nino Diaz 1208f5478dedSAntonio Nino Diaz /******************************************************************************* 1209f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1210f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1211f5478dedSAntonio Nino Diaz ******************************************************************************/ 1212f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1213f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1214f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1215f5478dedSAntonio Nino Diaz 1216f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1217f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1218f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1219f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1220f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1221f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1222f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1223f5478dedSAntonio Nino Diaz 1224f5478dedSAntonio Nino Diaz /******************************************************************************* 1225f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1226f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1227f5478dedSAntonio Nino Diaz ******************************************************************************/ 1228f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1229f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1230f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1231f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1232f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1233f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1234f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1235f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1236f5478dedSAntonio Nino Diaz 1237f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1238f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1239f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1240f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1241f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1242e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1243f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1244f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1245f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1246f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1247e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1248e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1249e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1250f5478dedSAntonio Nino Diaz 1251f5478dedSAntonio Nino Diaz /******************************************************************************* 1252f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1253f5478dedSAntonio Nino Diaz ******************************************************************************/ 1254f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1255f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1256f5478dedSAntonio Nino Diaz 1257f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1258f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1259f5478dedSAntonio Nino Diaz 1260f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1261f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1262f5478dedSAntonio Nino Diaz 1263f5478dedSAntonio Nino Diaz /******************************************************************************* 1264dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1265dc78e62dSjohpow01 ******************************************************************************/ 1266dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1267dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 126845c7328cSBoyan Karatotev #define SVCR S3_3_C4_C2_2 1269dc78e62dSjohpow01 1270dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 127145007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 127245007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 12739e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 127403d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 127503d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 12769e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 12779e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1278dc78e62dSjohpow01 1279dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1280dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 128103d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1282dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 128303d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1284dc78e62dSjohpow01 1285dc78e62dSjohpow01 /******************************************************************************* 1286f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1287f5478dedSAntonio Nino Diaz ******************************************************************************/ 1288f5478dedSAntonio Nino Diaz /* 1289f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1290f5478dedSAntonio Nino Diaz */ 1291f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1292f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1293f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1294f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1295f5478dedSAntonio Nino Diaz 1296f5478dedSAntonio Nino Diaz /* 1297f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1298f5478dedSAntonio Nino Diaz * 1299f5478dedSAntonio Nino Diaz * Cache Policy 1300f5478dedSAntonio Nino Diaz * WT: Write Through 1301f5478dedSAntonio Nino Diaz * WB: Write Back 1302f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1303f5478dedSAntonio Nino Diaz * 1304f5478dedSAntonio Nino Diaz * Transient Hint 1305f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1306f5478dedSAntonio Nino Diaz * TR: Transient 1307f5478dedSAntonio Nino Diaz * 1308f5478dedSAntonio Nino Diaz * Allocation Policy 1309f5478dedSAntonio Nino Diaz * RA: Read Allocate 1310f5478dedSAntonio Nino Diaz * WA: Write Allocate 1311f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1312f5478dedSAntonio Nino Diaz * NA: No Allocation 1313f5478dedSAntonio Nino Diaz */ 1314f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1315f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1316f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1317f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1318f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1319f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1320f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1321f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1322f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1323f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1324f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1325f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1326f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1327f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1328f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1329f5478dedSAntonio Nino Diaz 1330f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1331f5478dedSAntonio Nino Diaz 1332f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1333f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1334f5478dedSAntonio Nino Diaz 1335f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1336f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1337f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 133830655136SGovindraj Raja 133930655136SGovindraj Raja #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 134030655136SGovindraj Raja #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1341f5478dedSAntonio Nino Diaz 1342f5478dedSAntonio Nino Diaz /******************************************************************************* 1343f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1344f5478dedSAntonio Nino Diaz ******************************************************************************/ 1345f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1346f5478dedSAntonio Nino Diaz 1347f5478dedSAntonio Nino Diaz /******************************************************************************* 1348ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1349f5478dedSAntonio Nino Diaz ******************************************************************************/ 1350f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1351f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1352f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1353f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1354f5478dedSAntonio Nino Diaz 13559448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 13569448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1357f5478dedSAntonio Nino Diaz /******************************************************************************* 1358873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1359f5478dedSAntonio Nino Diaz ******************************************************************************/ 1360f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1361f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1362f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1363f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1364f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1365f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1366f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1367f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1368f5478dedSAntonio Nino Diaz 1369f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1370f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1371f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1372f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1373f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1374f5478dedSAntonio Nino Diaz 1375f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1376f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1377f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1378f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1379f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1380f5478dedSAntonio Nino Diaz 1381f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1382f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1383f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1384f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1385f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1386f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1387f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1388f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1389f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1390f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1391f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1392f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1393f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1394f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1395f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1396f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1397f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1398f5478dedSAntonio Nino Diaz 1399f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1400f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1401f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1402f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1403f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1404f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1405f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1406f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1407f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1408f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1409f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1410f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1411f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1412f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1413f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1414f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1415f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1416f5478dedSAntonio Nino Diaz 141733b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 141833b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 141933b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 142033b9be6dSChris Kay 142133b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 142233b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 142333b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 142433b9be6dSChris Kay 142533b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 142633b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 142733b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 142833b9be6dSChris Kay 142933b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 143033b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 143133b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 143233b9be6dSChris Kay 1433f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1434f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1435f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1436f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1437f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1438f3ccf036SAlexei Fedorov 1439f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 144081e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 144181e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1442f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1443f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1444f5478dedSAntonio Nino Diaz 1445f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1446f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1447edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1448537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1449edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1450537fa859SLouis Mayencourt 1451537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1452537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1453f5478dedSAntonio Nino Diaz 1454c42aefd3SArvind Ram Prakash #define MPAMIDR_HAS_BW_CTRL_BIT (ULL(1) << 56) 1455f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1456f5478dedSAntonio Nino Diaz 1457c42aefd3SArvind Ram Prakash /* MPAM_PE_BW_CTRL register definitions */ 1458c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2 S3_4_C10_C5_4 1459c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1460c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_ENABLED_BIT (ULL(1) << 62) 1461c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_HARDLIM_BIT (ULL(1) << 61) 1462c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBWIDR_EL1_BIT (ULL(1) << 52) 1463c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBW0_EL1_BIT (ULL(1) << 51) 1464c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBW1_EL1_BIT (ULL(1) << 50) 1465c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBWSM_EL1_BIT (ULL(1) << 49) 1466c42aefd3SArvind Ram Prakash 1467c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3 S3_6_C10_C5_4 1468c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1469c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_ENABLED_BIT (ULL(1) << 62) 1470c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_HARDLIM_BIT (ULL(1) << 61) 1471c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_NTRAPLOWER_BIT (ULL(1) << 49) 1472c42aefd3SArvind Ram Prakash 1473f5478dedSAntonio Nino Diaz /******************************************************************************* 1474873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1475873d4241Sjohpow01 ******************************************************************************/ 1476873d4241Sjohpow01 1477873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1478873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1479873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1480873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1481873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1482873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1483873d4241Sjohpow01 1484873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 148533b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 148633b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1487873d4241Sjohpow01 1488873d4241Sjohpow01 /* 1489873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1490873d4241Sjohpow01 * event counters. 1491873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1492873d4241Sjohpow01 */ 1493873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1494873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1495873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1496873d4241Sjohpow01 1497873d4241Sjohpow01 /* 1498873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1499873d4241Sjohpow01 * counters. 1500873d4241Sjohpow01 */ 1501873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1502873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1503873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1504873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1505873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1506873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1507873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1508873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1509873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1510873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1511873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1512873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1513873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1514873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1515873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1516873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1517873d4241Sjohpow01 1518873d4241Sjohpow01 /******************************************************************************* 151981c272b3SZelalem Aweke * Realm management extension register definitions 152081c272b3SZelalem Aweke ******************************************************************************/ 152181c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 152281c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 152381c272b3SZelalem Aweke 152478f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1525d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1526d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 152778f56ee7SAndre Przywara 152881c272b3SZelalem Aweke /******************************************************************************* 1529f5478dedSAntonio Nino Diaz * RAS system registers 1530f5478dedSAntonio Nino Diaz ******************************************************************************/ 1531f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1532f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1533f5478dedSAntonio Nino Diaz 1534f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1535f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1536f5478dedSAntonio Nino Diaz 1537f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1538f5478dedSAntonio Nino Diaz 1539f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1540f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1541f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1542f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1543f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1544f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1545f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1546f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1547f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1548f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1549f5478dedSAntonio Nino Diaz 1550af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1551af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1552f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1553f5478dedSAntonio Nino Diaz 1554f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1555f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1556f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1557f5478dedSAntonio Nino Diaz 1558f5478dedSAntonio Nino Diaz /******************************************************************************* 1559f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1560f5478dedSAntonio Nino Diaz ******************************************************************************/ 15615283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 15625283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 15635283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 15645283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 15655283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 15665283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 15675283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 15685283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1569f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 15705283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1571f5478dedSAntonio Nino Diaz 1572f5478dedSAntonio Nino Diaz /******************************************************************************* 1573f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1574f5478dedSAntonio Nino Diaz ******************************************************************************/ 1575f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1576f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1577f5478dedSAntonio Nino Diaz 15788074448fSJohn Tsichritzis /******************************************************************************* 15798074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 15808074448fSJohn Tsichritzis ******************************************************************************/ 15818074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 15828074448fSJohn Tsichritzis 15839dd94382SJustin Chadwell /******************************************************************************* 15849dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 15859dd94382SJustin Chadwell ******************************************************************************/ 15869dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 15879dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 15889dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 15899dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 15909dd94382SJustin Chadwell 159133c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 159233c665aeSHarrison Mutai 15939cf7f355SMadhukar Pappireddy /******************************************************************************* 15941ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 15951ae75529SAndre Przywara ******************************************************************************/ 15961ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 15971ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 15981ae75529SAndre Przywara 15991ae75529SAndre Przywara /******************************************************************************* 1600cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1601cb4ec47bSjohpow01 ******************************************************************************/ 1602cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1603ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1604ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1605ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1606ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1607ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1608ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1609ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1610cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1611cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1612cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1613cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1614cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1615ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1616cb4ec47bSjohpow01 1617cb4ec47bSjohpow01 /******************************************************************************* 16184a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 16194a530b4cSJuan Pablo Conde ******************************************************************************/ 16204a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 16214a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 16224a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 16234a530b4cSJuan Pablo Conde 16244a530b4cSJuan Pablo Conde /******************************************************************************* 1625ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1626d3331603SMark Brown ******************************************************************************/ 1627ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1628d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1629d3331603SMark Brown 1630d3331603SMark Brown /******************************************************************************* 1631ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1632062b6c6bSMark Brown ******************************************************************************/ 1633062b6c6bSMark Brown 1634ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1635062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1636ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1637062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1638ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1639062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1640062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1641ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1642062b6c6bSMark Brown 1643062b6c6bSMark Brown /******************************************************************************* 1644688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1645688ab57bSMark Brown ******************************************************************************/ 1646688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1647688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 164830f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1649d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1650d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1651d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 165230f05b4fSManish Pandey 165330f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1654688ab57bSMark Brown 1655688ab57bSMark Brown /******************************************************************************* 1656d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1657d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1658d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1659d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1660d6c76e6cSMadhukar Pappireddy 1661d6c76e6cSMadhukar Pappireddy /******************************************************************************* 16626d0433f0SJayanth Dodderi Chidanand * FEAT_THE - Translation Hardening Extension Registers 16636d0433f0SJayanth Dodderi Chidanand ******************************************************************************/ 16646d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1 S3_0_C13_C0_6 16656d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1 S3_0_C13_C0_3 16666d0433f0SJayanth Dodderi Chidanand 16676d0433f0SJayanth Dodderi Chidanand /******************************************************************************* 16684ec4e545SJayanth Dodderi Chidanand * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 16694ec4e545SJayanth Dodderi Chidanand ******************************************************************************/ 1670025b1b81SJohn Powell #define SCTLR2_EL3 S3_6_C1_C0_3 16714ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2 S3_4_C1_C0_3 16724ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1 S3_0_C1_C0_3 16734ec4e545SJayanth Dodderi Chidanand 16744ec4e545SJayanth Dodderi Chidanand /******************************************************************************* 167541ae0473SSona Mathew * FEAT_BRBE - Branch Record Buffer Extension Registers 167641ae0473SSona Mathew ******************************************************************************/ 167741ae0473SSona Mathew #define BRBCR_EL2 S2_4_C9_C0_0 167841ae0473SSona Mathew 167941ae0473SSona Mathew /******************************************************************************* 168019d52a83SAndre Przywara * FEAT_LS64_ACCDATA - LoadStore64B with status data 168119d52a83SAndre Przywara ******************************************************************************/ 168219d52a83SAndre Przywara #define ACCDATA_EL1 S3_0_C13_C0_5 168319d52a83SAndre Przywara 168419d52a83SAndre Przywara /******************************************************************************* 16859cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 16869cf7f355SMadhukar Pappireddy ******************************************************************************/ 1687d52ff2b3SArvind Ram Prakash #define CLUSTERPWRDN_EL1 S3_0_C15_C3_6 16889cf7f355SMadhukar Pappireddy 1689a57e18e4SArvind Ram Prakash /******************************************************************************* 1690a57e18e4SArvind Ram Prakash * FEAT_FPMR - Floating point Mode Register 1691a57e18e4SArvind Ram Prakash ******************************************************************************/ 1692a57e18e4SArvind Ram Prakash #define FPMR S3_3_C4_C4_2 1693a57e18e4SArvind Ram Prakash 16949cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 16959cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 16969cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 16979cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1698278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 16999cf7f355SMadhukar Pappireddy 17001f866fc9SAmr Mohamed /* CLUSTERPMMDCR register definitions */ 17011f866fc9SAmr Mohamed #define CLUSTERPMMDCR_SPME U(1) 17021f866fc9SAmr Mohamed 170368120783SChris Kay /******************************************************************************* 170468120783SChris Kay * Definitions for CPU Power/Performance Management registers 170568120783SChris Kay ******************************************************************************/ 170668120783SChris Kay 170768120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 17082590e819SBoyan Karatotev #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 170968120783SChris Kay 171068120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 17112590e819SBoyan Karatotev #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 171268120783SChris Kay 1713387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1714387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1715387b8801SAndre Przywara 1716f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1717f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1718f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1719f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1720f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1721f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1722f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1723f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 17241f866fc9SAmr Mohamed #define CLUSTERPMMDCR_EL3 S3_6_C15_C6_3 1725f99a69c3SArvind Ram Prakash 1726f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1727f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1728f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1729f99a69c3SArvind Ram Prakash 1730f801fdc2STushar Khandelwal /******************************************************************************* 1731f801fdc2STushar Khandelwal * FEAT_MEC - Memory Encryption Contexts 1732f801fdc2STushar Khandelwal ******************************************************************************/ 1733f801fdc2STushar Khandelwal #define MECIDR_EL2 S3_4_C10_C8_7 1734f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1735f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1736f801fdc2STushar Khandelwal 17374274b526SArvind Ram Prakash /****************************************************************************** 17384274b526SArvind Ram Prakash * FEAT_FGWTE3 - Fine Grained Write Trap 17394274b526SArvind Ram Prakash ******************************************************************************/ 17404274b526SArvind Ram Prakash #define FGWTE3_EL3 S3_6_C1_C1_5 17414274b526SArvind Ram Prakash 17424274b526SArvind Ram Prakash /* FGWTE3_EL3 Defintions */ 17434274b526SArvind Ram Prakash #define FGWTE3_EL3_VBAR_EL3_BIT (U(1) << 21) 17444274b526SArvind Ram Prakash #define FGWTE3_EL3_TTBR0_EL3_BIT (U(1) << 20) 17454274b526SArvind Ram Prakash #define FGWTE3_EL3_TPIDR_EL3_BIT (U(1) << 19) 17464274b526SArvind Ram Prakash #define FGWTE3_EL3_TCR_EL3_BIT (U(1) << 18) 17474274b526SArvind Ram Prakash #define FGWTE3_EL3_SPMROOTCR_EL3_BIT (U(1) << 17) 17484274b526SArvind Ram Prakash #define FGWTE3_EL3_SCTLR2_EL3_BIT (U(1) << 16) 17494274b526SArvind Ram Prakash #define FGWTE3_EL3_SCTLR_EL3_BIT (U(1) << 15) 17504274b526SArvind Ram Prakash #define FGWTE3_EL3_PIR_EL3_BIT (U(1) << 14) 17514274b526SArvind Ram Prakash #define FGWTE3_EL3_MECID_RL_A_EL3_BIT (U(1) << 12) 17524274b526SArvind Ram Prakash #define FGWTE3_EL3_MAIR2_EL3_BIT (U(1) << 10) 17534274b526SArvind Ram Prakash #define FGWTE3_EL3_MAIR_EL3_BIT (U(1) << 9) 17544274b526SArvind Ram Prakash #define FGWTE3_EL3_GPTBR_EL3_BIT (U(1) << 8) 17554274b526SArvind Ram Prakash #define FGWTE3_EL3_GPCCR_EL3_BIT (U(1) << 7) 17564274b526SArvind Ram Prakash #define FGWTE3_EL3_GCSPR_EL3_BIT (U(1) << 6) 17574274b526SArvind Ram Prakash #define FGWTE3_EL3_GCSCR_EL3_BIT (U(1) << 5) 17584274b526SArvind Ram Prakash #define FGWTE3_EL3_AMAIR2_EL3_BIT (U(1) << 4) 17594274b526SArvind Ram Prakash #define FGWTE3_EL3_AMAIR_EL3_BIT (U(1) << 3) 17604274b526SArvind Ram Prakash #define FGWTE3_EL3_AFSR1_EL3_BIT (U(1) << 2) 17614274b526SArvind Ram Prakash #define FGWTE3_EL3_AFSR0_EL3_BIT (U(1) << 1) 17624274b526SArvind Ram Prakash #define FGWTE3_EL3_ACTLR_EL3_BIT (U(1) << 0) 17634274b526SArvind Ram Prakash 17644274b526SArvind Ram Prakash #define FGWTE3_EL3_EARLY_INIT_VAL ( \ 17654274b526SArvind Ram Prakash FGWTE3_EL3_VBAR_EL3_BIT | \ 17664274b526SArvind Ram Prakash FGWTE3_EL3_TTBR0_EL3_BIT | \ 17674274b526SArvind Ram Prakash FGWTE3_EL3_SPMROOTCR_EL3_BIT | \ 17684274b526SArvind Ram Prakash FGWTE3_EL3_SCTLR2_EL3_BIT | \ 17694274b526SArvind Ram Prakash FGWTE3_EL3_PIR_EL3_BIT | \ 17704274b526SArvind Ram Prakash FGWTE3_EL3_MECID_RL_A_EL3_BIT | \ 17714274b526SArvind Ram Prakash FGWTE3_EL3_MAIR2_EL3_BIT | \ 17724274b526SArvind Ram Prakash FGWTE3_EL3_MAIR_EL3_BIT | \ 17734274b526SArvind Ram Prakash FGWTE3_EL3_GPTBR_EL3_BIT | \ 17744274b526SArvind Ram Prakash FGWTE3_EL3_GPCCR_EL3_BIT | \ 17754274b526SArvind Ram Prakash FGWTE3_EL3_GCSPR_EL3_BIT | \ 17764274b526SArvind Ram Prakash FGWTE3_EL3_GCSCR_EL3_BIT | \ 17774274b526SArvind Ram Prakash FGWTE3_EL3_AMAIR2_EL3_BIT | \ 17784274b526SArvind Ram Prakash FGWTE3_EL3_AMAIR_EL3_BIT | \ 17794274b526SArvind Ram Prakash FGWTE3_EL3_AFSR1_EL3_BIT | \ 17804274b526SArvind Ram Prakash FGWTE3_EL3_AFSR0_EL3_BIT) 17814274b526SArvind Ram Prakash 17824274b526SArvind Ram Prakash #if HW_ASSISTED_COHERENCY 17834274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT FGWTE3_EL3_SCTLR_EL3_BIT | 17844274b526SArvind Ram Prakash #else 17854274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT 17864274b526SArvind Ram Prakash #endif 17874274b526SArvind Ram Prakash 17884274b526SArvind Ram Prakash #if !(CRASH_REPORTING) 17894274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT FGWTE3_EL3_TPIDR_EL3_BIT | 17904274b526SArvind Ram Prakash #else 17914274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT 17924274b526SArvind Ram Prakash #endif 17934274b526SArvind Ram Prakash 17944274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_VAL ( \ 17954274b526SArvind Ram Prakash FGWTE3_EL3_EARLY_INIT_VAL | \ 17964274b526SArvind Ram Prakash FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT \ 17974274b526SArvind Ram Prakash FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT \ 17984274b526SArvind Ram Prakash FGWTE3_EL3_TCR_EL3_BIT | \ 17994274b526SArvind Ram Prakash FGWTE3_EL3_ACTLR_EL3_BIT) 18004274b526SArvind Ram Prakash 1801f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1802