xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision ece8f7d7347db517e141897b8bcb5e696fba97f9)
1f5478dedSAntonio Nino Diaz /*
2ed804406SRohit Mathew  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
85f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
88f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
89f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
91f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
93f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
94f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
95f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
96f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
97f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
98f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
99f5478dedSAntonio Nino Diaz 
100f5478dedSAntonio Nino Diaz /*******************************************************************************
10128f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10228f39f02SMax Shvetsov  ******************************************************************************/
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
112e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
113e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
114e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
115e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
116e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
117e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
118e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
119e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
122d5384b69SAndre Przywara #define VNCR_EL2		S3_4_C2_C2_0
1232825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1242825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
125ea735bf5SAndre Przywara #define CONTEXTIDR_EL2		S3_4_C13_C0_1
126ea735bf5SAndre Przywara #define TTBR1_EL2		S3_4_C2_C0_1
12728f39f02SMax Shvetsov 
12828f39f02SMax Shvetsov /*******************************************************************************
129f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
130f5478dedSAntonio Nino Diaz  ******************************************************************************/
131f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
132e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
133f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
134f5478dedSAntonio Nino Diaz 
135f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
136f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
137f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
138f5478dedSAntonio Nino Diaz 
139f5478dedSAntonio Nino Diaz /*******************************************************************************
140f5478dedSAntonio Nino Diaz  * System register bit definitions
141f5478dedSAntonio Nino Diaz  ******************************************************************************/
142f5478dedSAntonio Nino Diaz /* CLIDR definitions */
143f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
144f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
145ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
146f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
147f5478dedSAntonio Nino Diaz 
148f5478dedSAntonio Nino Diaz /* CSSELR definitions */
149f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
150f5478dedSAntonio Nino Diaz 
151f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
152f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
153f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
154bd393704SAmbroise Vincent #if ERRATA_A53_827319
155bd393704SAmbroise Vincent #define DCCSW			DCCISW
156bd393704SAmbroise Vincent #else
157f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
158bd393704SAmbroise Vincent #endif
159f5478dedSAntonio Nino Diaz 
160f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1656a0da736SJayanth Dodderi Chidanand 
166f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
167f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
168873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED		U(0x0)
1696a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
170873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1716a0da736SJayanth Dodderi Chidanand 
172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1736a0da736SJayanth Dodderi Chidanand 
174e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
175e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
176e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1776a0da736SJayanth Dodderi Chidanand 
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
1806a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED		ULL(0x1)
1810c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
1826a0da736SJayanth Dodderi Chidanand 
1830376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
184db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
1856a0da736SJayanth Dodderi Chidanand 
186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
187f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
1886a0da736SJayanth Dodderi Chidanand 
189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
190f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED		U(1)
1936a0da736SJayanth Dodderi Chidanand 
194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
195f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
196f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
1976a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED		ULL(0x2)
1986a0da736SJayanth Dodderi Chidanand 
19981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
20081c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
20181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
20281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
20381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1			U(1)
204f5478dedSAntonio Nino Diaz 
2056a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2066a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2076a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED		ULL(0x0)
2086a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2096a0da736SJayanth Dodderi Chidanand 
210e290a8fcSAlexei Fedorov /* Exception level handling */
211f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
212f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
213f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
214f5478dedSAntonio Nino Diaz 
2152031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2162031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2172031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2182031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
2192031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2205de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2215de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2225de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
2235de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
224c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
225c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
226c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
227c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
228c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3P7	U(7)
229c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
2302031d616SManish V Badarkhe 
231e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
232e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
233e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
2346a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED	ULL(0x1)
2356a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED   ULL(0x0)
236f5478dedSAntonio Nino Diaz 
237813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
238813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
239813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
240813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
241813524eaSManish V Badarkhe 
2420063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2430063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2440063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2450063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
24683a4dae1SBoyan Karatotev #define ID_AA64DFR0_MTPMU_DISABLED	ULL(15)
2470063dd17SJavier Almansa Sobrino 
248744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
249744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
250744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
251744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SUPPORTED	ULL(1)
252744ad974Sjohpow01 
2537c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2547c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2557c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2567c802c71STomas Pilar 
257f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2585283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2596a0da736SJayanth Dodderi Chidanand 
260f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2615283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
262f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2635283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
2646a0da736SJayanth Dodderi Chidanand 
265f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
2665283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
267f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
2685283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
269f5478dedSAntonio Nino Diaz 
2706a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
2716a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
2726a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED	ULL(0x1)
2736a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED	ULL(0x0)
2746a0da736SJayanth Dodderi Chidanand 
2759ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
2769ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
2779ff5f754SJuan Pablo Conde 
2784d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
2794d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1			S3_0_C0_C4_2
2804d0b6632SMaksims Svecovs 
2819ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
2829ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
2839ff5f754SJuan Pablo Conde 
2849ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
2859ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
2869ff5f754SJuan Pablo Conde 
2872559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2882559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2892559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2902559b2c8SAntonio Nino Diaz 
291f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
292f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
293f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
294f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
295f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
296f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
297f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
298f5478dedSAntonio Nino Diaz 
29929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
30029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
30129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
30229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
30329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
30429d0ee54SJimmy Brisson 
305110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
306110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
307110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
308110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
309110ee433SJimmy Brisson 
310f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
311f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
312f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
313bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED	ULL(0x1)
314f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
315f5478dedSAntonio Nino Diaz 
316f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
317f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
318f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
319f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
320f5478dedSAntonio Nino Diaz 
321f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
322f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
323f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
324f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
325bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED	ULL(0x2)
326f5478dedSAntonio Nino Diaz 
3276cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3286cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3296cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
3306cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
3316cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
3326cac724dSjohpow01 
333a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
334a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
335a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
336a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
337a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
338a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
339a83103c8SAlexei Fedorov 
34037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
34137596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
34237596fcbSDaniel Boulby 
343cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
344cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
345cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED		ULL(0x1)
346cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED	ULL(0x0)
347cb4ec47bSjohpow01 
3482559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3492559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
350cedfa04bSSathees Balya 
351cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
352cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
353cedfa04bSSathees Balya 
354d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
355d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
356d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
357d0ec1cc4Sjohpow01 
3582559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3592559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3602559b2c8SAntonio Nino Diaz 
3616a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3626a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
3636a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED	ULL(0x0)
3646a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED		ULL(0x1)
3656a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED		ULL(0x2)
3666a0da736SJayanth Dodderi Chidanand 
367d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
368d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
369d3331603SMark Brown 
370062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
371062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
372062b6c6bSMark Brown 
373062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
374062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
375062b6c6bSMark Brown 
376062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
377062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
378062b6c6bSMark Brown 
379062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
380062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
381062b6c6bSMark Brown 
382d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
383d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
384d3331603SMark Brown 
385f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
386688ab57bSMark Brown #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
387688ab57bSMark Brown #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
388688ab57bSMark Brown 
389f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
390f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
391f5478dedSAntonio Nino Diaz 
392f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
393f5478dedSAntonio Nino Diaz 
3949fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
3959fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
3969fc59639SAlexei Fedorov 
3979fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
3989fc59639SAlexei Fedorov 
399b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
400b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
401b7e398d6SSoby Mathew 
402ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
403ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
404ff86e0b4SJuan Pablo Conde 
405ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED	ULL(0x1)
406ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED	ULL(0x0)
407ff86e0b4SJuan Pablo Conde 
4084d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
4094d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
4104d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
4114d0b6632SMaksims Svecovs 
4124d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
4134d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
4144d0b6632SMaksims Svecovs 
4154d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
4164d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
4174d0b6632SMaksims Svecovs 
4186503ff29SAndre Przywara #define VDISR_EL2				S3_4_C12_C1_1
4196503ff29SAndre Przywara #define VSESR_EL2				S3_4_C5_C2_3
4206503ff29SAndre Przywara 
4210563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
4220563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
4230563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
4240563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
4250563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
4260563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
4270563ab08SAlexei Fedorov /*
4280563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
4290563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
4300563ab08SAlexei Fedorov  */
4310563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
432b7e398d6SSoby Mathew 
433dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
434dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
435dbcc44a1SAlexei Fedorov 
436dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
437dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
43845007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED	ULL(0x0)
43945007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_SUPPORTED		ULL(0x1)
44003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME2_SUPPORTED		ULL(0x2)
441dc78e62dSjohpow01 
442f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
443f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
444f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
445f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
446f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
447f5478dedSAntonio Nino Diaz 
448f5478dedSAntonio Nino Diaz /* SCTLR definitions */
449f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
450f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
451f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
452f5478dedSAntonio Nino Diaz 
4533443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4543443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
455a83103c8SAlexei Fedorov 
456f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
457f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
458f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
459f5478dedSAntonio Nino Diaz 
460f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
461f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
462f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
463f5478dedSAntonio Nino Diaz 
464f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
465f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
466f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
467f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
468f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
469f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
470a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
471f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
472f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
473f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
474a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
475a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
476f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
477c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
478f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
479f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
480f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
481f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
482f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
483a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
4845f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
485a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
486a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
487f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
488f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
489f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
490c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
491a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
492a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
493c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
4945283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
4959fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
4969fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
4979fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
498a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
499a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
500a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
501dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
502a83103c8SAlexei Fedorov 
503a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
504a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
505a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
506a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
507a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
508a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
509a83103c8SAlexei Fedorov /*
510a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
511a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
512a83103c8SAlexei Fedorov  */
513a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
514a83103c8SAlexei Fedorov 
515a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
516a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
517a83103c8SAlexei Fedorov 
518a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
519a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
520a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
521a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
522a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
523a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
524a83103c8SAlexei Fedorov /*
525a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
526a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
527a83103c8SAlexei Fedorov  */
528a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
529a83103c8SAlexei Fedorov 
530a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
531a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
53237596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
53337596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
534a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
535a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
536a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
537a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
538a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
539a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
540a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
541f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
542f5478dedSAntonio Nino Diaz 
543a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
544f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
545d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
546d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
547d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
54803d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT	U(24)
54903d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK	ULL(0x3)
550f5478dedSAntonio Nino Diaz 
551f5478dedSAntonio Nino Diaz /* SCR definitions */
552f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
55381c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
55481c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
55581c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
5566cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
5576cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
558062b6c6bSMark Brown #define SCR_PIEN_BIT		(UL(1) << 45)
559d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
560ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
561688ab57bSMark Brown #define SCR_GCSEn_BIT		(UL(1) << 39)
562cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
563dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
564dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
565a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
566a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
5676cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
568d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
569d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
570d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
57177c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
572d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
573d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
574d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
575d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
576d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
577d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
578d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
579d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
580d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
581d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
582d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
583d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
584d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
585d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
586d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
587d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
588dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
589f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
590f5478dedSAntonio Nino Diaz 
591f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
59212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
59312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
59412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
595744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
596744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
59740ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
59840ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
599*ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT		(ULL(1) << 26)
6000063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
60112f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
602e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
60312f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
60412f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
60512f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
60612f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
607e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
608e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
609f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
610ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
611ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
612ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
613f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
614ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
61599506facSBoyan Karatotev #define MDCR_NSPBE_BIT		(ULL(1) << 11)
616ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
617ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
618ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
61933815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
620f5478dedSAntonio Nino Diaz 
621f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
6220063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
623c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT	(U(1) << 26)
62440ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
62540ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
626c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
627e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
628c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
629f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
630f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
631f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
632f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
633f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
634f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
635f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
636f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
637f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
638f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
639c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK	U(0x1f)
640f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
641f5478dedSAntonio Nino Diaz 
642f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
643f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
644f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
645f5478dedSAntonio Nino Diaz 
646f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
647f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
648f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
649f5478dedSAntonio Nino Diaz 
650f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
651f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
652f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
653f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
654f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
655f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
656f5478dedSAntonio Nino Diaz 
657f5478dedSAntonio Nino Diaz /* HCR definitions */
6585fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
65933b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
66033b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
6615fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
662f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
663f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
66445aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
6655fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
666f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
667f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
668f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
6695fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
6705fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
671f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
672f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
673f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
674f5478dedSAntonio Nino Diaz 
675f5478dedSAntonio Nino Diaz /* ISR definitions */
676f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
677f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
678f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
679f5478dedSAntonio Nino Diaz 
680f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
681f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
682f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
683f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
684f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
685f5478dedSAntonio Nino Diaz 
686f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
687f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
688f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
689f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
690f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
691f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
692f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
693f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
694f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
695f5478dedSAntonio Nino Diaz 
696f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
697f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
69833b9be6dSChris Kay #define TAM_SHIFT		U(30)
69933b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
700f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
701dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
702f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
703f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
704dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
705dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
706f5478dedSAntonio Nino Diaz 
707f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
708f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
709f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
71033b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
71133b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
712dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
713dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
714f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
715dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
716f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
717f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
718f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
719f5478dedSAntonio Nino Diaz 
72028bbbf3bSManish Pandey /* VTCR_EL2 definitions */
72128bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
72228bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
72328bbbf3bSManish Pandey 
724f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
725f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
726f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
727f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
728f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
729f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
730f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
731f5478dedSAntonio Nino Diaz 
732f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
733f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
734f5478dedSAntonio Nino Diaz 
735f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
736f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
737f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
738f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
739f5478dedSAntonio Nino Diaz 
740f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
741f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
742f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
743f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
744f5478dedSAntonio Nino Diaz 
745f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
746f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
747f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
748f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
74977c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
750f5478dedSAntonio Nino Diaz 
751b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
752b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
753b4292bc6SAlexei Fedorov 
75437596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12)
75537596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
75637596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
75737596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
75837596fcbSDaniel Boulby 
75937596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
76037596fcbSDaniel Boulby 
76137596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
76237596fcbSDaniel Boulby 
76337596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
764c250cc3bSJohn Tsichritzis 
765f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
766f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
767f5478dedSAntonio Nino Diaz 
768f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
769f5478dedSAntonio Nino Diaz 
770f5478dedSAntonio Nino Diaz /*
771f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
772f5478dedSAntonio Nino Diaz  */
773f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
774f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
775f5478dedSAntonio Nino Diaz 
776f5478dedSAntonio Nino Diaz /*
777f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
778f5478dedSAntonio Nino Diaz  */
779f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
780f5478dedSAntonio Nino Diaz 
781f5478dedSAntonio Nino Diaz /*
7821b491eeaSElyes Haouas  * TCR definitions
783f5478dedSAntonio Nino Diaz  */
784f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
785f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
786f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
787f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
788f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
789f5478dedSAntonio Nino Diaz 
790f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
791f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
792cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
793f5478dedSAntonio Nino Diaz 
7946de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
7956de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
7966de6965bSAntonio Nino Diaz 
797f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
798f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
799f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
800f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
801f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
802f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
803f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
804f5478dedSAntonio Nino Diaz 
805f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
806f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
807f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
808f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
809f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
810f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
811f5478dedSAntonio Nino Diaz 
812f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
813f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
814f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
815f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
816f5478dedSAntonio Nino Diaz 
817f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
818f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
819f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
820f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
821f5478dedSAntonio Nino Diaz 
822f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
823f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
824f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
825f5478dedSAntonio Nino Diaz 
8266de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
8276de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
8286de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
8296de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
8306de6965bSAntonio Nino Diaz 
8316de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
8326de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
8336de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
8346de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
8356de6965bSAntonio Nino Diaz 
8366de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
8376de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
8386de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
8396de6965bSAntonio Nino Diaz 
840f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
841f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
842f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
843f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
844f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
845f5478dedSAntonio Nino Diaz 
8466de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
8476de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
8486de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
8496de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
8506de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
8516de6965bSAntonio Nino Diaz 
852f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
853f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
854f5478dedSAntonio Nino Diaz 
855f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
856f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
857f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
858f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
859f5478dedSAntonio Nino Diaz 
860f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
861f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
862f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
863f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
864f5478dedSAntonio Nino Diaz 
865f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
866f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
867b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
868f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
869f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
870f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
871f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
872f5478dedSAntonio Nino Diaz 
873f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
874f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
875f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
876f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
877f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
878f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
879f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
880f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
881f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
882f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
883f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
884f5478dedSAntonio Nino Diaz 
885f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
886f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
887f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
888f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
889f5478dedSAntonio Nino Diaz 
890f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
891c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
892f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
893f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
894c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
895c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
896f5478dedSAntonio Nino Diaz 
897f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
898c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
899f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
900f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
901f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
902c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
903c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
904f5478dedSAntonio Nino Diaz 
905f5478dedSAntonio Nino Diaz /*
906f5478dedSAntonio Nino Diaz  * TTBR Definitions
907f5478dedSAntonio Nino Diaz  */
908f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
909f5478dedSAntonio Nino Diaz 
910f5478dedSAntonio Nino Diaz /*
911f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
912f5478dedSAntonio Nino Diaz  */
913f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
914f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
915f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
916f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
917f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
918f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
919f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
920f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
921f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
922f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
923f5478dedSAntonio Nino Diaz 
924f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
925f5478dedSAntonio Nino Diaz 
926f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
927f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
928f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
929f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
930f5478dedSAntonio Nino Diaz 
931f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
932f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
933f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
934f5478dedSAntonio Nino Diaz 
935dd4f0885SVarun Wadekar /* Physical timer control macros */
936dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
937dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
938dd4f0885SVarun Wadekar 
939f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
940f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
941f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
942f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
9431f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
9441f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
945f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
946f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
947f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
948f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
949f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
950f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
951f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
952f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
953f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
954f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
955f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
956f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
957f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
958f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
959f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
960f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
961f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
962f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
963f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
964f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
965f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
966f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
967f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
968f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
969f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
970f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
9711f461979SJustin Chadwell #define EC_BRK				U(0x3c)
972f5478dedSAntonio Nino Diaz 
973f5478dedSAntonio Nino Diaz /*
974f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
975f5478dedSAntonio Nino Diaz  * syndromes.
976f5478dedSAntonio Nino Diaz  */
977f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
978f5478dedSAntonio Nino Diaz 
979f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
980f5478dedSAntonio Nino Diaz 
981f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
982f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
983f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
984f5478dedSAntonio Nino Diaz 
985f5478dedSAntonio Nino Diaz /*******************************************************************************
986f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
987f5478dedSAntonio Nino Diaz  * instructions.
988f5478dedSAntonio Nino Diaz  ******************************************************************************/
989f5478dedSAntonio Nino Diaz 
990f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
991f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
992f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
993f5478dedSAntonio Nino Diaz 
994f5478dedSAntonio Nino Diaz /*******************************************************************************
995f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
996f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
997f5478dedSAntonio Nino Diaz  ******************************************************************************/
998f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
999f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
1000f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
1001f5478dedSAntonio Nino Diaz 
1002f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1003f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
1004f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
1005f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
1006f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
1007f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
1008f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
1009f5478dedSAntonio Nino Diaz 
1010f5478dedSAntonio Nino Diaz /*******************************************************************************
1011f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1012f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1013f5478dedSAntonio Nino Diaz  ******************************************************************************/
1014f5478dedSAntonio Nino Diaz /* Physical Count register. */
1015f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
1016f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
1017f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
1018f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
1019f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
1020f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
1021f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
1022f5478dedSAntonio Nino Diaz 
1023f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
1024f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
1025f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
1026f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
1027f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1028e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
1029f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
1030f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
1031f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
1032f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
1033e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
1034e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
1035e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
1036f5478dedSAntonio Nino Diaz 
1037f5478dedSAntonio Nino Diaz /*******************************************************************************
1038f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
1039f5478dedSAntonio Nino Diaz  ******************************************************************************/
1040f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
1041f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
1042f5478dedSAntonio Nino Diaz 
1043f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
1044f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
1045f5478dedSAntonio Nino Diaz 
1046f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
1047f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
1048f5478dedSAntonio Nino Diaz 
1049f5478dedSAntonio Nino Diaz /*******************************************************************************
1050dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
1051dc78e62dSjohpow01  ******************************************************************************/
1052dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1053dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1054dc78e62dSjohpow01 
1055dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
105645007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
105745007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
105845007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED	U(0x1)
105903d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
106003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
106103d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED	ULL(0x0)
106203d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED	ULL(0x1)
1063dc78e62dSjohpow01 
1064dc78e62dSjohpow01 /* SMCR_ELx definitions */
1065dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
106603d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX		U(0x1ff)
1067dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
106803d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1069dc78e62dSjohpow01 
1070dc78e62dSjohpow01 /*******************************************************************************
1071f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1072f5478dedSAntonio Nino Diaz  ******************************************************************************/
1073f5478dedSAntonio Nino Diaz /*
1074f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1075f5478dedSAntonio Nino Diaz  */
1076f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1077f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1078f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1079f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1080f5478dedSAntonio Nino Diaz 
1081f5478dedSAntonio Nino Diaz /*
1082f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1083f5478dedSAntonio Nino Diaz  *
1084f5478dedSAntonio Nino Diaz  * Cache Policy
1085f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1086f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1087f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1088f5478dedSAntonio Nino Diaz  *
1089f5478dedSAntonio Nino Diaz  * Transient Hint
1090f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1091f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1092f5478dedSAntonio Nino Diaz  *
1093f5478dedSAntonio Nino Diaz  * Allocation Policy
1094f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1095f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1096f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1097f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1098f5478dedSAntonio Nino Diaz  */
1099f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1100f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1101f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1102f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1103f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1104f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1105f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1106f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1107f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1108f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1109f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1110f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1111f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1112f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1113f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1114f5478dedSAntonio Nino Diaz 
1115f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1116f5478dedSAntonio Nino Diaz 
1117f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1118f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1119f5478dedSAntonio Nino Diaz 
1120f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1121f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1122f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1123f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1124f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1125f5478dedSAntonio Nino Diaz 
1126f5478dedSAntonio Nino Diaz /*******************************************************************************
1127f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1128f5478dedSAntonio Nino Diaz  ******************************************************************************/
1129f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1130f5478dedSAntonio Nino Diaz 
1131f5478dedSAntonio Nino Diaz /*******************************************************************************
1132ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1133f5478dedSAntonio Nino Diaz  ******************************************************************************/
1134f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1135f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1136f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1137f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1138f5478dedSAntonio Nino Diaz 
11399448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
11409448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1141f5478dedSAntonio Nino Diaz /*******************************************************************************
1142873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1143f5478dedSAntonio Nino Diaz  ******************************************************************************/
1144f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1145f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1146f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1147f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1148f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1149f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1150f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1151f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1152f5478dedSAntonio Nino Diaz 
1153f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1154f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1155f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1156f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1157f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1158f5478dedSAntonio Nino Diaz 
1159f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1160f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1161f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1162f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1163f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1164f5478dedSAntonio Nino Diaz 
1165f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1166f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1167f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1168f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1169f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1170f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1171f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1172f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1173f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1174f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1175f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1176f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1177f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1178f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1179f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1180f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1181f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1182f5478dedSAntonio Nino Diaz 
1183f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1184f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1185f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1186f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1187f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1188f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1189f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1190f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1191f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1192f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1193f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1194f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1195f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1196f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1197f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1198f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1199f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1200f5478dedSAntonio Nino Diaz 
120133b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
120233b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
120333b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
120433b9be6dSChris Kay 
120533b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
120633b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
120733b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
120833b9be6dSChris Kay 
120933b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
121033b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
121133b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
121233b9be6dSChris Kay 
121333b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
121433b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
121533b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
121633b9be6dSChris Kay 
1217f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1218f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1219f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1220f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1221f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1222f3ccf036SAlexei Fedorov 
1223f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
122481e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
122581e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1226f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1227f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1228f5478dedSAntonio Nino Diaz 
1229f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1230f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1231537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1232537fa859SLouis Mayencourt 
1233537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1234537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1235f5478dedSAntonio Nino Diaz 
1236f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1237f5478dedSAntonio Nino Diaz 
1238f5478dedSAntonio Nino Diaz /*******************************************************************************
1239873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1240873d4241Sjohpow01  ******************************************************************************/
1241873d4241Sjohpow01 
1242873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1243873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1244873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1245873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1246873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1247873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1248873d4241Sjohpow01 
1249873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
125033b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
125133b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1252873d4241Sjohpow01 
1253873d4241Sjohpow01 /*
1254873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1255873d4241Sjohpow01  * event counters.
1256873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1257873d4241Sjohpow01  */
1258873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1259873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1260873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1261873d4241Sjohpow01 
1262873d4241Sjohpow01 /*
1263873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1264873d4241Sjohpow01  * counters.
1265873d4241Sjohpow01  */
1266873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1267873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1268873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1269873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1270873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1271873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1272873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1273873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1274873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1275873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1276873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1277873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1278873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1279873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1280873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1281873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1282873d4241Sjohpow01 
1283873d4241Sjohpow01 /*******************************************************************************
128481c272b3SZelalem Aweke  * Realm management extension register definitions
128581c272b3SZelalem Aweke  ******************************************************************************/
128681c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
128781c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
128881c272b3SZelalem Aweke 
128978f56ee7SAndre Przywara #define SCXTNUM_EL2			S3_4_C13_C0_7
129078f56ee7SAndre Przywara 
129181c272b3SZelalem Aweke /*******************************************************************************
1292f5478dedSAntonio Nino Diaz  * RAS system registers
1293f5478dedSAntonio Nino Diaz  ******************************************************************************/
1294f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1295f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1296f5478dedSAntonio Nino Diaz 
1297f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1298f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1299f5478dedSAntonio Nino Diaz 
1300f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1301f5478dedSAntonio Nino Diaz 
1302f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1303f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1304f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1305f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1306f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1307f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1308f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1309f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1310f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1311f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1312f5478dedSAntonio Nino Diaz 
1313af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1314af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1315f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1316f5478dedSAntonio Nino Diaz 
1317f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1318f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1319f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1320f5478dedSAntonio Nino Diaz 
1321f5478dedSAntonio Nino Diaz /*******************************************************************************
1322f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1323f5478dedSAntonio Nino Diaz  ******************************************************************************/
13245283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
13255283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
13265283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
13275283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
13285283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
13295283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
13305283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
13315283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1332f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
13335283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1334f5478dedSAntonio Nino Diaz 
1335f5478dedSAntonio Nino Diaz /*******************************************************************************
1336f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1337f5478dedSAntonio Nino Diaz  ******************************************************************************/
1338f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1339f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1340f5478dedSAntonio Nino Diaz 
13418074448fSJohn Tsichritzis /*******************************************************************************
13428074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
13438074448fSJohn Tsichritzis  ******************************************************************************/
13448074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
13458074448fSJohn Tsichritzis 
13469dd94382SJustin Chadwell /*******************************************************************************
13479dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
13489dd94382SJustin Chadwell  ******************************************************************************/
13499dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
13509dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
13519dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
13529dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
13539dd94382SJustin Chadwell 
13549cf7f355SMadhukar Pappireddy /*******************************************************************************
13551ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
13561ae75529SAndre Przywara  ******************************************************************************/
13571ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
13581ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
13591ae75529SAndre Przywara 
13601ae75529SAndre Przywara /*******************************************************************************
1361cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1362cb4ec47bSjohpow01  ******************************************************************************/
1363cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1364ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1365ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1366ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1367ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1368ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1369ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1370ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1371cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1372cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1373cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1374cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1375cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1376ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL	ULL(0x0)
1377cb4ec47bSjohpow01 
1378cb4ec47bSjohpow01 /*******************************************************************************
1379d3331603SMark Brown  * FEAT_TCR2 - Extended Translation Control Register
1380d3331603SMark Brown  ******************************************************************************/
1381d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1382d3331603SMark Brown 
1383d3331603SMark Brown /*******************************************************************************
1384062b6c6bSMark Brown  * Permission indirection and overlay
1385062b6c6bSMark Brown  ******************************************************************************/
1386062b6c6bSMark Brown 
1387062b6c6bSMark Brown #define PIRE0_EL2		S3_4_C10_C2_2
1388062b6c6bSMark Brown #define PIR_EL2			S3_4_C10_C2_3
1389062b6c6bSMark Brown #define POR_EL2			S3_4_C10_C2_4
1390062b6c6bSMark Brown #define S2PIR_EL2		S3_4_C10_C2_5
1391062b6c6bSMark Brown 
1392062b6c6bSMark Brown /*******************************************************************************
1393688ab57bSMark Brown  * FEAT_GCS - Guarded Control Stack Registers
1394688ab57bSMark Brown  ******************************************************************************/
1395688ab57bSMark Brown #define GCSCR_EL2		S3_4_C2_C5_0
1396688ab57bSMark Brown #define GCSPR_EL2		S3_4_C2_C5_1
1397688ab57bSMark Brown 
1398688ab57bSMark Brown /*******************************************************************************
13999cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
14009cf7f355SMadhukar Pappireddy  ******************************************************************************/
14019cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
14029cf7f355SMadhukar Pappireddy 
14039cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
14049cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
14059cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
14069cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
14079cf7f355SMadhukar Pappireddy 
140868120783SChris Kay /*******************************************************************************
140968120783SChris Kay  * Definitions for CPU Power/Performance Management registers
141068120783SChris Kay  ******************************************************************************/
141168120783SChris Kay 
141268120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
141368120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
141468120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
141568120783SChris Kay 
141668120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
141768120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
141868120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
141968120783SChris Kay 
1420387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */
1421387b8801SAndre Przywara #define SYSREG_SB			S0_3_C3_C0_7
1422387b8801SAndre Przywara 
1423f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1424