1f5478dedSAntonio Nino Diaz /* 2873d4241Sjohpow01 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3dd4f0885SVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 79f5478dedSAntonio Nino Diaz ******************************************************************************/ 80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 98f5478dedSAntonio Nino Diaz 99f5478dedSAntonio Nino Diaz /******************************************************************************* 10028f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 10128f39f02SMax Shvetsov ******************************************************************************/ 10228f39f02SMax Shvetsov 10328f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 10428f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 10528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 10628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 10728f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 10828f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 10928f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 11028f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 11128f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 11228f39f02SMax Shvetsov #define MPAMVPM0_EL2 S3_4_C10_C5_0 11328f39f02SMax Shvetsov #define MPAMVPM1_EL2 S3_4_C10_C5_1 11428f39f02SMax Shvetsov #define MPAMVPM2_EL2 S3_4_C10_C5_2 11528f39f02SMax Shvetsov #define MPAMVPM3_EL2 S3_4_C10_C5_3 11628f39f02SMax Shvetsov #define MPAMVPM4_EL2 S3_4_C10_C5_4 11728f39f02SMax Shvetsov #define MPAMVPM5_EL2 S3_4_C10_C5_5 11828f39f02SMax Shvetsov #define MPAMVPM6_EL2 S3_4_C10_C5_6 11928f39f02SMax Shvetsov #define MPAMVPM7_EL2 S3_4_C10_C5_7 12028f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1212825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 1222825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1232825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 12428f39f02SMax Shvetsov 12528f39f02SMax Shvetsov /******************************************************************************* 126f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 127f5478dedSAntonio Nino Diaz ******************************************************************************/ 128f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 129e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 130f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 131f5478dedSAntonio Nino Diaz 132f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 135f5478dedSAntonio Nino Diaz 136f5478dedSAntonio Nino Diaz /******************************************************************************* 137f5478dedSAntonio Nino Diaz * System register bit definitions 138f5478dedSAntonio Nino Diaz ******************************************************************************/ 139f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 141f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 144f5478dedSAntonio Nino Diaz 145f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 147f5478dedSAntonio Nino Diaz 148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 149f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 150f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 151bd393704SAmbroise Vincent #if ERRATA_A53_827319 152bd393704SAmbroise Vincent #define DCCSW DCCISW 153bd393704SAmbroise Vincent #else 154f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 155bd393704SAmbroise Vincent #endif 156f5478dedSAntonio Nino Diaz 157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 164873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0) 165873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1 U(0x1) 166873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 167f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 168e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 169e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 170e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 171f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 1730c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 1740376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 175db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 182f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 18581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 18681c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 18781c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 18881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0) 18981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1 U(1) 190f5478dedSAntonio Nino Diaz 191e290a8fcSAlexei Fedorov /* Exception level handling */ 192f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 193f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 194f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 195f5478dedSAntonio Nino Diaz 1962031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 1972031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 1982031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 1992031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1) 2002031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2015de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2025de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2035de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1) 2045de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2052031d616SManish V Badarkhe 206e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 207e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 208e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 209f5478dedSAntonio Nino Diaz 210813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 211813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 212813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 213813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1) 214813524eaSManish V Badarkhe 2150063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2160063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2170063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2180063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1) 2190063dd17SJavier Almansa Sobrino 2207c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2217c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2227c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2237c802c71STomas Pilar 224f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2255283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 226f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 2275283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 228f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 2295283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 230f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 2315283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 232f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2335283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 234f5478dedSAntonio Nino Diaz 2352559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 2362559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 2372559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 2382559b2c8SAntonio Nino Diaz 239f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 240f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 241f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 242f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 243f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 244f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 245f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 246f5478dedSAntonio Nino Diaz 24729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 24829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 24929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 25029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 25129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 25229d0ee54SJimmy Brisson 253110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 254110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 255110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 256110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 257110ee433SJimmy Brisson 258f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 259f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 260f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 261f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 262f5478dedSAntonio Nino Diaz 263f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 264f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 265f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 266f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 267f5478dedSAntonio Nino Diaz 268f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 269f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 270f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 271f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 272f5478dedSAntonio Nino Diaz 2736cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 2746cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 2756cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 2766cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 2776cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 2786cac724dSjohpow01 279a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 280a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 281a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0) 282a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1) 283a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2) 284a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3) 285a83103c8SAlexei Fedorov 28637596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 28737596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 28837596fcbSDaniel Boulby 289cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 290cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 291cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1) 292cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0) 293cb4ec47bSjohpow01 2942559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 2952559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 296cedfa04bSSathees Balya 297cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 298cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 299cedfa04bSSathees Balya 3002559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 3012559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 3022559b2c8SAntonio Nino Diaz 303f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 304f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 305f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 306f5478dedSAntonio Nino Diaz 307f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 308f5478dedSAntonio Nino Diaz 3099fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 3109fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 3119fc59639SAlexei Fedorov 3129fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 3139fc59639SAlexei Fedorov 314b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 315b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 316b7e398d6SSoby Mathew 3170563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 3180563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 3190563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 3200563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 3210563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 3220563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 3230563ab08SAlexei Fedorov /* 3240563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 3250563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 3260563ab08SAlexei Fedorov */ 3270563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 328b7e398d6SSoby Mathew 329dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 330dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 331dbcc44a1SAlexei Fedorov 332*dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 333*dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 334*dc78e62dSjohpow01 335f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 336f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 337f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 338f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 339f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 340f5478dedSAntonio Nino Diaz 341f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 342f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 343f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 344f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 345f5478dedSAntonio Nino Diaz 3463443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 3473443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 348a83103c8SAlexei Fedorov 349f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 350f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 351f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 352f5478dedSAntonio Nino Diaz 353f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 354f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 355f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 356f5478dedSAntonio Nino Diaz 357f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 358f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 359f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 360f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 361f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 362f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 363a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 364f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 365f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 366f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 367a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 368a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 369f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 370c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 371f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 372f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 373f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 374f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 375f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 376a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 3775f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 378a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 379a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 380f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 381f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 382f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 383c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 384a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 385a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 386c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 3875283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 3889fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 3899fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 3909fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 391a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 392a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 393a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 394*dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 395a83103c8SAlexei Fedorov 396a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 397a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 398a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 399a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 400a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 401a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 402a83103c8SAlexei Fedorov /* 403a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 404a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 405a83103c8SAlexei Fedorov */ 406a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 407a83103c8SAlexei Fedorov 408a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 409a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 410a83103c8SAlexei Fedorov 411a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 412a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 413a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 414a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 415a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 416a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 417a83103c8SAlexei Fedorov /* 418a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 419a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 420a83103c8SAlexei Fedorov */ 421a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 422a83103c8SAlexei Fedorov 423a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 424a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 42537596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 42637596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 427a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 428a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 429a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 430a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 431a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 432a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 433a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 434f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 435f5478dedSAntonio Nino Diaz 436a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 437f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 438d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 439d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 440d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 441f5478dedSAntonio Nino Diaz 442f5478dedSAntonio Nino Diaz /* SCR definitions */ 443f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 44481c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 44581c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 44681c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 4476cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 4486cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 449cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 450*dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT U(41) 451*dc78e62dSjohpow01 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 452873d4241Sjohpow01 #define SCR_AMVOFFEN_BIT (UL(1) << 35) 4536cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 454d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 455d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 456d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 45777c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 458d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 459d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 460d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 461d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 462d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 463d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 464d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 465d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 466d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 467d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 468d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 469d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 470d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 471d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 472d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 473d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 474*dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 475f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 476f5478dedSAntonio Nino Diaz 477f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 47812f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 47912f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 48012f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 48140ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 48240ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 48340ff9074SManish V Badarkhe #define MDCR_NSTBE (ULL(1) << 26) 4840063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 48512f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 486e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 48712f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 48812f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 48912f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 49012f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 491e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 492e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 493f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 494ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 495ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 496ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 497f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 498ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 499ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 500ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 501ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 502ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL ULL(0x0) 503f5478dedSAntonio Nino Diaz 504f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 5050063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 506e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP (U(1) << 26) 50740ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 50840ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 509e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD (U(1) << 23) 510e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 511e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD (U(1) << 17) 512f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 513f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 514f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 515f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 516f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 517f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 518f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 519f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 520f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 521f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 522f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 523f5478dedSAntonio Nino Diaz 524f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 525f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 526f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 527f5478dedSAntonio Nino Diaz 528f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 529f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 530f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 531f5478dedSAntonio Nino Diaz 532f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 533f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 534f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 535f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 536f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 537f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 538f5478dedSAntonio Nino Diaz 539f5478dedSAntonio Nino Diaz /* HCR definitions */ 5405fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 54133b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 54233b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 5435fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 544f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 545f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 54645aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 5475fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 548f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 549f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 550f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 5515fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 5525fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 553f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 554f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 555f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 556f5478dedSAntonio Nino Diaz 557f5478dedSAntonio Nino Diaz /* ISR definitions */ 558f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 559f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 560f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 561f5478dedSAntonio Nino Diaz 562f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 563f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 564f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 565f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 566f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 567f5478dedSAntonio Nino Diaz 568f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 569f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 570f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 571f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 572f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 573f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 574f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 575f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 576f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 577f5478dedSAntonio Nino Diaz 578f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 579f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 58033b9be6dSChris Kay #define TAM_SHIFT U(30) 58133b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 582f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 583*dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 584f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 585f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 586*dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 587*dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 588f5478dedSAntonio Nino Diaz 589f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 590f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 591f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 59233b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 59333b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 594*dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 595*dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 596f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 597*dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 598f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 599f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 600f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 601f5478dedSAntonio Nino Diaz 60228bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 60328bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 60428bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 60528bbbf3bSManish Pandey 606f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 607f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 608f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 609f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 610f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 611f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 612f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 613f5478dedSAntonio Nino Diaz 614f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 615f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 616f5478dedSAntonio Nino Diaz 617f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 618f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 619f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 620f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 621f5478dedSAntonio Nino Diaz 622f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 623f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 624f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 625f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 626f5478dedSAntonio Nino Diaz 627f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 628f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 629f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 630f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 63177c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 632f5478dedSAntonio Nino Diaz 633b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 634b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 635b4292bc6SAlexei Fedorov 63637596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 63737596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 63837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 63937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 64037596fcbSDaniel Boulby 64137596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 64237596fcbSDaniel Boulby 64337596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 64437596fcbSDaniel Boulby 64537596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 646c250cc3bSJohn Tsichritzis 647f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 648f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 649f5478dedSAntonio Nino Diaz 650f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 651f5478dedSAntonio Nino Diaz 652f5478dedSAntonio Nino Diaz /* 653f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 654f5478dedSAntonio Nino Diaz */ 655f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 656f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 657f5478dedSAntonio Nino Diaz 658f5478dedSAntonio Nino Diaz /* 659f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 660f5478dedSAntonio Nino Diaz */ 661f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 662f5478dedSAntonio Nino Diaz 663f5478dedSAntonio Nino Diaz /* 664f5478dedSAntonio Nino Diaz * TCR defintions 665f5478dedSAntonio Nino Diaz */ 666f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 667f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 668f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 669f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 670f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 671f5478dedSAntonio Nino Diaz 672f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 673f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 674cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 675f5478dedSAntonio Nino Diaz 6766de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 6776de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 6786de6965bSAntonio Nino Diaz 679f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 680f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 681f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 682f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 683f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 684f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 685f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 686f5478dedSAntonio Nino Diaz 687f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 688f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 689f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 690f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 691f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 692f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 693f5478dedSAntonio Nino Diaz 694f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 695f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 696f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 697f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 698f5478dedSAntonio Nino Diaz 699f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 700f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 701f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 702f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 703f5478dedSAntonio Nino Diaz 704f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 705f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 706f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 707f5478dedSAntonio Nino Diaz 7086de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 7096de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 7106de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 7116de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 7126de6965bSAntonio Nino Diaz 7136de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 7146de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 7156de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 7166de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 7176de6965bSAntonio Nino Diaz 7186de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 7196de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 7206de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 7216de6965bSAntonio Nino Diaz 722f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 723f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 724f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 725f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 726f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 727f5478dedSAntonio Nino Diaz 7286de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 7296de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 7306de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 7316de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 7326de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 7336de6965bSAntonio Nino Diaz 734f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 735f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 736f5478dedSAntonio Nino Diaz 737f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 738f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 739f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 740f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 741f5478dedSAntonio Nino Diaz 742f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 743f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 744f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 745f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 746f5478dedSAntonio Nino Diaz 747f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 748f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 749b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 750f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 751f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 752f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 753f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 754f5478dedSAntonio Nino Diaz 755f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 756f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 757f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 758f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 759f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 760f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 761f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 762f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 763f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 764f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 765f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 766f5478dedSAntonio Nino Diaz 767f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 768f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 769f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 770f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 771f5478dedSAntonio Nino Diaz 772f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 773c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 774f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 775f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 776c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 777c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 778f5478dedSAntonio Nino Diaz 779f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 780c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 781f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 782f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 783f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 784c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 785c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 786f5478dedSAntonio Nino Diaz 787f5478dedSAntonio Nino Diaz /* 788f5478dedSAntonio Nino Diaz * TTBR Definitions 789f5478dedSAntonio Nino Diaz */ 790f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 791f5478dedSAntonio Nino Diaz 792f5478dedSAntonio Nino Diaz /* 793f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 794f5478dedSAntonio Nino Diaz */ 795f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 796f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 797f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 798f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 799f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 800f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 801f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 802f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 803f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 804f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 805f5478dedSAntonio Nino Diaz 806f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 807f5478dedSAntonio Nino Diaz 808f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 809f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 810f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 811f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 812f5478dedSAntonio Nino Diaz 813f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 814f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 815f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 816f5478dedSAntonio Nino Diaz 817dd4f0885SVarun Wadekar /* Physical timer control macros */ 818dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 819dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 820dd4f0885SVarun Wadekar 821f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 822f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 823f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 824f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 8251f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 8261f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 827f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 828f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 829f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 830f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 831f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 832f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 833f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 834f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 835f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 836f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 837f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 838f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 839f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 840f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 841f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 842f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 843f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 844f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 845f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 846f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 847f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 848f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 849f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 850f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 851f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 852f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 8531f461979SJustin Chadwell #define EC_BRK U(0x3c) 854f5478dedSAntonio Nino Diaz 855f5478dedSAntonio Nino Diaz /* 856f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 857f5478dedSAntonio Nino Diaz * syndromes. 858f5478dedSAntonio Nino Diaz */ 859f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 860f5478dedSAntonio Nino Diaz 861f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 862f5478dedSAntonio Nino Diaz 863f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 864f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 865f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 866f5478dedSAntonio Nino Diaz 867f5478dedSAntonio Nino Diaz /******************************************************************************* 868f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 869f5478dedSAntonio Nino Diaz * instructions. 870f5478dedSAntonio Nino Diaz ******************************************************************************/ 871f5478dedSAntonio Nino Diaz 872f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 873f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 874f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 875f5478dedSAntonio Nino Diaz 876f5478dedSAntonio Nino Diaz /******************************************************************************* 877f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 878f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 879f5478dedSAntonio Nino Diaz ******************************************************************************/ 880f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 881f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 882f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 883f5478dedSAntonio Nino Diaz 884f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 885f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 886f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 887f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 888f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 889f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 890f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 891f5478dedSAntonio Nino Diaz 892f5478dedSAntonio Nino Diaz /******************************************************************************* 893f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 894f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 895f5478dedSAntonio Nino Diaz ******************************************************************************/ 896f5478dedSAntonio Nino Diaz /* Physical Count register. */ 897f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 898f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 899f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 900f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 901f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 902f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 903f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 904f5478dedSAntonio Nino Diaz 905f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 906f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 907f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 908f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 909f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 910e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 911f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 912f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 913f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 914f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 915e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 916e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 917e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 918f5478dedSAntonio Nino Diaz 919f5478dedSAntonio Nino Diaz /******************************************************************************* 920f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 921f5478dedSAntonio Nino Diaz ******************************************************************************/ 922f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 923f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 924f5478dedSAntonio Nino Diaz 925f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 926f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 927f5478dedSAntonio Nino Diaz 928f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 929f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 930f5478dedSAntonio Nino Diaz 931f5478dedSAntonio Nino Diaz /******************************************************************************* 932*dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 933*dc78e62dSjohpow01 ******************************************************************************/ 934*dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 935*dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 936*dc78e62dSjohpow01 937*dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 938*dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63) 939*dc78e62dSjohpow01 940*dc78e62dSjohpow01 /* SMCR_ELx definitions */ 941*dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 942*dc78e62dSjohpow01 #define SMCR_ELX_LEN_MASK U(0x1ff) 943*dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 944*dc78e62dSjohpow01 945*dc78e62dSjohpow01 /******************************************************************************* 946f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 947f5478dedSAntonio Nino Diaz ******************************************************************************/ 948f5478dedSAntonio Nino Diaz /* 949f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 950f5478dedSAntonio Nino Diaz */ 951f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 952f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 953f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 954f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 955f5478dedSAntonio Nino Diaz 956f5478dedSAntonio Nino Diaz /* 957f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 958f5478dedSAntonio Nino Diaz * 959f5478dedSAntonio Nino Diaz * Cache Policy 960f5478dedSAntonio Nino Diaz * WT: Write Through 961f5478dedSAntonio Nino Diaz * WB: Write Back 962f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 963f5478dedSAntonio Nino Diaz * 964f5478dedSAntonio Nino Diaz * Transient Hint 965f5478dedSAntonio Nino Diaz * NTR: Non-Transient 966f5478dedSAntonio Nino Diaz * TR: Transient 967f5478dedSAntonio Nino Diaz * 968f5478dedSAntonio Nino Diaz * Allocation Policy 969f5478dedSAntonio Nino Diaz * RA: Read Allocate 970f5478dedSAntonio Nino Diaz * WA: Write Allocate 971f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 972f5478dedSAntonio Nino Diaz * NA: No Allocation 973f5478dedSAntonio Nino Diaz */ 974f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 975f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 976f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 977f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 978f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 979f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 980f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 981f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 982f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 983f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 984f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 985f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 986f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 987f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 988f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 989f5478dedSAntonio Nino Diaz 990f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 991f5478dedSAntonio Nino Diaz 992f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 993f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 994f5478dedSAntonio Nino Diaz 995f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 996f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 997f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 998f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 999f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1000f5478dedSAntonio Nino Diaz 1001f5478dedSAntonio Nino Diaz /******************************************************************************* 1002f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1003f5478dedSAntonio Nino Diaz ******************************************************************************/ 1004f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1005f5478dedSAntonio Nino Diaz 1006f5478dedSAntonio Nino Diaz /******************************************************************************* 1007f5478dedSAntonio Nino Diaz * Definitions for system register interface to MPAM 1008f5478dedSAntonio Nino Diaz ******************************************************************************/ 1009f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1010f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1011f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1012f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1013f5478dedSAntonio Nino Diaz 1014f5478dedSAntonio Nino Diaz /******************************************************************************* 1015873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1016f5478dedSAntonio Nino Diaz ******************************************************************************/ 1017f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1018f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1019f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1020f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1021f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1022f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1023f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1024f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1025f5478dedSAntonio Nino Diaz 1026f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1027f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1028f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1029f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1030f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1031f5478dedSAntonio Nino Diaz 1032f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1033f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1034f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1035f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1036f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1037f5478dedSAntonio Nino Diaz 1038f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1039f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1040f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1041f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1042f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1043f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1044f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1045f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1046f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1047f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1048f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1049f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1050f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1051f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1052f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1053f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1054f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1055f5478dedSAntonio Nino Diaz 1056f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1057f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1058f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1059f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1060f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1061f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1062f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1063f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1064f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1065f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1066f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1067f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1068f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1069f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1070f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1071f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1072f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1073f5478dedSAntonio Nino Diaz 107433b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 107533b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 107633b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 107733b9be6dSChris Kay 107833b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 107933b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 108033b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 108133b9be6dSChris Kay 108233b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 108333b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 108433b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 108533b9be6dSChris Kay 108633b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 108733b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 108833b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 108933b9be6dSChris Kay 1090f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1091f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1092f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1093f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1094f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1095f3ccf036SAlexei Fedorov 1096f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 109781e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 109881e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1099f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1100f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1101f5478dedSAntonio Nino Diaz 1102f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1103f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1104537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1105537fa859SLouis Mayencourt 1106537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1107537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1108f5478dedSAntonio Nino Diaz 1109f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1110f5478dedSAntonio Nino Diaz 1111f5478dedSAntonio Nino Diaz /******************************************************************************* 1112873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1113873d4241Sjohpow01 ******************************************************************************/ 1114873d4241Sjohpow01 1115873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1116873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1117873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1118873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1119873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1120873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1121873d4241Sjohpow01 1122873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 112333b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 112433b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1125873d4241Sjohpow01 1126873d4241Sjohpow01 /* 1127873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1128873d4241Sjohpow01 * event counters. 1129873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1130873d4241Sjohpow01 */ 1131873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1132873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1133873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1134873d4241Sjohpow01 1135873d4241Sjohpow01 /* 1136873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1137873d4241Sjohpow01 * counters. 1138873d4241Sjohpow01 */ 1139873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1140873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1141873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1142873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1143873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1144873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1145873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1146873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1147873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1148873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1149873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1150873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1151873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1152873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1153873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1154873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1155873d4241Sjohpow01 1156873d4241Sjohpow01 /******************************************************************************* 115781c272b3SZelalem Aweke * Realm management extension register definitions 115881c272b3SZelalem Aweke ******************************************************************************/ 115981c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 116081c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 116181c272b3SZelalem Aweke 116281c272b3SZelalem Aweke /******************************************************************************* 1163f5478dedSAntonio Nino Diaz * RAS system registers 1164f5478dedSAntonio Nino Diaz ******************************************************************************/ 1165f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1166f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1167f5478dedSAntonio Nino Diaz 1168f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1169f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1170f5478dedSAntonio Nino Diaz 1171f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1172f5478dedSAntonio Nino Diaz 1173f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1174f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1175f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1176f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1177f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1178f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1179f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1180f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1181f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1182f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1183f5478dedSAntonio Nino Diaz 1184f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT (U(1) << 0) 1185f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1186f5478dedSAntonio Nino Diaz 1187f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1188f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1189f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1190f5478dedSAntonio Nino Diaz 1191f5478dedSAntonio Nino Diaz /******************************************************************************* 1192f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1193f5478dedSAntonio Nino Diaz ******************************************************************************/ 11945283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 11955283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 11965283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 11975283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 11985283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 11995283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 12005283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 12015283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1202f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 12035283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1204f5478dedSAntonio Nino Diaz 1205f5478dedSAntonio Nino Diaz /******************************************************************************* 1206f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1207f5478dedSAntonio Nino Diaz ******************************************************************************/ 1208f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1209f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1210f5478dedSAntonio Nino Diaz 12118074448fSJohn Tsichritzis /******************************************************************************* 12128074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 12138074448fSJohn Tsichritzis ******************************************************************************/ 12148074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 12158074448fSJohn Tsichritzis 12169dd94382SJustin Chadwell /******************************************************************************* 12179dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 12189dd94382SJustin Chadwell ******************************************************************************/ 12199dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 12209dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 12219dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 12229dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 12239dd94382SJustin Chadwell 12249cf7f355SMadhukar Pappireddy /******************************************************************************* 1225cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1226cb4ec47bSjohpow01 ******************************************************************************/ 1227cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1228cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1229cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1230cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1231cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1232cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1233cb4ec47bSjohpow01 1234cb4ec47bSjohpow01 /******************************************************************************* 12359cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 12369cf7f355SMadhukar Pappireddy ******************************************************************************/ 12379cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 12389cf7f355SMadhukar Pappireddy 12399cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 12409cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 12419cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 12429cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 12439cf7f355SMadhukar Pappireddy 124468120783SChris Kay /******************************************************************************* 124568120783SChris Kay * Definitions for CPU Power/Performance Management registers 124668120783SChris Kay ******************************************************************************/ 124768120783SChris Kay 124868120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 124968120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 125068120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 125168120783SChris Kay 125268120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 125368120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 125468120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 125568120783SChris Kay 1256f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1257