1f5478dedSAntonio Nino Diaz /* 2b4292bc6SAlexei Fedorov * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 3dd4f0885SVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 79f5478dedSAntonio Nino Diaz ******************************************************************************/ 80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 98f5478dedSAntonio Nino Diaz 99f5478dedSAntonio Nino Diaz /******************************************************************************* 10028f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 10128f39f02SMax Shvetsov ******************************************************************************/ 10228f39f02SMax Shvetsov 10328f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 10428f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 10528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 10628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 10728f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 10828f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 10928f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 11028f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 11128f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 11228f39f02SMax Shvetsov #define MPAMVPM0_EL2 S3_4_C10_C5_0 11328f39f02SMax Shvetsov #define MPAMVPM1_EL2 S3_4_C10_C5_1 11428f39f02SMax Shvetsov #define MPAMVPM2_EL2 S3_4_C10_C5_2 11528f39f02SMax Shvetsov #define MPAMVPM3_EL2 S3_4_C10_C5_3 11628f39f02SMax Shvetsov #define MPAMVPM4_EL2 S3_4_C10_C5_4 11728f39f02SMax Shvetsov #define MPAMVPM5_EL2 S3_4_C10_C5_5 11828f39f02SMax Shvetsov #define MPAMVPM6_EL2 S3_4_C10_C5_6 11928f39f02SMax Shvetsov #define MPAMVPM7_EL2 S3_4_C10_C5_7 12028f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1212825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 1222825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1232825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 12428f39f02SMax Shvetsov 12528f39f02SMax Shvetsov /******************************************************************************* 126f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 127f5478dedSAntonio Nino Diaz ******************************************************************************/ 128f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 129e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 130f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 131f5478dedSAntonio Nino Diaz 132f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 135f5478dedSAntonio Nino Diaz 136f5478dedSAntonio Nino Diaz /******************************************************************************* 137f5478dedSAntonio Nino Diaz * System register bit definitions 138f5478dedSAntonio Nino Diaz ******************************************************************************/ 139f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 141f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 144f5478dedSAntonio Nino Diaz 145f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 147f5478dedSAntonio Nino Diaz 148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 149f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 150f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 151bd393704SAmbroise Vincent #if ERRATA_A53_827319 152bd393704SAmbroise Vincent #define DCCSW DCCISW 153bd393704SAmbroise Vincent #else 154f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 155bd393704SAmbroise Vincent #endif 156f5478dedSAntonio Nino Diaz 157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 165e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 166e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 167e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 168f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 169f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 1700376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 171db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 173f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 174f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 181f5478dedSAntonio Nino Diaz 182e290a8fcSAlexei Fedorov /* Exception level handling */ 183f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 184f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 185f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 186f5478dedSAntonio Nino Diaz 187e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 188e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 189e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 190f5478dedSAntonio Nino Diaz 191f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 1925283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 193f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 1945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 195f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 1965283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 197f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 1985283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 199f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2005283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 201f5478dedSAntonio Nino Diaz 2022559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 2032559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 2042559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 2052559b2c8SAntonio Nino Diaz 206f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 207f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 208f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 209f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 210f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 211f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 212f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 213f5478dedSAntonio Nino Diaz 21429d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 21529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 21629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 21729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 21829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 21929d0ee54SJimmy Brisson 220110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 221110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 222110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 223110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 224110ee433SJimmy Brisson 225f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 226f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 227f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 228f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 229f5478dedSAntonio Nino Diaz 230f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 231f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 232f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 233f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 234f5478dedSAntonio Nino Diaz 235f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 236f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 237f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 238f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 239f5478dedSAntonio Nino Diaz 2406cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 2416cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 2426cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 2436cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 2446cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 2456cac724dSjohpow01 2462559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 2472559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 248cedfa04bSSathees Balya 249cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 250cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 251cedfa04bSSathees Balya 2522559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 2532559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 2542559b2c8SAntonio Nino Diaz 255f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 256f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 257f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 258f5478dedSAntonio Nino Diaz 259f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 260f5478dedSAntonio Nino Diaz 2619fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 2629fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 2639fc59639SAlexei Fedorov 2649fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 2659fc59639SAlexei Fedorov 266b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 267b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 268b7e398d6SSoby Mathew 269b7e398d6SSoby Mathew #define MTE_UNIMPLEMENTED ULL(0) 270b7e398d6SSoby Mathew #define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */ 271b7e398d6SSoby Mathew #define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */ 272b7e398d6SSoby Mathew 273dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 274dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 275dbcc44a1SAlexei Fedorov 276f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 277f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 278f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 279f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 280f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 281f5478dedSAntonio Nino Diaz 282f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 283f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 284f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 285f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 286f5478dedSAntonio Nino Diaz 2873443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 2883443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 289f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 290f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 291f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 292f5478dedSAntonio Nino Diaz 293f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 294f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 295f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 296f5478dedSAntonio Nino Diaz 297f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 298f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 299f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 300f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 301f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 302f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 303f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 304f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 305f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 306f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 307c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 308f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 309f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 310f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 311f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 312f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 313f5478dedSAntonio Nino Diaz #define SCTLR_UWXN_BIT (ULL(1) << 20) 3145f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 315f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 316f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 317f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 318c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 319c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 3205283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 3219fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 3229fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 3239fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 324f5478dedSAntonio Nino Diaz #define SCTLR_DSSBS_BIT (ULL(1) << 44) 325f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 326f5478dedSAntonio Nino Diaz 327f5478dedSAntonio Nino Diaz /* CPACR_El1 definitions */ 328f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 329*d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 330*d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 331*d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 332f5478dedSAntonio Nino Diaz 333f5478dedSAntonio Nino Diaz /* SCR definitions */ 334f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 3356cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 3366cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 3376cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 338*d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 339*d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 340*d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 341*d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 342*d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 343*d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 344*d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 345*d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 346*d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 347*d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 348*d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 349*d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 350*d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 351*d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 352*d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 353*d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 354*d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 355*d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 356*d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 357f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK U(0x2f8f) 358f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 359f5478dedSAntonio Nino Diaz 360f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 361e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 362e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 363e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 364f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 365ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 366ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 367ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 368f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 369ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 370ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 371ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 372ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 373ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL ULL(0x0) 374f5478dedSAntonio Nino Diaz 375f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 376e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP (U(1) << 26) 377e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD (U(1) << 23) 378e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 379e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD (U(1) << 17) 380f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 381f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 382f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 383f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 384f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 385f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 386f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 387f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 388f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 389f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 390f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 391f5478dedSAntonio Nino Diaz 392f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 393f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 394f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 395f5478dedSAntonio Nino Diaz 396f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 397f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 398f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 399f5478dedSAntonio Nino Diaz 400f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 401f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 402f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 403f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 404f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 405f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 406f5478dedSAntonio Nino Diaz 407f5478dedSAntonio Nino Diaz /* HCR definitions */ 408f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 409f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 41045aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 411f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 412f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 413f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 414f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 415f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 416f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 417f5478dedSAntonio Nino Diaz 418f5478dedSAntonio Nino Diaz /* ISR definitions */ 419f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 420f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 421f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 422f5478dedSAntonio Nino Diaz 423f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 424f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 425f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 426f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 427f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 428f5478dedSAntonio Nino Diaz 429f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 430f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 431f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 432f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 433f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 434f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 435f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 436f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 437f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 438f5478dedSAntonio Nino Diaz 439f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 440f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 441f5478dedSAntonio Nino Diaz #define TAM_BIT (U(1) << 30) 442f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 443f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 444f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 445f5478dedSAntonio Nino Diaz #define CPTR_EL3_RESET_VAL U(0x0) 446f5478dedSAntonio Nino Diaz 447f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 448f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 449f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 450f5478dedSAntonio Nino Diaz #define CPTR_EL2_TAM_BIT (U(1) << 30) 451f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 452f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 453f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 454f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 455f5478dedSAntonio Nino Diaz 456f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 457f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 458f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 459f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 460f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 461f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 462f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 463f5478dedSAntonio Nino Diaz 464f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 465f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 466f5478dedSAntonio Nino Diaz 467f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 468f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 469f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 470f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 471f5478dedSAntonio Nino Diaz 472f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 473f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 474f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 475f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 476f5478dedSAntonio Nino Diaz 477f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 478f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 479f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 480f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 481f5478dedSAntonio Nino Diaz 482b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 483b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 484b4292bc6SAlexei Fedorov 485c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT_AARCH64 BIT_64(12) 486c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT_AARCH32 BIT_64(23) 487c250cc3bSJohn Tsichritzis 488f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 489f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 490f5478dedSAntonio Nino Diaz 491f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 492f5478dedSAntonio Nino Diaz 493f5478dedSAntonio Nino Diaz /* 494f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 495f5478dedSAntonio Nino Diaz */ 496f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 497f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 498f5478dedSAntonio Nino Diaz 499f5478dedSAntonio Nino Diaz /* 500f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 501f5478dedSAntonio Nino Diaz */ 502f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 503f5478dedSAntonio Nino Diaz 504f5478dedSAntonio Nino Diaz /* 505f5478dedSAntonio Nino Diaz * TCR defintions 506f5478dedSAntonio Nino Diaz */ 507f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 508f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 509f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 510f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 511f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 512f5478dedSAntonio Nino Diaz 513f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 514f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 515cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 516f5478dedSAntonio Nino Diaz 5176de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 5186de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 5196de6965bSAntonio Nino Diaz 520f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 521f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 522f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 523f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 524f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 525f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 526f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 527f5478dedSAntonio Nino Diaz 528f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 529f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 530f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 531f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 532f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 533f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 534f5478dedSAntonio Nino Diaz 535f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 536f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 537f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 538f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 539f5478dedSAntonio Nino Diaz 540f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 541f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 542f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 543f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 544f5478dedSAntonio Nino Diaz 545f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 546f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 547f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 548f5478dedSAntonio Nino Diaz 5496de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 5506de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 5516de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 5526de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 5536de6965bSAntonio Nino Diaz 5546de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 5556de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 5566de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 5576de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 5586de6965bSAntonio Nino Diaz 5596de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 5606de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 5616de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 5626de6965bSAntonio Nino Diaz 563f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 564f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 565f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 566f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 567f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 568f5478dedSAntonio Nino Diaz 5696de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 5706de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 5716de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 5726de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 5736de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 5746de6965bSAntonio Nino Diaz 575f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 576f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 577f5478dedSAntonio Nino Diaz 578f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 579f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 580f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 581f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 582f5478dedSAntonio Nino Diaz 583f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 584f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 585f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 586f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 587f5478dedSAntonio Nino Diaz 588f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 589f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 590b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 591f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 592f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 593f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 594f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 595f5478dedSAntonio Nino Diaz 596f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 597f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 598f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 599f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 600f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 601f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 602f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 603f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 604f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 605f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 606f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 607f5478dedSAntonio Nino Diaz 608f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 609f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 610f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 611f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 612f5478dedSAntonio Nino Diaz 613f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 614c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 615f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 616f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 617c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 618c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 619f5478dedSAntonio Nino Diaz 620f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 621c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 622f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 623f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 624f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 625c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 626c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 627f5478dedSAntonio Nino Diaz 628f5478dedSAntonio Nino Diaz /* 629f5478dedSAntonio Nino Diaz * TTBR Definitions 630f5478dedSAntonio Nino Diaz */ 631f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 632f5478dedSAntonio Nino Diaz 633f5478dedSAntonio Nino Diaz /* 634f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 635f5478dedSAntonio Nino Diaz */ 636f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 637f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 638f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 639f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 640f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 641f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 642f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 643f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 644f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 645f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 646f5478dedSAntonio Nino Diaz 647f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 648f5478dedSAntonio Nino Diaz 649f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 650f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 651f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 652f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 653f5478dedSAntonio Nino Diaz 654f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 655f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 656f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 657f5478dedSAntonio Nino Diaz 658dd4f0885SVarun Wadekar /* Physical timer control macros */ 659dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 660dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 661dd4f0885SVarun Wadekar 662f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 663f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 664f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 665f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 6661f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 6671f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 668f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 669f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 670f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 671f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 672f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 673f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 674f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 675f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 676f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 677f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 678f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 679f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 680f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 681f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 682f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 683f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 684f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 685f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 686f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 687f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 688f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 689f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 690f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 691f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 692f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 693f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 6941f461979SJustin Chadwell #define EC_BRK U(0x3c) 695f5478dedSAntonio Nino Diaz 696f5478dedSAntonio Nino Diaz /* 697f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 698f5478dedSAntonio Nino Diaz * syndromes. 699f5478dedSAntonio Nino Diaz */ 700f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 701f5478dedSAntonio Nino Diaz 702f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 703f5478dedSAntonio Nino Diaz 704f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 705f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 706f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 707f5478dedSAntonio Nino Diaz 708f5478dedSAntonio Nino Diaz /******************************************************************************* 709f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 710f5478dedSAntonio Nino Diaz * instructions. 711f5478dedSAntonio Nino Diaz ******************************************************************************/ 712f5478dedSAntonio Nino Diaz 713f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 714f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 715f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 716f5478dedSAntonio Nino Diaz 717f5478dedSAntonio Nino Diaz /******************************************************************************* 718f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 719f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 720f5478dedSAntonio Nino Diaz ******************************************************************************/ 721f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 722f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 723f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 724f5478dedSAntonio Nino Diaz 725f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 726f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 727f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 728f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 729f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 730f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 731f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 732f5478dedSAntonio Nino Diaz 733f5478dedSAntonio Nino Diaz /******************************************************************************* 734f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 735f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 736f5478dedSAntonio Nino Diaz ******************************************************************************/ 737f5478dedSAntonio Nino Diaz /* Physical Count register. */ 738f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 739f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 740f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 741f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 742f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 743f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 744f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 745f5478dedSAntonio Nino Diaz 746f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 747f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 748f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 749f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 750f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 751e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 752f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 753f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 754f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 755f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 756e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 757e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 758e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 759f5478dedSAntonio Nino Diaz 760f5478dedSAntonio Nino Diaz /******************************************************************************* 761f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 762f5478dedSAntonio Nino Diaz ******************************************************************************/ 763f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 764f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 765f5478dedSAntonio Nino Diaz 766f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 767f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 768f5478dedSAntonio Nino Diaz 769f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 770f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 771f5478dedSAntonio Nino Diaz 772f5478dedSAntonio Nino Diaz /******************************************************************************* 773f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 774f5478dedSAntonio Nino Diaz ******************************************************************************/ 775f5478dedSAntonio Nino Diaz /* 776f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 777f5478dedSAntonio Nino Diaz */ 778f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 779f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 780f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 781f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 782f5478dedSAntonio Nino Diaz 783f5478dedSAntonio Nino Diaz /* 784f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 785f5478dedSAntonio Nino Diaz * 786f5478dedSAntonio Nino Diaz * Cache Policy 787f5478dedSAntonio Nino Diaz * WT: Write Through 788f5478dedSAntonio Nino Diaz * WB: Write Back 789f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 790f5478dedSAntonio Nino Diaz * 791f5478dedSAntonio Nino Diaz * Transient Hint 792f5478dedSAntonio Nino Diaz * NTR: Non-Transient 793f5478dedSAntonio Nino Diaz * TR: Transient 794f5478dedSAntonio Nino Diaz * 795f5478dedSAntonio Nino Diaz * Allocation Policy 796f5478dedSAntonio Nino Diaz * RA: Read Allocate 797f5478dedSAntonio Nino Diaz * WA: Write Allocate 798f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 799f5478dedSAntonio Nino Diaz * NA: No Allocation 800f5478dedSAntonio Nino Diaz */ 801f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 802f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 803f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 804f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 805f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 806f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 807f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 808f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 809f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 810f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 811f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 812f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 813f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 814f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 815f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 816f5478dedSAntonio Nino Diaz 817f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 818f5478dedSAntonio Nino Diaz 819f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 820f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 821f5478dedSAntonio Nino Diaz 822f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 823f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 824f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 825f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 826f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 827f5478dedSAntonio Nino Diaz 828f5478dedSAntonio Nino Diaz /******************************************************************************* 829f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 830f5478dedSAntonio Nino Diaz ******************************************************************************/ 831f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 832f5478dedSAntonio Nino Diaz 833f5478dedSAntonio Nino Diaz /******************************************************************************* 834f5478dedSAntonio Nino Diaz * Definitions for system register interface to MPAM 835f5478dedSAntonio Nino Diaz ******************************************************************************/ 836f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 837f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 838f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 839f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 840f5478dedSAntonio Nino Diaz 841f5478dedSAntonio Nino Diaz /******************************************************************************* 842f5478dedSAntonio Nino Diaz * Definitions for system register interface to AMU for ARMv8.4 onwards 843f5478dedSAntonio Nino Diaz ******************************************************************************/ 844f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 845f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 846f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 847f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 848f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 849f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 850f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 851f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 852f5478dedSAntonio Nino Diaz 853f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 854f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 855f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 856f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 857f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 858f5478dedSAntonio Nino Diaz 859f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 860f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 861f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 862f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 863f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 864f5478dedSAntonio Nino Diaz 865f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 866f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 867f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 868f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 869f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 870f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 871f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 872f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 873f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 874f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 875f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 876f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 877f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 878f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 879f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 880f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 881f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 882f5478dedSAntonio Nino Diaz 883f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 884f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 885f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 886f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 887f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 888f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 889f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 890f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 891f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 892f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 893f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 894f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 895f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 896f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 897f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 898f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 899f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 900f5478dedSAntonio Nino Diaz 901f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 902f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 903f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 904f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 905f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 906f3ccf036SAlexei Fedorov 907f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 908f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 909f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 910f5478dedSAntonio Nino Diaz 911f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 912f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 913537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 914537fa859SLouis Mayencourt 915537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 916537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 917f5478dedSAntonio Nino Diaz 918f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 919f5478dedSAntonio Nino Diaz 920f5478dedSAntonio Nino Diaz /******************************************************************************* 921f5478dedSAntonio Nino Diaz * RAS system registers 922f5478dedSAntonio Nino Diaz ******************************************************************************/ 923f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 924f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 925f5478dedSAntonio Nino Diaz 926f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 927f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 928f5478dedSAntonio Nino Diaz 929f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 930f5478dedSAntonio Nino Diaz 931f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 932f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 933f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 934f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 935f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 936f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 937f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 938f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 939f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 940f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 941f5478dedSAntonio Nino Diaz 942f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT (U(1) << 0) 943f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 944f5478dedSAntonio Nino Diaz 945f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 946f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 947f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 948f5478dedSAntonio Nino Diaz 949f5478dedSAntonio Nino Diaz /******************************************************************************* 950f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 951f5478dedSAntonio Nino Diaz ******************************************************************************/ 9525283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 9535283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 9545283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 9555283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 9565283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 9575283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 9585283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 9595283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 960f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 9615283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 962f5478dedSAntonio Nino Diaz 963f5478dedSAntonio Nino Diaz /******************************************************************************* 964f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 965f5478dedSAntonio Nino Diaz ******************************************************************************/ 966f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 967f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 968f5478dedSAntonio Nino Diaz 9698074448fSJohn Tsichritzis /******************************************************************************* 9708074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 9718074448fSJohn Tsichritzis ******************************************************************************/ 9728074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 9738074448fSJohn Tsichritzis 9749dd94382SJustin Chadwell /******************************************************************************* 9759dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 9769dd94382SJustin Chadwell ******************************************************************************/ 9779dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 9789dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 9799dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 9809dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 9819dd94382SJustin Chadwell 9829cf7f355SMadhukar Pappireddy /******************************************************************************* 9839cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 9849cf7f355SMadhukar Pappireddy ******************************************************************************/ 9859cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 9869cf7f355SMadhukar Pappireddy 9879cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 9889cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 9899cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 9909cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 9919cf7f355SMadhukar Pappireddy 992f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 993