1f5478dedSAntonio Nino Diaz /* 258fadd62SIgor Podgainõi * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 9482b228baSBoyan Karatotev * Encodings for GICv5 EL3 system registers 9582b228baSBoyan Karatotev ******************************************************************************/ 9682b228baSBoyan Karatotev #define ICC_PPI_DOMAINR0_EL3 S3_6_C12_C8_4 9782b228baSBoyan Karatotev #define ICC_PPI_DOMAINR1_EL3 S3_6_C12_C8_5 9882b228baSBoyan Karatotev #define ICC_PPI_DOMAINR2_EL3 S3_6_C12_C8_6 9982b228baSBoyan Karatotev #define ICC_PPI_DOMAINR3_EL3 S3_6_C12_C8_7 10082b228baSBoyan Karatotev 10182b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_FIELD_MASK ULL(0x3) 10282b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_COUNT (32) 10382b228baSBoyan Karatotev 10482b228baSBoyan Karatotev /******************************************************************************* 105f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 106f5478dedSAntonio Nino Diaz ******************************************************************************/ 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 108f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 109dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 110f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 111f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 112f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 113f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 114f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 115f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 116f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 117f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 118f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 119f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 120f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 121f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 122f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 123f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 124f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 125f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 126f5478dedSAntonio Nino Diaz 127f5478dedSAntonio Nino Diaz /******************************************************************************* 12828f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 12928f39f02SMax Shvetsov ******************************************************************************/ 13028f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 13133e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 13233e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 13333e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 13433e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 13528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 13628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 13733e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 13833e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 13928f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 14028f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 14128f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 14228f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 14328f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 144e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 145e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 146e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 147e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 148e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 149e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 150e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 151e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 15228f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 153d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1542825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1552825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 156ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 157ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 15828f39f02SMax Shvetsov 15928f39f02SMax Shvetsov /******************************************************************************* 160f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 163e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 164f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 165f5478dedSAntonio Nino Diaz 166f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 167f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 168f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 169f5478dedSAntonio Nino Diaz 170f5478dedSAntonio Nino Diaz /******************************************************************************* 171f5478dedSAntonio Nino Diaz * System register bit definitions 172f5478dedSAntonio Nino Diaz ******************************************************************************/ 173f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 174f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 175f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 176ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 177f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 178f5478dedSAntonio Nino Diaz 179f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 180f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 181f5478dedSAntonio Nino Diaz 182f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 183f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 184f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 185bd393704SAmbroise Vincent #if ERRATA_A53_827319 186bd393704SAmbroise Vincent #define DCCSW DCCISW 187bd393704SAmbroise Vincent #else 188f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 189bd393704SAmbroise Vincent #endif 190f5478dedSAntonio Nino Diaz 191a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 192a8d5d3d5SAndre Przywara 193f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 195f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 196f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 197f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1986a0da736SJayanth Dodderi Chidanand 199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 2016a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 202873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 2036a0da736SJayanth Dodderi Chidanand 204f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 2056a0da736SJayanth Dodderi Chidanand 206e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 207e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 208e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 2096a0da736SJayanth Dodderi Chidanand 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2120c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2139e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2146a0da736SJayanth Dodderi Chidanand 2150376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 216db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2176a0da736SJayanth Dodderi Chidanand 218f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 219f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2206a0da736SJayanth Dodderi Chidanand 221f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 222f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 223f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2249e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2256a0da736SJayanth Dodderi Chidanand 226f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 227f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 228f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2299e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2309e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2316a0da736SJayanth Dodderi Chidanand 23281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 23381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 23481c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2359e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 236f5478dedSAntonio Nino Diaz 2376a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2386a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2396a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2406a0da736SJayanth Dodderi Chidanand 241e290a8fcSAlexei Fedorov /* Exception level handling */ 242f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 243f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 244f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 245f5478dedSAntonio Nino Diaz 24683271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 24783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 24883271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 24983271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 25083271d5aSArvind Ram Prakash 2512031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2522031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2532031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2542031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2559e51f15eSSona Mathew 2565de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2575de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2585de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2599e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2609e51f15eSSona Mathew 261c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 262c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 263c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 264c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 265ba9e6a34SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P9 U(9) 266c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2672031d616SManish V Badarkhe 26830f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 26930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 27030f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 27130f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 27230f05b4fSManish Pandey 273e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 274e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 275e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2769e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 2779e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 278f5478dedSAntonio Nino Diaz 279813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 280813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 281813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 2829e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 283813524eaSManish V Badarkhe 2840063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2850063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2860063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2879e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 2889e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 2890063dd17SJavier Almansa Sobrino 290744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 291744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 292744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 2939e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 294744ad974Sjohpow01 29530f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 29630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 29730f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 29830f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 29930f05b4fSManish Pandey 3007c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 3017c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 3027c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 3037c802c71STomas Pilar 304f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 3055283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 3066a0da736SJayanth Dodderi Chidanand 30719d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_SHIFT U(60) 30819d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 30919d52a83SAndre Przywara #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 31019d52a83SAndre Przywara #define LS64_V_IMPLEMENTED ULL(0x2) 31119d52a83SAndre Przywara #define LS64_IMPLEMENTED ULL(0x1) 31219d52a83SAndre Przywara #define LS64_NOT_IMPLEMENTED ULL(0x0) 31319d52a83SAndre Przywara 31419d52a83SAndre Przywara #define ID_AA64ISAR1_SB_SHIFT U(36) 31519d52a83SAndre Przywara #define ID_AA64ISAR1_SB_MASK ULL(0xf) 31619d52a83SAndre Przywara #define SB_IMPLEMENTED ULL(0x1) 31719d52a83SAndre Przywara #define SB_NOT_IMPLEMENTED ULL(0x0) 31819d52a83SAndre Przywara 319f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 3205283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 321f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 3225283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3236a0da736SJayanth Dodderi Chidanand 324f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3255283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 326f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3275283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 328f5478dedSAntonio Nino Diaz 3299ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3309ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3316b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 3326b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 3336b8df7b9SArvind Ram Prakash 3346b8df7b9SArvind Ram Prakash #define MOPS_IMPLEMENTED ULL(0x1) 3359ff5f754SJuan Pablo Conde 3369ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3379ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3389ff5f754SJuan Pablo Conde 3399ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3409ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3419ff5f754SJuan Pablo Conde 34258fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 34358fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 34458fadd62SIgor Podgainõi 3452559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3462559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3472559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3482559b2c8SAntonio Nino Diaz 349f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 350f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 351f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 352f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 353f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 354f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 355f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 35630655136SGovindraj Raja #define PARANGE_0111 U(56) 357f5478dedSAntonio Nino Diaz 35829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 35929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 36029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 3619e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 36229d0ee54SJimmy Brisson 363110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 364110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 36533e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 3669e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 3679e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 368110ee433SJimmy Brisson 369f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 370f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 371f5478dedSAntonio Nino Diaz 372f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 373f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 374f5478dedSAntonio Nino Diaz 375f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 376f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 3779e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 378f5478dedSAntonio Nino Diaz 3796cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3806cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3816cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3829e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 3836cac724dSjohpow01 384a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 385a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 3869e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 3879e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 3889e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 389a83103c8SAlexei Fedorov 39037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 39137596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 39237596fcbSDaniel Boulby 393cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 394cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 3959e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 396cb4ec47bSjohpow01 3972559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3982559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 399cedfa04bSSathees Balya 400cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 401cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 402cedfa04bSSathees Balya 403d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 404d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 405d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 406d0ec1cc4Sjohpow01 40730f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 40830f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 40930f05b4fSManish Pandey 4102559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 4112559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 4122559b2c8SAntonio Nino Diaz 4136a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 4146a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 4159e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 4166a0da736SJayanth Dodderi Chidanand 417d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 418d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 419d3331603SMark Brown 42030655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 42130655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 42230655136SGovindraj Raja #define D128_IMPLEMENTED ULL(0x1) 42330655136SGovindraj Raja 4247e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 4257e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 4267e84f3cfSTushar Khandelwal 427062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 428062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 429062b6c6bSMark Brown 430062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 431062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 432062b6c6bSMark Brown 433062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 434062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 435062b6c6bSMark Brown 436062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 437062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 438062b6c6bSMark Brown 4394ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 4404ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 4414ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED ULL(1) 4424ec4e545SJayanth Dodderi Chidanand 443d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 444d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 445d3331603SMark Brown 446f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 447f5478dedSAntonio Nino Diaz 4489fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4499fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4509fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4519fc59639SAlexei Fedorov 45230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 45330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 4549e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 45530f05b4fSManish Pandey 456b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 457b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 458b7e398d6SSoby Mathew 459ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 460ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 461ff86e0b4SJuan Pablo Conde 46230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 46330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 46430f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 46530f05b4fSManish Pandey 46630f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 46730f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 46830f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 46930f05b4fSManish Pandey 4706d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 4716d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 4726d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED ULL(1) 4736d0433f0SJayanth Dodderi Chidanand 4749e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED ULL(0x1) 475ff86e0b4SJuan Pablo Conde 4764d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 47758fadd62SIgor Podgainõi #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 47858fadd62SIgor Podgainõi 4794d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 4804d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 4814d0b6632SMaksims Svecovs 4824d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 4834d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 4844d0b6632SMaksims Svecovs 4854d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 4864d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 4874d0b6632SMaksims Svecovs 488a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 489a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 490a57e18e4SArvind Ram Prakash 491a57e18e4SArvind Ram Prakash #define FPMR_IMPLEMENTED ULL(0x1) 492a57e18e4SArvind Ram Prakash 4936503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 4946503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 4956503ff29SAndre Przywara 4960563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 4970563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 4980563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 4990563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 5000563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 5010563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 5020563ab08SAlexei Fedorov /* 5030563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 5040563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 5050563ab08SAlexei Fedorov */ 5060563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 507b7e398d6SSoby Mathew 508dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 509dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 510dbcc44a1SAlexei Fedorov 511dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 512dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 5130bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 5149e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 5159e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 5169e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 517dc78e62dSjohpow01 5188cef63d6SBoyan Karatotev /* ID_AA64PFR2_EL1 definitions */ 5198cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 5208cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_SHIFT 12 5218cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_MASK ULL(0xf) 5228cef63d6SBoyan Karatotev 523f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 524f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 525f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 526f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 527f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 528f5478dedSAntonio Nino Diaz 529f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 530f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 531f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 532f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 533f5478dedSAntonio Nino Diaz 5343443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 5353443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 536a83103c8SAlexei Fedorov 537f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 538f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 539f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 540f5478dedSAntonio Nino Diaz 541f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 542f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 543f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 544f5478dedSAntonio Nino Diaz 545f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 546f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 547f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 548f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 549f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 550f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 551a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 552f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 553f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 554f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 555a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 556a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 557f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 558c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 559f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 560f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 561f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 562f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 563f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 564a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5655f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 566a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 567a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 568f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 569f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 570f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 571c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 572a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 573a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 574c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5755283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5769fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 5779fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 5789fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 579a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 580a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 581a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 582dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 58330f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 584a83103c8SAlexei Fedorov 585a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 586a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 587a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 588a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 589a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 590a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 591a83103c8SAlexei Fedorov /* 592a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 593a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 594a83103c8SAlexei Fedorov */ 595a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 596a83103c8SAlexei Fedorov 597a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 598a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 599a83103c8SAlexei Fedorov 600a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 601a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 602a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 603a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 604a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 605a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 606a83103c8SAlexei Fedorov /* 607a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 608a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 609a83103c8SAlexei Fedorov */ 610a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 611a83103c8SAlexei Fedorov 612a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 613a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 61437596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 61537596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 616a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 617a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 618a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 619a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 620a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 621a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 622a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 623f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 624f5478dedSAntonio Nino Diaz 625025b1b81SJohn Powell #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 626025b1b81SJohn Powell 627025b1b81SJohn Powell /* SCTLR2 currently has no RES1 fields so reset to 0 */ 628025b1b81SJohn Powell #define SCTLR2_RESET_VAL ULL(0) 629025b1b81SJohn Powell 630a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 631f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 632d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 633d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 634d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 63503d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 63603d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 637f5478dedSAntonio Nino Diaz 638f5478dedSAntonio Nino Diaz /* SCR definitions */ 63913b62814SBoyan Karatotev #if ENABLE_FEAT_GCIE 64013b62814SBoyan Karatotev #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT) 64113b62814SBoyan Karatotev #else 642f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 64313b62814SBoyan Karatotev #endif 64481c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 64533e6aaacSArvind Ram Prakash #define SCR_FGTEN2_BIT (UL(1) << 59) 64681c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 647a57e18e4SArvind Ram Prakash #define SCR_EnFPM_BIT (ULL(1) << 50) 6487e84f3cfSTushar Khandelwal #define SCR_MECEn_BIT (UL(1) << 49) 64981c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 65030655136SGovindraj Raja #define SCR_D128En_BIT (UL(1) << 47) 6516cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 6526cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 653062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 6544ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT (UL(1) << 44) 655d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 6566d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT (UL(1) << 42) 65719d52a83SAndre Przywara #define SCR_ENTP2_SHIFT U(41) 65819d52a83SAndre Przywara #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 659ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 660688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 661cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 66219d52a83SAndre Przywara #define SCR_ADEn_BIT (UL(1) << 37) 66319d52a83SAndre Przywara #define SCR_EnAS0_BIT (UL(1) << 36) 664a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 665a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6666cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 667d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 668d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 669d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 67077c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 671d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 672d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 673d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 674d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 675d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 676d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 677d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 678d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 679d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 680d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 681d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 682d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 683d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 684d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 685d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 686d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 687dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 688f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 689f5478dedSAntonio Nino Diaz 690f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 69183271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 6924fd9814fSJames Clark #define MDCR_EnPMS3_BIT (ULL(1) << 42) 693fc7dca72SBoyan Karatotev #define MDCR_E3BREC_BIT (ULL(1) << 38) 694fc7dca72SBoyan Karatotev #define MDCR_E3BREW_BIT (ULL(1) << 37) 69512f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 69612f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 69712f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 698744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 699fc7dca72SBoyan Karatotev #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 700fc7dca72SBoyan Karatotev #define MDCR_SBRBE_ALL ULL(0x3) 701fc7dca72SBoyan Karatotev #define MDCR_SBRBE_NS ULL(0x1) 70240ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 70340ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 704fc7dca72SBoyan Karatotev #define MDCR_NSTB_EL3 ULL(0x2) 705ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 7060063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 70712f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 708e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 70912f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 71012f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 71112f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 71212f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 713e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 714e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 715f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 716ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 717ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 718ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 719f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 720ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 721fc7dca72SBoyan Karatotev #define MDCR_NSPB_EL3 ULL(0x2) 72299506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 723ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 724ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 725ba9e6a34SAndre Przywara #define MDCR_EnPM2_BIT (ULL(1) << 7) 726ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 727c1b0a97bSBoyan Karatotev #define MDCR_RLTE_BIT (ULL(1) << 0) 72833815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 729f5478dedSAntonio Nino Diaz 730f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 7310063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 732c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT (U(1) << 26) 73340ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 73440ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 735c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT (U(1) << 23) 736e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 737c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT (U(1) << 17) 738f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 739f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 740f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 741f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 742f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 743f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 744f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 745f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 746f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 747f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 748c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK U(0x1f) 749f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 750f5478dedSAntonio Nino Diaz 751f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 752f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 753f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 754f5478dedSAntonio Nino Diaz 755f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 756f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 757f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 758f5478dedSAntonio Nino Diaz 759f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 760f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 761f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 762f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 763f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 764f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 765f5478dedSAntonio Nino Diaz 766f5478dedSAntonio Nino Diaz /* HCR definitions */ 7675fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 76833b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 76933b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 7705fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 771f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 772f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 77345aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7745fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 775f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 776f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 777f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 7785fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 7795fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 780f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 781f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 782f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 783f5478dedSAntonio Nino Diaz 784f5478dedSAntonio Nino Diaz /* ISR definitions */ 785f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 786f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 787f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 788f5478dedSAntonio Nino Diaz 789f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 790f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 791f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 792f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 793f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 794f5478dedSAntonio Nino Diaz 795f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 796f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 797f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 798f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 799f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 800f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 801f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 802f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 803f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 804f5478dedSAntonio Nino Diaz 805f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 806f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 80733b9be6dSChris Kay #define TAM_SHIFT U(30) 80833b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 809f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 810dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 811f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 812f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 813dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 814dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 815f5478dedSAntonio Nino Diaz 816f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 817f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 818f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 81933b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 82033b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 821dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 822dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 823f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 824dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 825f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 826f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 827f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 828f5478dedSAntonio Nino Diaz 82928bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 83028bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 83128bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 83228bbbf3bSManish Pandey 833f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 834f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 835f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 836f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 837f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 83830f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 83930f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 84030f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 84130f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 842f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 843f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 844f5478dedSAntonio Nino Diaz 845f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 846f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 847f5478dedSAntonio Nino Diaz 848f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 849f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 850f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 851f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 852f5478dedSAntonio Nino Diaz 853f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 854f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 855f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 856f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 857f5478dedSAntonio Nino Diaz 858f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 859f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 860f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 861f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 86230f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 86377c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 864f5478dedSAntonio Nino Diaz 865b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 866b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 867b4292bc6SAlexei Fedorov 86830f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 86930f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 87037596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 87137596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 87237596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 87337596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 87430f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 87530f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 87630f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 87737596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 87830f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 87937596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 88037596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 88130f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 88230f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 88330f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 88430f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 885025b1b81SJohn Powell #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 886c250cc3bSJohn Tsichritzis 887f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 888f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 889f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 890f5478dedSAntonio Nino Diaz 891f5478dedSAntonio Nino Diaz /* 892f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 893f5478dedSAntonio Nino Diaz */ 894f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 895f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 896f5478dedSAntonio Nino Diaz 897f5478dedSAntonio Nino Diaz /* 898f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 899f5478dedSAntonio Nino Diaz */ 900f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 901f5478dedSAntonio Nino Diaz 902f5478dedSAntonio Nino Diaz /* 9031b491eeaSElyes Haouas * TCR definitions 904f5478dedSAntonio Nino Diaz */ 905f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 906f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 907f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 908f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 909f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 910f5478dedSAntonio Nino Diaz 911f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 912f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 913cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 914f5478dedSAntonio Nino Diaz 9156de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 9166de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 9176de6965bSAntonio Nino Diaz 918f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 919f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 920f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 921f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 922f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 923f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 924f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 925f5478dedSAntonio Nino Diaz 926f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 927f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 928f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 929f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 930f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 931f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 932f5478dedSAntonio Nino Diaz 933f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 934f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 935f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 936f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 937f5478dedSAntonio Nino Diaz 938f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 939f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 940f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 941f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 942f5478dedSAntonio Nino Diaz 943f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 944f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 945f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 946f5478dedSAntonio Nino Diaz 9476de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 9486de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 9496de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 9506de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 9516de6965bSAntonio Nino Diaz 9526de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 9536de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 9546de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 9556de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 9566de6965bSAntonio Nino Diaz 9576de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 9586de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 9596de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 9606de6965bSAntonio Nino Diaz 961f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 962f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 963f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 964f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 965f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 966f5478dedSAntonio Nino Diaz 9676de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 9686de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 9696de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 9706de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 9716de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 9726de6965bSAntonio Nino Diaz 973f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 974f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 975f5478dedSAntonio Nino Diaz 976f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 977f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 978f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 979f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 980f5478dedSAntonio Nino Diaz 981f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 982f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 983f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 984f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 985f5478dedSAntonio Nino Diaz 986f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 987f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 988b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 989f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 990f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 991f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 992f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 993f5478dedSAntonio Nino Diaz 994f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 995f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 996f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 997f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 998f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 999f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 1000f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 1001f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 1002f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 1003f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 1004f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 1005f5478dedSAntonio Nino Diaz 1006f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 1007f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 1008f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 1009f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 1010f5478dedSAntonio Nino Diaz 1011f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 1012c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 1013f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 1014f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 1015c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 1016c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 1017f5478dedSAntonio Nino Diaz 1018f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 1019c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 1020f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 1021f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1022f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1023c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1024c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 1025f5478dedSAntonio Nino Diaz 1026f5478dedSAntonio Nino Diaz /* 1027f5478dedSAntonio Nino Diaz * TTBR Definitions 1028f5478dedSAntonio Nino Diaz */ 1029f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 1030f5478dedSAntonio Nino Diaz 1031f5478dedSAntonio Nino Diaz /* 1032f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 1033f5478dedSAntonio Nino Diaz */ 1034f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 1035f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 1036f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 1037f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 1038f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 1039f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 1040f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 1041f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 1042f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 1043f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 1044f5478dedSAntonio Nino Diaz 1045f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1046f5478dedSAntonio Nino Diaz 1047f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 1048f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 1049f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 1050f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 1051f5478dedSAntonio Nino Diaz 1052f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 1053f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 1054f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 1055f5478dedSAntonio Nino Diaz 1056dd4f0885SVarun Wadekar /* Physical timer control macros */ 1057dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1058dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1059dd4f0885SVarun Wadekar 1060f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 1061f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 1062f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 1063f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 10641f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 10651f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 106630f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 1067f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 1068f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 1069f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1070f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1071f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1072f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 1073f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1074f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1075f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1076f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1077f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1078f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1079f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1080f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1081f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1082f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1083f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 10846d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1085f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1086f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1087f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1088f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1089f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1090f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1091f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1092f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1093f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 10941f461979SJustin Chadwell #define EC_BRK U(0x3c) 1095f5478dedSAntonio Nino Diaz 1096f5478dedSAntonio Nino Diaz /* 1097f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1098f5478dedSAntonio Nino Diaz * syndromes. 1099f5478dedSAntonio Nino Diaz */ 1100f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1101f5478dedSAntonio Nino Diaz 1102f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1103f5478dedSAntonio Nino Diaz 1104f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1105f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1106f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1107f5478dedSAntonio Nino Diaz 1108f5478dedSAntonio Nino Diaz /******************************************************************************* 1109f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1110f5478dedSAntonio Nino Diaz * instructions. 1111f5478dedSAntonio Nino Diaz ******************************************************************************/ 1112f5478dedSAntonio Nino Diaz 1113f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1114f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1115f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1116f5478dedSAntonio Nino Diaz 1117f5478dedSAntonio Nino Diaz /******************************************************************************* 1118f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1119f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1120f5478dedSAntonio Nino Diaz ******************************************************************************/ 1121f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1122f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1123f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1124f5478dedSAntonio Nino Diaz 1125f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1126f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1127f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1128f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1129f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1130f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1131f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1132f5478dedSAntonio Nino Diaz 1133f5478dedSAntonio Nino Diaz /******************************************************************************* 1134f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1135f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1136f5478dedSAntonio Nino Diaz ******************************************************************************/ 1137f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1138f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1139f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1140f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1141f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1142f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1143f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1144f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1145f5478dedSAntonio Nino Diaz 1146f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1147f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1148f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1149f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1150f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1151e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1152f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1153f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1154f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1155f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1156e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1157e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1158e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1159f5478dedSAntonio Nino Diaz 1160f5478dedSAntonio Nino Diaz /******************************************************************************* 1161f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1162f5478dedSAntonio Nino Diaz ******************************************************************************/ 1163f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1164f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1165f5478dedSAntonio Nino Diaz 1166f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1167f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1168f5478dedSAntonio Nino Diaz 1169f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1170f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1171f5478dedSAntonio Nino Diaz 1172f5478dedSAntonio Nino Diaz /******************************************************************************* 1173dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1174dc78e62dSjohpow01 ******************************************************************************/ 1175dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1176dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 117745c7328cSBoyan Karatotev #define SVCR S3_3_C4_C2_2 1178dc78e62dSjohpow01 1179dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 118045007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 118145007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 11829e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 118303d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 118403d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 11859e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 11869e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1187dc78e62dSjohpow01 1188dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1189dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 119003d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1191dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 119203d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1193dc78e62dSjohpow01 1194dc78e62dSjohpow01 /******************************************************************************* 1195f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1196f5478dedSAntonio Nino Diaz ******************************************************************************/ 1197f5478dedSAntonio Nino Diaz /* 1198f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1199f5478dedSAntonio Nino Diaz */ 1200f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1201f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1202f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1203f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1204f5478dedSAntonio Nino Diaz 1205f5478dedSAntonio Nino Diaz /* 1206f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1207f5478dedSAntonio Nino Diaz * 1208f5478dedSAntonio Nino Diaz * Cache Policy 1209f5478dedSAntonio Nino Diaz * WT: Write Through 1210f5478dedSAntonio Nino Diaz * WB: Write Back 1211f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1212f5478dedSAntonio Nino Diaz * 1213f5478dedSAntonio Nino Diaz * Transient Hint 1214f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1215f5478dedSAntonio Nino Diaz * TR: Transient 1216f5478dedSAntonio Nino Diaz * 1217f5478dedSAntonio Nino Diaz * Allocation Policy 1218f5478dedSAntonio Nino Diaz * RA: Read Allocate 1219f5478dedSAntonio Nino Diaz * WA: Write Allocate 1220f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1221f5478dedSAntonio Nino Diaz * NA: No Allocation 1222f5478dedSAntonio Nino Diaz */ 1223f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1224f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1225f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1226f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1227f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1228f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1229f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1230f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1231f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1232f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1233f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1234f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1235f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1236f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1237f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1238f5478dedSAntonio Nino Diaz 1239f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1240f5478dedSAntonio Nino Diaz 1241f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1242f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1243f5478dedSAntonio Nino Diaz 1244f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1245f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1246f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 124730655136SGovindraj Raja 124830655136SGovindraj Raja #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 124930655136SGovindraj Raja #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1250f5478dedSAntonio Nino Diaz 1251f5478dedSAntonio Nino Diaz /******************************************************************************* 1252f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1253f5478dedSAntonio Nino Diaz ******************************************************************************/ 1254f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1255f5478dedSAntonio Nino Diaz 1256f5478dedSAntonio Nino Diaz /******************************************************************************* 1257ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1258f5478dedSAntonio Nino Diaz ******************************************************************************/ 1259f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1260f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1261f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1262f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1263f5478dedSAntonio Nino Diaz 12649448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 12659448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1266f5478dedSAntonio Nino Diaz /******************************************************************************* 1267873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1268f5478dedSAntonio Nino Diaz ******************************************************************************/ 1269f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1270f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1271f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1272f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1273f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1274f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1275f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1276f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1277f5478dedSAntonio Nino Diaz 1278f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1279f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1280f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1281f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1282f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1283f5478dedSAntonio Nino Diaz 1284f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1285f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1286f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1287f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1288f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1289f5478dedSAntonio Nino Diaz 1290f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1291f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1292f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1293f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1294f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1295f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1296f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1297f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1298f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1299f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1300f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1301f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1302f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1303f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1304f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1305f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1306f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1307f5478dedSAntonio Nino Diaz 1308f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1309f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1310f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1311f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1312f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1313f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1314f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1315f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1316f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1317f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1318f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1319f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1320f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1321f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1322f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1323f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1324f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1325f5478dedSAntonio Nino Diaz 132633b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 132733b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 132833b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 132933b9be6dSChris Kay 133033b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 133133b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 133233b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 133333b9be6dSChris Kay 133433b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 133533b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 133633b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 133733b9be6dSChris Kay 133833b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 133933b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 134033b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 134133b9be6dSChris Kay 1342f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1343f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1344f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1345f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1346f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1347f3ccf036SAlexei Fedorov 1348f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 134981e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 135081e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1351f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1352f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1353f5478dedSAntonio Nino Diaz 1354f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1355f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1356edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1357537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1358edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1359537fa859SLouis Mayencourt 1360537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1361537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1362f5478dedSAntonio Nino Diaz 1363f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1364f5478dedSAntonio Nino Diaz 1365f5478dedSAntonio Nino Diaz /******************************************************************************* 1366873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1367873d4241Sjohpow01 ******************************************************************************/ 1368873d4241Sjohpow01 1369873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1370873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1371873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1372873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1373873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1374873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1375873d4241Sjohpow01 1376873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 137733b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 137833b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1379873d4241Sjohpow01 1380873d4241Sjohpow01 /* 1381873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1382873d4241Sjohpow01 * event counters. 1383873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1384873d4241Sjohpow01 */ 1385873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1386873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1387873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1388873d4241Sjohpow01 1389873d4241Sjohpow01 /* 1390873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1391873d4241Sjohpow01 * counters. 1392873d4241Sjohpow01 */ 1393873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1394873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1395873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1396873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1397873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1398873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1399873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1400873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1401873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1402873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1403873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1404873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1405873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1406873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1407873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1408873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1409873d4241Sjohpow01 1410873d4241Sjohpow01 /******************************************************************************* 141181c272b3SZelalem Aweke * Realm management extension register definitions 141281c272b3SZelalem Aweke ******************************************************************************/ 141381c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 141481c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 141581c272b3SZelalem Aweke 141678f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1417d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1418d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 141978f56ee7SAndre Przywara 142081c272b3SZelalem Aweke /******************************************************************************* 1421f5478dedSAntonio Nino Diaz * RAS system registers 1422f5478dedSAntonio Nino Diaz ******************************************************************************/ 1423f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1424f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1425f5478dedSAntonio Nino Diaz 1426f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1427f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1428f5478dedSAntonio Nino Diaz 1429f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1430f5478dedSAntonio Nino Diaz 1431f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1432f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1433f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1434f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1435f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1436f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1437f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1438f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1439f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1440f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1441f5478dedSAntonio Nino Diaz 1442af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1443af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1444f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1445f5478dedSAntonio Nino Diaz 1446f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1447f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1448f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1449f5478dedSAntonio Nino Diaz 1450f5478dedSAntonio Nino Diaz /******************************************************************************* 1451f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1452f5478dedSAntonio Nino Diaz ******************************************************************************/ 14535283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 14545283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 14555283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 14565283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 14575283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 14585283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 14595283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 14605283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1461f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 14625283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1463f5478dedSAntonio Nino Diaz 1464f5478dedSAntonio Nino Diaz /******************************************************************************* 1465f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1466f5478dedSAntonio Nino Diaz ******************************************************************************/ 1467f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1468f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1469f5478dedSAntonio Nino Diaz 14708074448fSJohn Tsichritzis /******************************************************************************* 14718074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 14728074448fSJohn Tsichritzis ******************************************************************************/ 14738074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 14748074448fSJohn Tsichritzis 14759dd94382SJustin Chadwell /******************************************************************************* 14769dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 14779dd94382SJustin Chadwell ******************************************************************************/ 14789dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 14799dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 14809dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 14819dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 14829dd94382SJustin Chadwell 148333c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 148433c665aeSHarrison Mutai 14859cf7f355SMadhukar Pappireddy /******************************************************************************* 14861ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 14871ae75529SAndre Przywara ******************************************************************************/ 14881ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 14891ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 14901ae75529SAndre Przywara 14911ae75529SAndre Przywara /******************************************************************************* 1492cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1493cb4ec47bSjohpow01 ******************************************************************************/ 1494cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1495ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1496ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1497ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1498ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1499ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1500ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1501ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1502cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1503cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1504cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1505cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1506cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1507ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1508cb4ec47bSjohpow01 1509cb4ec47bSjohpow01 /******************************************************************************* 15104a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 15114a530b4cSJuan Pablo Conde ******************************************************************************/ 15124a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 15134a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 15144a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 15154a530b4cSJuan Pablo Conde 15164a530b4cSJuan Pablo Conde /******************************************************************************* 1517ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1518d3331603SMark Brown ******************************************************************************/ 1519ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1520d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1521d3331603SMark Brown 1522d3331603SMark Brown /******************************************************************************* 1523ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1524062b6c6bSMark Brown ******************************************************************************/ 1525062b6c6bSMark Brown 1526ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1527062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1528ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1529062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1530ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1531062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1532062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1533ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1534062b6c6bSMark Brown 1535062b6c6bSMark Brown /******************************************************************************* 1536688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1537688ab57bSMark Brown ******************************************************************************/ 1538688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1539688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 154030f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1541d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1542d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1543d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 154430f05b4fSManish Pandey 154530f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1546688ab57bSMark Brown 1547688ab57bSMark Brown /******************************************************************************* 1548d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1549d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1550d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1551d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1552d6c76e6cSMadhukar Pappireddy 1553d6c76e6cSMadhukar Pappireddy /******************************************************************************* 15546d0433f0SJayanth Dodderi Chidanand * FEAT_THE - Translation Hardening Extension Registers 15556d0433f0SJayanth Dodderi Chidanand ******************************************************************************/ 15566d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1 S3_0_C13_C0_6 15576d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1 S3_0_C13_C0_3 15586d0433f0SJayanth Dodderi Chidanand 15596d0433f0SJayanth Dodderi Chidanand /******************************************************************************* 15604ec4e545SJayanth Dodderi Chidanand * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 15614ec4e545SJayanth Dodderi Chidanand ******************************************************************************/ 1562025b1b81SJohn Powell #define SCTLR2_EL3 S3_6_C1_C0_3 15634ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2 S3_4_C1_C0_3 15644ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1 S3_0_C1_C0_3 15654ec4e545SJayanth Dodderi Chidanand 15664ec4e545SJayanth Dodderi Chidanand /******************************************************************************* 156741ae0473SSona Mathew * FEAT_BRBE - Branch Record Buffer Extension Registers 156841ae0473SSona Mathew ******************************************************************************/ 156941ae0473SSona Mathew #define BRBCR_EL2 S2_4_C9_C0_0 157041ae0473SSona Mathew 157141ae0473SSona Mathew /******************************************************************************* 157219d52a83SAndre Przywara * FEAT_LS64_ACCDATA - LoadStore64B with status data 157319d52a83SAndre Przywara ******************************************************************************/ 157419d52a83SAndre Przywara #define ACCDATA_EL1 S3_0_C13_C0_5 157519d52a83SAndre Przywara 157619d52a83SAndre Przywara /******************************************************************************* 15779cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 15789cf7f355SMadhukar Pappireddy ******************************************************************************/ 1579*d52ff2b3SArvind Ram Prakash #define CLUSTERPWRDN_EL1 S3_0_C15_C3_6 15809cf7f355SMadhukar Pappireddy 1581a57e18e4SArvind Ram Prakash /******************************************************************************* 1582a57e18e4SArvind Ram Prakash * FEAT_FPMR - Floating point Mode Register 1583a57e18e4SArvind Ram Prakash ******************************************************************************/ 1584a57e18e4SArvind Ram Prakash #define FPMR S3_3_C4_C4_2 1585a57e18e4SArvind Ram Prakash 15869cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 15879cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 15889cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 15899cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1590278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 15919cf7f355SMadhukar Pappireddy 159268120783SChris Kay /******************************************************************************* 159368120783SChris Kay * Definitions for CPU Power/Performance Management registers 159468120783SChris Kay ******************************************************************************/ 159568120783SChris Kay 159668120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 15972590e819SBoyan Karatotev #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 159868120783SChris Kay 159968120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 16002590e819SBoyan Karatotev #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 160168120783SChris Kay 1602387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1603387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1604387b8801SAndre Przywara 1605f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1606f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1607f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1608f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1609f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1610f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1611f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1612f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1613f99a69c3SArvind Ram Prakash 1614f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1615f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1616f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1617f99a69c3SArvind Ram Prakash 1618f801fdc2STushar Khandelwal /******************************************************************************* 1619f801fdc2STushar Khandelwal * FEAT_MEC - Memory Encryption Contexts 1620f801fdc2STushar Khandelwal ******************************************************************************/ 1621f801fdc2STushar Khandelwal #define MECIDR_EL2 S3_4_C10_C8_7 1622f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1623f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1624f801fdc2STushar Khandelwal 1625f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1626