xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision d0ec1cc437c59e64ecba44710dbce82a04ff892d)
1f5478dedSAntonio Nino Diaz /*
2873d4241Sjohpow01  * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3dd4f0885SVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
98f5478dedSAntonio Nino Diaz 
99f5478dedSAntonio Nino Diaz /*******************************************************************************
10028f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10128f39f02SMax Shvetsov  ******************************************************************************/
10228f39f02SMax Shvetsov 
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
11228f39f02SMax Shvetsov #define MPAMVPM0_EL2		S3_4_C10_C5_0
11328f39f02SMax Shvetsov #define MPAMVPM1_EL2		S3_4_C10_C5_1
11428f39f02SMax Shvetsov #define MPAMVPM2_EL2		S3_4_C10_C5_2
11528f39f02SMax Shvetsov #define MPAMVPM3_EL2		S3_4_C10_C5_3
11628f39f02SMax Shvetsov #define MPAMVPM4_EL2		S3_4_C10_C5_4
11728f39f02SMax Shvetsov #define MPAMVPM5_EL2		S3_4_C10_C5_5
11828f39f02SMax Shvetsov #define MPAMVPM6_EL2		S3_4_C10_C5_6
11928f39f02SMax Shvetsov #define MPAMVPM7_EL2		S3_4_C10_C5_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
1222825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1232825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
12428f39f02SMax Shvetsov 
12528f39f02SMax Shvetsov /*******************************************************************************
126f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
127f5478dedSAntonio Nino Diaz  ******************************************************************************/
128f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
129e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
130f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
131f5478dedSAntonio Nino Diaz 
132f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
135f5478dedSAntonio Nino Diaz 
136f5478dedSAntonio Nino Diaz /*******************************************************************************
137f5478dedSAntonio Nino Diaz  * System register bit definitions
138f5478dedSAntonio Nino Diaz  ******************************************************************************/
139f5478dedSAntonio Nino Diaz /* CLIDR definitions */
140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
141f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
144f5478dedSAntonio Nino Diaz 
145f5478dedSAntonio Nino Diaz /* CSSELR definitions */
146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
147f5478dedSAntonio Nino Diaz 
148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
149f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
150f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
151bd393704SAmbroise Vincent #if ERRATA_A53_827319
152bd393704SAmbroise Vincent #define DCCSW			DCCISW
153bd393704SAmbroise Vincent #else
154f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
155bd393704SAmbroise Vincent #endif
156f5478dedSAntonio Nino Diaz 
157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT	U(0)
159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT	U(4)
160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT	U(8)
161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT	U(12)
162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT	U(44)
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK	ULL(0xf)
164873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED	U(0x0)
165873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1	U(0x1)
166873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1	U(0x2)
167f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK	ULL(0xf)
168e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT	U(24)
169e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH	U(4)
170e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK	ULL(0xf)
171f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT	U(32)
172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK	ULL(0xf)
1730c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH	U(4)
1740376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT	U(36)
175db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK	ULL(0xf)
176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT	U(40)
177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK	ULL(0xf)
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT	U(48)
179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK	ULL(0xf)
180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH	U(4)
181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED	U(1)
182f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT	U(56)
183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK	ULL(0xf)
184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH	U(4)
18581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
18681c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
18781c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
18881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
18981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1			U(1)
190f5478dedSAntonio Nino Diaz 
191e290a8fcSAlexei Fedorov /* Exception level handling */
192f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
193f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
194f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
195f5478dedSAntonio Nino Diaz 
1962031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
1972031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
1982031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
1992031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
2002031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2015de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2025de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2035de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
2045de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
2052031d616SManish V Badarkhe 
206e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
207e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT	U(32)
208e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK	ULL(0xf)
209f5478dedSAntonio Nino Diaz 
210813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
211813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
212813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
213813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
214813524eaSManish V Badarkhe 
2150063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2160063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2170063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2180063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
2190063dd17SJavier Almansa Sobrino 
2207c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2217c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2227c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2237c802c71STomas Pilar 
224f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2255283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1	S3_0_C0_C6_1
226f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT	U(28)
2275283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK	ULL(0xf)
228f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT	U(24)
2295283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK	ULL(0xf)
230f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT	U(8)
2315283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK	ULL(0xf)
232f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT	U(4)
2335283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK	ULL(0xf)
234f5478dedSAntonio Nino Diaz 
2352559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2362559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2372559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2382559b2c8SAntonio Nino Diaz 
239f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
240f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
241f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
242f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
243f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
244f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
245f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
246f5478dedSAntonio Nino Diaz 
24729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
24829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
24929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
25029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
25129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
25229d0ee54SJimmy Brisson 
253110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
254110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
255110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
256110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
257110ee433SJimmy Brisson 
258f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
259f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
260f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
261f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
262f5478dedSAntonio Nino Diaz 
263f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
264f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
265f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
266f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
267f5478dedSAntonio Nino Diaz 
268f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
269f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
270f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
271f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
272f5478dedSAntonio Nino Diaz 
2736cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
2746cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
2756cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
2766cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
2776cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
2786cac724dSjohpow01 
279a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
280a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
281a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
282a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
283a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
284a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
285a83103c8SAlexei Fedorov 
28637596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
28737596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
28837596fcbSDaniel Boulby 
289cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
290cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
291cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED		ULL(0x1)
292cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED	ULL(0x0)
293cb4ec47bSjohpow01 
2942559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
2952559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1		S3_0_C0_C7_2
296cedfa04bSSathees Balya 
297cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT	U(28)
298cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK	ULL(0xf)
299cedfa04bSSathees Balya 
300*d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT	U(20)
301*d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK	ULL(0xf)
302*d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH	U(4)
303*d0ec1cc4Sjohpow01 
3042559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT	U(0)
3052559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK	ULL(0xf)
3062559b2c8SAntonio Nino Diaz 
307f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
308f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
309f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
310f5478dedSAntonio Nino Diaz 
311f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
312f5478dedSAntonio Nino Diaz 
3139fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
3149fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
3159fc59639SAlexei Fedorov 
3169fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
3179fc59639SAlexei Fedorov 
318b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
319b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
320b7e398d6SSoby Mathew 
3210563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
3220563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
3230563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
3240563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
3250563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
3260563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
3270563ab08SAlexei Fedorov /*
3280563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
3290563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
3300563ab08SAlexei Fedorov  */
3310563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
332b7e398d6SSoby Mathew 
333dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
334dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
335dbcc44a1SAlexei Fedorov 
336dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT	U(24)
337dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK	ULL(0xf)
338dc78e62dSjohpow01 
339f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
340f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
341f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
342f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
343f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
344f5478dedSAntonio Nino Diaz 
345f5478dedSAntonio Nino Diaz /* SCTLR definitions */
346f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
347f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
348f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
349f5478dedSAntonio Nino Diaz 
3503443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
3513443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
352a83103c8SAlexei Fedorov 
353f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
354f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
355f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
356f5478dedSAntonio Nino Diaz 
357f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
358f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
359f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
360f5478dedSAntonio Nino Diaz 
361f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
362f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
363f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
364f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
365f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
366f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
367a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
368f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
369f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
370f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
371a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
372a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
373f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
374c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
375f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
376f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
377f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
378f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
379f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
380a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
3815f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
382a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
383a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
384f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
385f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
386f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
387c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
388a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
389a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
390c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
3915283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
3929fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
3939fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
3949fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
395a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
396a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
397a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
398dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
399a83103c8SAlexei Fedorov 
400a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
401a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
402a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
403a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
404a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
405a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
406a83103c8SAlexei Fedorov /*
407a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
408a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
409a83103c8SAlexei Fedorov  */
410a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
411a83103c8SAlexei Fedorov 
412a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
413a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
414a83103c8SAlexei Fedorov 
415a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
416a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
417a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
418a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
419a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
420a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
421a83103c8SAlexei Fedorov /*
422a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
423a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
424a83103c8SAlexei Fedorov  */
425a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
426a83103c8SAlexei Fedorov 
427a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
428a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
42937596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
43037596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
431a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
432a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
433a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
434a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
435a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
436a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
437a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
438f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
439f5478dedSAntonio Nino Diaz 
440a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
441f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
442d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
443d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
444d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
445f5478dedSAntonio Nino Diaz 
446f5478dedSAntonio Nino Diaz /* SCR definitions */
447f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
44881c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
44981c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
45081c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
4516cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
4526cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
453cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
454dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
455dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
456873d4241Sjohpow01 #define SCR_AMVOFFEN_BIT	(UL(1) << 35)
4576cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
458d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
459d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
460d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
46177c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
462d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
463d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
464d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
465d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
466d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
467d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
468d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
469d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
470d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
471d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
472d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
473d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
474d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
475d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
476d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
477d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
478dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
479f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
480f5478dedSAntonio Nino Diaz 
481f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
48212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
48312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
48412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
48540ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
48640ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
48740ff9074SManish V Badarkhe #define MDCR_NSTBE		(ULL(1) << 26)
4880063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
48912f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
490e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
49112f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
49212f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
49312f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
49412f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
495e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
496e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
497f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
498ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
499ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
500ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
501f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
502ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
503ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
504ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
505ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
506ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL	ULL(0x0)
507f5478dedSAntonio Nino Diaz 
508f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
5090063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
510e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP		(U(1) << 26)
51140ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
51240ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
513e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD		(U(1) << 23)
514e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
515e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD		(U(1) << 17)
516f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
517f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
518f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
519f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
520f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
521f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
522f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
523f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
524f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
525f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
526f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
527f5478dedSAntonio Nino Diaz 
528f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
529f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
530f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
531f5478dedSAntonio Nino Diaz 
532f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
533f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
534f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
535f5478dedSAntonio Nino Diaz 
536f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
537f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
538f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
539f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
540f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
541f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
542f5478dedSAntonio Nino Diaz 
543f5478dedSAntonio Nino Diaz /* HCR definitions */
5445fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
54533b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
54633b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
5475fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
548f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
549f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
55045aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
5515fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
552f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
553f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
554f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
5555fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
5565fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
557f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
558f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
559f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
560f5478dedSAntonio Nino Diaz 
561f5478dedSAntonio Nino Diaz /* ISR definitions */
562f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
563f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
564f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
565f5478dedSAntonio Nino Diaz 
566f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
567f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
568f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
569f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
570f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
571f5478dedSAntonio Nino Diaz 
572f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
573f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
574f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
575f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
576f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
577f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
578f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
579f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
580f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
581f5478dedSAntonio Nino Diaz 
582f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
583f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
58433b9be6dSChris Kay #define TAM_SHIFT		U(30)
58533b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
586f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
587dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
588f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
589f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
590dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
591dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
592f5478dedSAntonio Nino Diaz 
593f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
594f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
595f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
59633b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
59733b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
598dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
599dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
600f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
601dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
602f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
603f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
604f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
605f5478dedSAntonio Nino Diaz 
60628bbbf3bSManish Pandey /* VTCR_EL2 definitions */
60728bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
60828bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
60928bbbf3bSManish Pandey 
610f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
611f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
612f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
613f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
614f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
615f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
616f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
617f5478dedSAntonio Nino Diaz 
618f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
619f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
620f5478dedSAntonio Nino Diaz 
621f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
622f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
623f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
624f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
625f5478dedSAntonio Nino Diaz 
626f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
627f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
628f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
629f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
630f5478dedSAntonio Nino Diaz 
631f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
632f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
633f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
634f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
63577c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
636f5478dedSAntonio Nino Diaz 
637b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
638b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
639b4292bc6SAlexei Fedorov 
64037596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12)
64137596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
64237596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
64337596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
64437596fcbSDaniel Boulby 
64537596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
64637596fcbSDaniel Boulby 
64737596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
64837596fcbSDaniel Boulby 
64937596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
650c250cc3bSJohn Tsichritzis 
651f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
652f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
653f5478dedSAntonio Nino Diaz 
654f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
655f5478dedSAntonio Nino Diaz 
656f5478dedSAntonio Nino Diaz /*
657f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
658f5478dedSAntonio Nino Diaz  */
659f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
660f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
661f5478dedSAntonio Nino Diaz 
662f5478dedSAntonio Nino Diaz /*
663f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
664f5478dedSAntonio Nino Diaz  */
665f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
666f5478dedSAntonio Nino Diaz 
667f5478dedSAntonio Nino Diaz /*
668f5478dedSAntonio Nino Diaz  * TCR defintions
669f5478dedSAntonio Nino Diaz  */
670f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
671f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
672f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
673f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
674f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
675f5478dedSAntonio Nino Diaz 
676f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
677f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
678cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
679f5478dedSAntonio Nino Diaz 
6806de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
6816de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
6826de6965bSAntonio Nino Diaz 
683f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
684f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
685f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
686f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
687f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
688f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
689f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
690f5478dedSAntonio Nino Diaz 
691f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
692f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
693f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
694f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
695f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
696f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
697f5478dedSAntonio Nino Diaz 
698f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
699f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
700f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
701f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
702f5478dedSAntonio Nino Diaz 
703f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
704f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
705f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
706f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
707f5478dedSAntonio Nino Diaz 
708f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
709f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
710f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
711f5478dedSAntonio Nino Diaz 
7126de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
7136de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
7146de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
7156de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
7166de6965bSAntonio Nino Diaz 
7176de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
7186de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
7196de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
7206de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
7216de6965bSAntonio Nino Diaz 
7226de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
7236de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
7246de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
7256de6965bSAntonio Nino Diaz 
726f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
727f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
728f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
729f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
730f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
731f5478dedSAntonio Nino Diaz 
7326de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
7336de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
7346de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
7356de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
7366de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
7376de6965bSAntonio Nino Diaz 
738f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
739f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
740f5478dedSAntonio Nino Diaz 
741f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
742f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
743f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
744f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
745f5478dedSAntonio Nino Diaz 
746f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
747f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
748f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
749f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
750f5478dedSAntonio Nino Diaz 
751f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
752f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
753b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
754f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
755f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
756f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
757f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
758f5478dedSAntonio Nino Diaz 
759f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
760f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
761f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
762f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
763f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
764f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
765f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
766f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
767f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
768f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
769f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
770f5478dedSAntonio Nino Diaz 
771f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
772f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
773f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
774f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
775f5478dedSAntonio Nino Diaz 
776f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
777c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
778f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
779f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
780c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
781c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
782f5478dedSAntonio Nino Diaz 
783f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
784c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
785f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
786f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
787f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
788c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
789c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
790f5478dedSAntonio Nino Diaz 
791f5478dedSAntonio Nino Diaz /*
792f5478dedSAntonio Nino Diaz  * TTBR Definitions
793f5478dedSAntonio Nino Diaz  */
794f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
795f5478dedSAntonio Nino Diaz 
796f5478dedSAntonio Nino Diaz /*
797f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
798f5478dedSAntonio Nino Diaz  */
799f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
800f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
801f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
802f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
803f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
804f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
805f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
806f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
807f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
808f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
809f5478dedSAntonio Nino Diaz 
810f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
811f5478dedSAntonio Nino Diaz 
812f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
813f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
814f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
815f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
816f5478dedSAntonio Nino Diaz 
817f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
818f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
819f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
820f5478dedSAntonio Nino Diaz 
821dd4f0885SVarun Wadekar /* Physical timer control macros */
822dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
823dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
824dd4f0885SVarun Wadekar 
825f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
826f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
827f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
828f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
8291f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
8301f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
831f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
832f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
833f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
834f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
835f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
836f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
837f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
838f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
839f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
840f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
841f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
842f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
843f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
844f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
845f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
846f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
847f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
848f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
849f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
850f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
851f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
852f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
853f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
854f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
855f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
856f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
8571f461979SJustin Chadwell #define EC_BRK				U(0x3c)
858f5478dedSAntonio Nino Diaz 
859f5478dedSAntonio Nino Diaz /*
860f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
861f5478dedSAntonio Nino Diaz  * syndromes.
862f5478dedSAntonio Nino Diaz  */
863f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
864f5478dedSAntonio Nino Diaz 
865f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
866f5478dedSAntonio Nino Diaz 
867f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
868f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
869f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
870f5478dedSAntonio Nino Diaz 
871f5478dedSAntonio Nino Diaz /*******************************************************************************
872f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
873f5478dedSAntonio Nino Diaz  * instructions.
874f5478dedSAntonio Nino Diaz  ******************************************************************************/
875f5478dedSAntonio Nino Diaz 
876f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
877f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
878f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
879f5478dedSAntonio Nino Diaz 
880f5478dedSAntonio Nino Diaz /*******************************************************************************
881f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
882f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
883f5478dedSAntonio Nino Diaz  ******************************************************************************/
884f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
885f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
886f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
887f5478dedSAntonio Nino Diaz 
888f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
889f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
890f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
891f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
892f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
893f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
894f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
895f5478dedSAntonio Nino Diaz 
896f5478dedSAntonio Nino Diaz /*******************************************************************************
897f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
898f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
899f5478dedSAntonio Nino Diaz  ******************************************************************************/
900f5478dedSAntonio Nino Diaz /* Physical Count register. */
901f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
902f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
903f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
904f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
905f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
906f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
907f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
908f5478dedSAntonio Nino Diaz 
909f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
910f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
911f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
912f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
913f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
914e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
915f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
916f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
917f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
918f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
919e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
920e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
921e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
922f5478dedSAntonio Nino Diaz 
923f5478dedSAntonio Nino Diaz /*******************************************************************************
924f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
925f5478dedSAntonio Nino Diaz  ******************************************************************************/
926f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
927f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
928f5478dedSAntonio Nino Diaz 
929f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
930f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
931f5478dedSAntonio Nino Diaz 
932f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
933f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
934f5478dedSAntonio Nino Diaz 
935f5478dedSAntonio Nino Diaz /*******************************************************************************
936dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
937dc78e62dSjohpow01  ******************************************************************************/
938dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
939dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
940dc78e62dSjohpow01 
941dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
942dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1_FA64_BIT	(UL(1) << 63)
943dc78e62dSjohpow01 
944dc78e62dSjohpow01 /* SMCR_ELx definitions */
945dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
946dc78e62dSjohpow01 #define SMCR_ELX_LEN_MASK		U(0x1ff)
947dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
948dc78e62dSjohpow01 
949dc78e62dSjohpow01 /*******************************************************************************
950f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
951f5478dedSAntonio Nino Diaz  ******************************************************************************/
952f5478dedSAntonio Nino Diaz /*
953f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
954f5478dedSAntonio Nino Diaz  */
955f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
956f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
957f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
958f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
959f5478dedSAntonio Nino Diaz 
960f5478dedSAntonio Nino Diaz /*
961f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
962f5478dedSAntonio Nino Diaz  *
963f5478dedSAntonio Nino Diaz  * Cache Policy
964f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
965f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
966f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
967f5478dedSAntonio Nino Diaz  *
968f5478dedSAntonio Nino Diaz  * Transient Hint
969f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
970f5478dedSAntonio Nino Diaz  *  TR:	 Transient
971f5478dedSAntonio Nino Diaz  *
972f5478dedSAntonio Nino Diaz  * Allocation Policy
973f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
974f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
975f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
976f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
977f5478dedSAntonio Nino Diaz  */
978f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
979f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
980f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
981f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
982f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
983f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
984f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
985f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
986f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
987f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
988f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
989f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
990f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
991f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
992f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
993f5478dedSAntonio Nino Diaz 
994f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
995f5478dedSAntonio Nino Diaz 
996f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
997f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
998f5478dedSAntonio Nino Diaz 
999f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1000f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1001f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1002f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1003f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1004f5478dedSAntonio Nino Diaz 
1005f5478dedSAntonio Nino Diaz /*******************************************************************************
1006f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1007f5478dedSAntonio Nino Diaz  ******************************************************************************/
1008f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1009f5478dedSAntonio Nino Diaz 
1010f5478dedSAntonio Nino Diaz /*******************************************************************************
1011f5478dedSAntonio Nino Diaz  * Definitions for system register interface to MPAM
1012f5478dedSAntonio Nino Diaz  ******************************************************************************/
1013f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1014f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1015f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1016f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1017f5478dedSAntonio Nino Diaz 
1018f5478dedSAntonio Nino Diaz /*******************************************************************************
1019873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1020f5478dedSAntonio Nino Diaz  ******************************************************************************/
1021f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1022f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1023f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1024f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1025f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1026f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1027f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1028f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1029f5478dedSAntonio Nino Diaz 
1030f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1031f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1032f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1033f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1034f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1035f5478dedSAntonio Nino Diaz 
1036f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1037f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1038f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1039f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1040f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1041f5478dedSAntonio Nino Diaz 
1042f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1043f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1044f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1045f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1046f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1047f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1048f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1049f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1050f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1051f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1052f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1053f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1054f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1055f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1056f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1057f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1058f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1059f5478dedSAntonio Nino Diaz 
1060f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1061f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1062f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1063f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1064f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1065f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1066f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1067f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1068f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1069f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1070f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1071f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1072f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1073f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1074f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1075f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1076f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1077f5478dedSAntonio Nino Diaz 
107833b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
107933b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
108033b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
108133b9be6dSChris Kay 
108233b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
108333b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
108433b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
108533b9be6dSChris Kay 
108633b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
108733b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
108833b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
108933b9be6dSChris Kay 
109033b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
109133b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
109233b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
109333b9be6dSChris Kay 
1094f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1095f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1096f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1097f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1098f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1099f3ccf036SAlexei Fedorov 
1100f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
110181e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
110281e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1103f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1104f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1105f5478dedSAntonio Nino Diaz 
1106f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1107f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1108537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1109537fa859SLouis Mayencourt 
1110537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1111537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1112f5478dedSAntonio Nino Diaz 
1113f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1114f5478dedSAntonio Nino Diaz 
1115f5478dedSAntonio Nino Diaz /*******************************************************************************
1116873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1117873d4241Sjohpow01  ******************************************************************************/
1118873d4241Sjohpow01 
1119873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1120873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1121873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1122873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1123873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1124873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1125873d4241Sjohpow01 
1126873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
112733b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
112833b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1129873d4241Sjohpow01 
1130873d4241Sjohpow01 /*
1131873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1132873d4241Sjohpow01  * event counters.
1133873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1134873d4241Sjohpow01  */
1135873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1136873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1137873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1138873d4241Sjohpow01 
1139873d4241Sjohpow01 /*
1140873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1141873d4241Sjohpow01  * counters.
1142873d4241Sjohpow01  */
1143873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1144873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1145873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1146873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1147873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1148873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1149873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1150873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1151873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1152873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1153873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1154873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1155873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1156873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1157873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1158873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1159873d4241Sjohpow01 
1160873d4241Sjohpow01 /*******************************************************************************
116181c272b3SZelalem Aweke  * Realm management extension register definitions
116281c272b3SZelalem Aweke  ******************************************************************************/
116381c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
116481c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
116581c272b3SZelalem Aweke 
116681c272b3SZelalem Aweke /*******************************************************************************
1167f5478dedSAntonio Nino Diaz  * RAS system registers
1168f5478dedSAntonio Nino Diaz  ******************************************************************************/
1169f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1170f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1171f5478dedSAntonio Nino Diaz 
1172f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1173f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1174f5478dedSAntonio Nino Diaz 
1175f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1176f5478dedSAntonio Nino Diaz 
1177f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1178f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1179f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1180f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1181f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1182f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1183f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1184f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1185f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1186f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1187f5478dedSAntonio Nino Diaz 
1188f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT		(U(1) << 0)
1189f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1190f5478dedSAntonio Nino Diaz 
1191f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1192f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1193f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1194f5478dedSAntonio Nino Diaz 
1195f5478dedSAntonio Nino Diaz /*******************************************************************************
1196f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1197f5478dedSAntonio Nino Diaz  ******************************************************************************/
11985283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
11995283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
12005283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
12015283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
12025283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
12035283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
12045283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
12055283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1206f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
12075283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1208f5478dedSAntonio Nino Diaz 
1209f5478dedSAntonio Nino Diaz /*******************************************************************************
1210f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1211f5478dedSAntonio Nino Diaz  ******************************************************************************/
1212f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1213f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1214f5478dedSAntonio Nino Diaz 
12158074448fSJohn Tsichritzis /*******************************************************************************
12168074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
12178074448fSJohn Tsichritzis  ******************************************************************************/
12188074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
12198074448fSJohn Tsichritzis 
12209dd94382SJustin Chadwell /*******************************************************************************
12219dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
12229dd94382SJustin Chadwell  ******************************************************************************/
12239dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
12249dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
12259dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
12269dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
12279dd94382SJustin Chadwell 
12289cf7f355SMadhukar Pappireddy /*******************************************************************************
1229cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1230cb4ec47bSjohpow01  ******************************************************************************/
1231cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1232cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1233cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1234cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1235cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1236cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1237cb4ec47bSjohpow01 
1238cb4ec47bSjohpow01 /*******************************************************************************
12399cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
12409cf7f355SMadhukar Pappireddy  ******************************************************************************/
12419cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
12429cf7f355SMadhukar Pappireddy 
12439cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
12449cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
12459cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
12469cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
12479cf7f355SMadhukar Pappireddy 
124868120783SChris Kay /*******************************************************************************
124968120783SChris Kay  * Definitions for CPU Power/Performance Management registers
125068120783SChris Kay  ******************************************************************************/
125168120783SChris Kay 
125268120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
125368120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
125468120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
125568120783SChris Kay 
125668120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
125768120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
125868120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
125968120783SChris Kay 
1260f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1261