1f5478dedSAntonio Nino Diaz /* 258fadd62SIgor Podgainõi * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 9482b228baSBoyan Karatotev * Encodings for GICv5 EL3 system registers 9582b228baSBoyan Karatotev ******************************************************************************/ 9682b228baSBoyan Karatotev #define ICC_PPI_DOMAINR0_EL3 S3_6_C12_C8_4 9782b228baSBoyan Karatotev #define ICC_PPI_DOMAINR1_EL3 S3_6_C12_C8_5 9882b228baSBoyan Karatotev #define ICC_PPI_DOMAINR2_EL3 S3_6_C12_C8_6 9982b228baSBoyan Karatotev #define ICC_PPI_DOMAINR3_EL3 S3_6_C12_C8_7 10082b228baSBoyan Karatotev 10182b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_FIELD_MASK ULL(0x3) 10282b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_COUNT (32) 10382b228baSBoyan Karatotev 10482b228baSBoyan Karatotev /******************************************************************************* 105f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 106f5478dedSAntonio Nino Diaz ******************************************************************************/ 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 108f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 109dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 110f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 111f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 112f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 113f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 114f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 115f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 116f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 117f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 118f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 119f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 120f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 121f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 122f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 123f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 124f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 125f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 126f5478dedSAntonio Nino Diaz 127f5478dedSAntonio Nino Diaz /******************************************************************************* 12828f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 12928f39f02SMax Shvetsov ******************************************************************************/ 13028f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 13133e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 13233e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 13333e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 13433e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 13528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 13628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 13733e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 13833e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 13928f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 14028f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 14128f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 14228f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 14328f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 144e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 145e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 146e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 147e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 148e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 149e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 150e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 151e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 15228f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 153d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1542825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1552825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 156ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 157ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 15828f39f02SMax Shvetsov 15928f39f02SMax Shvetsov /******************************************************************************* 160f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 163e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 164f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 165f5478dedSAntonio Nino Diaz 166f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 167f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 168f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 169f5478dedSAntonio Nino Diaz 170f5478dedSAntonio Nino Diaz /******************************************************************************* 171f5478dedSAntonio Nino Diaz * System register bit definitions 172f5478dedSAntonio Nino Diaz ******************************************************************************/ 173f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 174f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 175f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 176ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 177f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 178f5478dedSAntonio Nino Diaz 179f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 180f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 181f5478dedSAntonio Nino Diaz 182f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 183f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 184f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 185bd393704SAmbroise Vincent #if ERRATA_A53_827319 186bd393704SAmbroise Vincent #define DCCSW DCCISW 187bd393704SAmbroise Vincent #else 188f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 189bd393704SAmbroise Vincent #endif 190f5478dedSAntonio Nino Diaz 191a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 192a8d5d3d5SAndre Przywara 193f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 195f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 196f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 197f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1986a0da736SJayanth Dodderi Chidanand 199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 2016a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 202873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 2036a0da736SJayanth Dodderi Chidanand 204f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 2056a0da736SJayanth Dodderi Chidanand 206e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 207e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 208e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 2096a0da736SJayanth Dodderi Chidanand 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2120c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2139e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2146a0da736SJayanth Dodderi Chidanand 2150376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 216db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2176a0da736SJayanth Dodderi Chidanand 218f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 219f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2206a0da736SJayanth Dodderi Chidanand 221f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 222f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 223f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2249e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2256a0da736SJayanth Dodderi Chidanand 226f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 227f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 228f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2299e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2309e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2316a0da736SJayanth Dodderi Chidanand 23281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 23381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 23481c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2359e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 236f5478dedSAntonio Nino Diaz 2376a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2386a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2396a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2406a0da736SJayanth Dodderi Chidanand 241e290a8fcSAlexei Fedorov /* Exception level handling */ 242f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 243f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 244f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 245f5478dedSAntonio Nino Diaz 24683271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 24783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 24883271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 24983271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 25083271d5aSArvind Ram Prakash 2512031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2522031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2532031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2542031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2559e51f15eSSona Mathew 2565de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2575de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2585de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2599e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2609e51f15eSSona Mathew 261c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 262c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 263c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 264c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 265ba9e6a34SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P9 U(9) 266c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2672031d616SManish V Badarkhe 26830f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 26930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 27030f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 27130f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 27230f05b4fSManish Pandey 273e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 274e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 275e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2769e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 2779e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 278f5478dedSAntonio Nino Diaz 279813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 280813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 281813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 2829e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 283813524eaSManish V Badarkhe 2840063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2850063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2860063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2879e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 2889e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 2890063dd17SJavier Almansa Sobrino 290744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 291744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 292744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 2939e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 294744ad974Sjohpow01 29530f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 29630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 29730f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 29830f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 29930f05b4fSManish Pandey 3007c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 3017c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 3027c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 3037c802c71STomas Pilar 304f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 3055283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 3066a0da736SJayanth Dodderi Chidanand 30719d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_SHIFT U(60) 30819d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 30919d52a83SAndre Przywara #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 31019d52a83SAndre Przywara #define LS64_V_IMPLEMENTED ULL(0x2) 31119d52a83SAndre Przywara #define LS64_IMPLEMENTED ULL(0x1) 31219d52a83SAndre Przywara #define LS64_NOT_IMPLEMENTED ULL(0x0) 31319d52a83SAndre Przywara 31419d52a83SAndre Przywara #define ID_AA64ISAR1_SB_SHIFT U(36) 31519d52a83SAndre Przywara #define ID_AA64ISAR1_SB_MASK ULL(0xf) 31619d52a83SAndre Przywara #define SB_IMPLEMENTED ULL(0x1) 31719d52a83SAndre Przywara #define SB_NOT_IMPLEMENTED ULL(0x0) 31819d52a83SAndre Przywara 319f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 3205283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 321f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 3225283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3236a0da736SJayanth Dodderi Chidanand 324f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3255283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 326f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3275283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 328f5478dedSAntonio Nino Diaz 3299ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3309ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3316b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 3326b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 3336b8df7b9SArvind Ram Prakash 3346b8df7b9SArvind Ram Prakash #define MOPS_IMPLEMENTED ULL(0x1) 3359ff5f754SJuan Pablo Conde 3369ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3379ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3389ff5f754SJuan Pablo Conde 3399ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3409ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3419ff5f754SJuan Pablo Conde 34258fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 34358fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 34458fadd62SIgor Podgainõi 3452559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3462559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3472559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3482559b2c8SAntonio Nino Diaz 349f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 350f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 351f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 352f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 353f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 354f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 355f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 35630655136SGovindraj Raja #define PARANGE_0111 U(56) 357f5478dedSAntonio Nino Diaz 35829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 35929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 36029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 3619e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 36229d0ee54SJimmy Brisson 363110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 364110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 36533e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 3669e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 3679e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 368110ee433SJimmy Brisson 369f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 370f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 371f5478dedSAntonio Nino Diaz 372f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 373f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 374f5478dedSAntonio Nino Diaz 375f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 376f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 3779e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 378f5478dedSAntonio Nino Diaz 3796cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3806cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3816cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3829e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 3836cac724dSjohpow01 384a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 385a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 3869e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 3879e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 3889e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 389a83103c8SAlexei Fedorov 39037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 39137596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 39237596fcbSDaniel Boulby 393cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 394cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 3959e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 396cb4ec47bSjohpow01 3972559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3982559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 399cedfa04bSSathees Balya 400cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 401cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 402cedfa04bSSathees Balya 403d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 404d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 405d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 406d0ec1cc4Sjohpow01 40730f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 40830f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 40930f05b4fSManish Pandey 4102559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 4112559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 4122559b2c8SAntonio Nino Diaz 4136a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 4146a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 4159e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 4166a0da736SJayanth Dodderi Chidanand 417d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 418d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 419d3331603SMark Brown 42030655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 42130655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 42230655136SGovindraj Raja #define D128_IMPLEMENTED ULL(0x1) 42330655136SGovindraj Raja 4247e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 4257e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 4267e84f3cfSTushar Khandelwal 427062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 428062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 429062b6c6bSMark Brown 430062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 431062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 432062b6c6bSMark Brown 433062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 434062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 435062b6c6bSMark Brown 436062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 437062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 438062b6c6bSMark Brown 4394ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 4404ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 4414ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED ULL(1) 4424ec4e545SJayanth Dodderi Chidanand 443d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 444d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 445d3331603SMark Brown 4464274b526SArvind Ram Prakash /* ID_AA64MMFR4_EL1 definitions */ 4474274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1 S3_0_C0_C7_4 4484274b526SArvind Ram Prakash 4494274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1_FGWTE3_SHIFT U(16) 4504274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1_FGWTE3_MASK ULL(0xf) 4514274b526SArvind Ram Prakash #define FGWTE3_IMPLEMENTED ULL(0x1) 4524274b526SArvind Ram Prakash 453f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 454f5478dedSAntonio Nino Diaz 4559fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4569fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4579fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4589fc59639SAlexei Fedorov 45930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 46030f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 4619e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 46230f05b4fSManish Pandey 463b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 464b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 465b7e398d6SSoby Mathew 466ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 467ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 468ff86e0b4SJuan Pablo Conde 46930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 47030f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 47130f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 47230f05b4fSManish Pandey 47330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 47430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 47530f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 47630f05b4fSManish Pandey 4776d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 4786d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 4796d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED ULL(1) 4806d0433f0SJayanth Dodderi Chidanand 4819e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED ULL(0x1) 482ff86e0b4SJuan Pablo Conde 4834d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 48458fadd62SIgor Podgainõi #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 48558fadd62SIgor Podgainõi 4864d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 4874d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 4884d0b6632SMaksims Svecovs 4894d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 4904d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 4914d0b6632SMaksims Svecovs 4924d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 4934d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 4944d0b6632SMaksims Svecovs 495a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 496a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 497a57e18e4SArvind Ram Prakash 498a57e18e4SArvind Ram Prakash #define FPMR_IMPLEMENTED ULL(0x1) 499a57e18e4SArvind Ram Prakash 5006503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 5016503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 5026503ff29SAndre Przywara 5030563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 5040563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 5050563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 5060563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 5070563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 5080563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 5090563ab08SAlexei Fedorov /* 5100563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 5110563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 5120563ab08SAlexei Fedorov */ 5130563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 514b7e398d6SSoby Mathew 515dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 516dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 517dbcc44a1SAlexei Fedorov 518dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 519dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 5200bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 5219e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 5229e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 5239e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 524dc78e62dSjohpow01 5258cef63d6SBoyan Karatotev /* ID_AA64PFR2_EL1 definitions */ 5268cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 5278cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_SHIFT 12 5288cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_MASK ULL(0xf) 5298cef63d6SBoyan Karatotev 530f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 531f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 532f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 533f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 534f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 535f5478dedSAntonio Nino Diaz 536f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 537f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 538f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 539f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 540f5478dedSAntonio Nino Diaz 5413443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 5423443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 543a83103c8SAlexei Fedorov 544f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 545f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 546f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 547f5478dedSAntonio Nino Diaz 548f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 549f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 550f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 551f5478dedSAntonio Nino Diaz 552f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 553f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 554f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 555f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 556f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 557f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 558a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 559f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 560f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 561f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 562a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 563a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 564f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 565c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 566f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 567f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 568f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 569f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 570f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 571a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5725f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 573a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 574a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 575f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 576f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 577f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 578c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 579a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 580a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 581c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5825283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5839fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 5849fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 5859fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 586a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 587a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 588a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 589dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 59030f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 591a83103c8SAlexei Fedorov 592a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 593a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 594a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 595a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 596a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 597a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 598a83103c8SAlexei Fedorov /* 599a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 600a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 601a83103c8SAlexei Fedorov */ 602a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 603a83103c8SAlexei Fedorov 604a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 605a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 606a83103c8SAlexei Fedorov 607a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 608a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 609a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 610a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 611a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 612a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 613a83103c8SAlexei Fedorov /* 614a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 615a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 616a83103c8SAlexei Fedorov */ 617a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 618a83103c8SAlexei Fedorov 619a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 620a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 62137596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 62237596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 623a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 624a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 625a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 626a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 627a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 628a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 629a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 630f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 631f5478dedSAntonio Nino Diaz 632025b1b81SJohn Powell #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 633025b1b81SJohn Powell 634025b1b81SJohn Powell /* SCTLR2 currently has no RES1 fields so reset to 0 */ 635025b1b81SJohn Powell #define SCTLR2_RESET_VAL ULL(0) 636025b1b81SJohn Powell 637a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 638f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 639d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 640d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 641d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 64203d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 64303d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 644f5478dedSAntonio Nino Diaz 645f5478dedSAntonio Nino Diaz /* SCR definitions */ 64613b62814SBoyan Karatotev #if ENABLE_FEAT_GCIE 64713b62814SBoyan Karatotev #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT) 64813b62814SBoyan Karatotev #else 649f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 65013b62814SBoyan Karatotev #endif 65181c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 65233e6aaacSArvind Ram Prakash #define SCR_FGTEN2_BIT (UL(1) << 59) 65381c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 654a57e18e4SArvind Ram Prakash #define SCR_EnFPM_BIT (ULL(1) << 50) 6557e84f3cfSTushar Khandelwal #define SCR_MECEn_BIT (UL(1) << 49) 65681c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 65730655136SGovindraj Raja #define SCR_D128En_BIT (UL(1) << 47) 6586cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 6596cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 660062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 6614ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT (UL(1) << 44) 662d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 6636d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT (UL(1) << 42) 66419d52a83SAndre Przywara #define SCR_ENTP2_SHIFT U(41) 66519d52a83SAndre Przywara #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 666ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 667688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 668cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 66919d52a83SAndre Przywara #define SCR_ADEn_BIT (UL(1) << 37) 67019d52a83SAndre Przywara #define SCR_EnAS0_BIT (UL(1) << 36) 671a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 672a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6736cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 674d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 675d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 676d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 67777c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 678d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 679d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 680d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 681d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 682d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 683d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 684d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 685d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 686d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 687d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 688d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 689d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 690d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 691d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 692d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 693d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 694dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 695f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 696f5478dedSAntonio Nino Diaz 697f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 69883271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 6994fd9814fSJames Clark #define MDCR_EnPMS3_BIT (ULL(1) << 42) 700fc7dca72SBoyan Karatotev #define MDCR_E3BREC_BIT (ULL(1) << 38) 701fc7dca72SBoyan Karatotev #define MDCR_E3BREW_BIT (ULL(1) << 37) 70212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 70312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 70412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 705744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 706fc7dca72SBoyan Karatotev #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 707fc7dca72SBoyan Karatotev #define MDCR_SBRBE_ALL ULL(0x3) 708fc7dca72SBoyan Karatotev #define MDCR_SBRBE_NS ULL(0x1) 709985b6a6bSBoyan Karatotev #define MDCR_NSTB_EN_BIT (ULL(1) << 24) 710985b6a6bSBoyan Karatotev #define MDCR_NSTB_SS_BIT (ULL(1) << 25) 711ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 7120063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 71312f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 714e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 71512f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 71612f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 71712f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 71812f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 719e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 720e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 721f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 722ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 723ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 724ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 725985b6a6bSBoyan Karatotev #define MDCR_NSPB_SS_BIT (ULL(1) << 13) 726985b6a6bSBoyan Karatotev #define MDCR_NSPB_EN_BIT (ULL(1) << 12) 72799506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 728ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 729ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 730ba9e6a34SAndre Przywara #define MDCR_EnPM2_BIT (ULL(1) << 7) 731ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 732c1b0a97bSBoyan Karatotev #define MDCR_RLTE_BIT (ULL(1) << 0) 73333815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 734f5478dedSAntonio Nino Diaz 735f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 736a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_MTPME (ULL(1) << 28) 737a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HLP_BIT (ULL(1) << 26) 738a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2TB(x) ULL((x) << 24) 739a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2TB_EL1 ULL(0x3) 740a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HCCD_BIT (ULL(1) << 23) 741a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TTRF (ULL(1) << 19) 742a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPMD_BIT (ULL(1) << 17) 743a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPMS (ULL(1) << 14) 744a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2PB(x) ULL((x) << 12) 745a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2PB_EL1 ULL(0x3) 746a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDRA_BIT (ULL(1) << 11) 747a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDOSA_BIT (ULL(1) << 10) 748a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDA_BIT (ULL(1) << 9) 749a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDE_BIT (ULL(1) << 8) 750a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPME_BIT (ULL(1) << 7) 751a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPM_BIT (ULL(1) << 6) 752a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPMCR_BIT (ULL(1) << 5) 753a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPMN_MASK ULL(0x1f) 754a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_RESET_VAL ULL(0x0) 755f5478dedSAntonio Nino Diaz 756f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 757f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 758f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 759f5478dedSAntonio Nino Diaz 760f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 761f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 762f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 763f5478dedSAntonio Nino Diaz 764f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 765f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 766f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 767f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 768f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 769f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 770f5478dedSAntonio Nino Diaz 771f5478dedSAntonio Nino Diaz /* HCR definitions */ 7725fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 77333b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 77433b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 7755fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 776f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 777f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 77845aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7795fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 780f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 781f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 782f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 7835fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 7845fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 785f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 786f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 787f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 788f5478dedSAntonio Nino Diaz 789f5478dedSAntonio Nino Diaz /* ISR definitions */ 790f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 791f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 792f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 793f5478dedSAntonio Nino Diaz 794f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 795f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 796f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 797f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 798f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 799f5478dedSAntonio Nino Diaz 800f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 801f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 802f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 803f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 804f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 805f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 806f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 807f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 808f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 809f5478dedSAntonio Nino Diaz 810f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 811f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 81233b9be6dSChris Kay #define TAM_SHIFT U(30) 81333b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 814f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 815dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 816f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 817f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 818dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 819dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 820f5478dedSAntonio Nino Diaz 821f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 822f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 823f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 82433b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 82533b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 826dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 827dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 828f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 829dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 830a9e3195cSSaivardhan Thatikonda #define CPTR_EL2_TFP_BIT (ULL(1) << 10) 831f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 832f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 833f5478dedSAntonio Nino Diaz 83428bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 83528bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 83628bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 83728bbbf3bSManish Pandey 838f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 839f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 840f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 841f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 842f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 84330f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 84430f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 84530f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 84630f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 847f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 848f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 849f5478dedSAntonio Nino Diaz 850f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 851f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 852f5478dedSAntonio Nino Diaz 853f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 854f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 855f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 856f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 857f5478dedSAntonio Nino Diaz 858f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 859f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 860f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 861f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 862f5478dedSAntonio Nino Diaz 863f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 864f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 865f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 866f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 86730f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 86877c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 869f5478dedSAntonio Nino Diaz 870b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 871b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 872b4292bc6SAlexei Fedorov 87330f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 87430f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 87537596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 87637596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 87737596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 87837596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 87930f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 88030f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 88130f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 88237596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 88330f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 88437596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 88537596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 88630f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 88730f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 88830f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 88930f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 890025b1b81SJohn Powell #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 891c250cc3bSJohn Tsichritzis 892284c01c6SBoyan Karatotev /* 893284c01c6SBoyan Karatotev * SPSR_EL2 894284c01c6SBoyan Karatotev * M=0x9 (0b1001 EL2h) 895284c01c6SBoyan Karatotev * M[4]=0 896284c01c6SBoyan Karatotev * DAIF=0xF Exceptions masked on entry. 897284c01c6SBoyan Karatotev * BTYPE=0 BTI not yet supported. 898284c01c6SBoyan Karatotev * SSBS=0 Not yet supported. 899284c01c6SBoyan Karatotev * IL=0 Not an illegal exception return. 900284c01c6SBoyan Karatotev * SS=0 Not single stepping. 901284c01c6SBoyan Karatotev * PAN=1 RMM shouldn't access Unprivileged memory when running in VHE mode. 902284c01c6SBoyan Karatotev * UAO=0 903284c01c6SBoyan Karatotev * DIT=0 904284c01c6SBoyan Karatotev * TCO=0 905284c01c6SBoyan Karatotev * NZCV=0 906284c01c6SBoyan Karatotev */ 907284c01c6SBoyan Karatotev #define SPSR_EL2_REALM (SPSR_M_EL2H | (0xF << SPSR_DAIF_SHIFT) | \ 908284c01c6SBoyan Karatotev SPSR_PAN_BIT) 909284c01c6SBoyan Karatotev 910f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 911f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 912f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 913f5478dedSAntonio Nino Diaz 914f5478dedSAntonio Nino Diaz /* 915f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 916f5478dedSAntonio Nino Diaz */ 917f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 918f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 919f5478dedSAntonio Nino Diaz 920f5478dedSAntonio Nino Diaz /* 921f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 922f5478dedSAntonio Nino Diaz */ 923f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 924f5478dedSAntonio Nino Diaz 925f5478dedSAntonio Nino Diaz /* 9261b491eeaSElyes Haouas * TCR definitions 927f5478dedSAntonio Nino Diaz */ 928f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 929f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 930f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 931f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 932f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 933f5478dedSAntonio Nino Diaz 934f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 935f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 936cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 937f5478dedSAntonio Nino Diaz 9386de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 9396de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 9406de6965bSAntonio Nino Diaz 941f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 942f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 943f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 944f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 945f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 946f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 947f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 948f5478dedSAntonio Nino Diaz 949f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 950f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 951f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 952f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 953f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 954f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 955f5478dedSAntonio Nino Diaz 956f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 957f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 958f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 959f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 960f5478dedSAntonio Nino Diaz 961f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 962f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 963f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 964f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 965f5478dedSAntonio Nino Diaz 966f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 967f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 968f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 969f5478dedSAntonio Nino Diaz 9706de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 9716de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 9726de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 9736de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 9746de6965bSAntonio Nino Diaz 9756de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 9766de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 9776de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 9786de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 9796de6965bSAntonio Nino Diaz 9806de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 9816de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 9826de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 9836de6965bSAntonio Nino Diaz 984f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 985f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 986f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 987f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 988f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 989f5478dedSAntonio Nino Diaz 9906de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 9916de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 9926de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 9936de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 9946de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 9956de6965bSAntonio Nino Diaz 996f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 997f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 998f5478dedSAntonio Nino Diaz 999f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 1000f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 1001f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 1002f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 1003f5478dedSAntonio Nino Diaz 1004f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 1005f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 1006f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 1007f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 1008f5478dedSAntonio Nino Diaz 1009f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 1010f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 1011b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 1012f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 1013f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 1014f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 1015f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 1016f5478dedSAntonio Nino Diaz 1017f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 1018f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 1019f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 1020f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 1021f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 1022f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 1023f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 1024f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 1025f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 1026f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 1027f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 1028f5478dedSAntonio Nino Diaz 1029f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 1030f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 1031f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 1032f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 1033f5478dedSAntonio Nino Diaz 1034f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 1035c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 1036f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 1037f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 1038c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 1039c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 1040f5478dedSAntonio Nino Diaz 1041f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 1042c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 1043f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 1044f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1045f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1046c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1047c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 1048f5478dedSAntonio Nino Diaz 1049f5478dedSAntonio Nino Diaz /* 1050f5478dedSAntonio Nino Diaz * TTBR Definitions 1051f5478dedSAntonio Nino Diaz */ 1052f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 1053f5478dedSAntonio Nino Diaz 1054f5478dedSAntonio Nino Diaz /* 1055f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 1056f5478dedSAntonio Nino Diaz */ 1057f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 1058f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 1059f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 1060f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 1061f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 1062f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 1063f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 1064f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 1065f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 1066f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 1067f5478dedSAntonio Nino Diaz 1068f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1069f5478dedSAntonio Nino Diaz 1070f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 1071f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 1072f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 1073f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 1074f5478dedSAntonio Nino Diaz 1075f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 1076f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 1077f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 1078f5478dedSAntonio Nino Diaz 1079dd4f0885SVarun Wadekar /* Physical timer control macros */ 1080dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1081dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1082dd4f0885SVarun Wadekar 1083f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 1084f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 1085f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 1086f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 10871f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 10881f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 108930f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 1090f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 1091f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 1092f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1093f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1094f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1095f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 1096f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1097f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1098f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1099f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1100f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1101f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1102f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1103f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1104f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1105f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1106f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 11076d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1108f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1109f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1110f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1111f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1112f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1113f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1114f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1115f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1116f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 11171f461979SJustin Chadwell #define EC_BRK U(0x3c) 1118f5478dedSAntonio Nino Diaz 1119f5478dedSAntonio Nino Diaz /* 1120f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1121f5478dedSAntonio Nino Diaz * syndromes. 1122f5478dedSAntonio Nino Diaz */ 1123f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1124f5478dedSAntonio Nino Diaz 1125f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1126f5478dedSAntonio Nino Diaz 1127f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1128f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1129f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1130f5478dedSAntonio Nino Diaz 1131f5478dedSAntonio Nino Diaz /******************************************************************************* 1132f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1133f5478dedSAntonio Nino Diaz * instructions. 1134f5478dedSAntonio Nino Diaz ******************************************************************************/ 1135f5478dedSAntonio Nino Diaz 1136f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1137f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1138f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1139f5478dedSAntonio Nino Diaz 1140f5478dedSAntonio Nino Diaz /******************************************************************************* 1141f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1142f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1143f5478dedSAntonio Nino Diaz ******************************************************************************/ 1144f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1145f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1146f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1147f5478dedSAntonio Nino Diaz 1148f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1149f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1150f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1151f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1152f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1153f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1154f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1155f5478dedSAntonio Nino Diaz 1156f5478dedSAntonio Nino Diaz /******************************************************************************* 1157f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1158f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1159f5478dedSAntonio Nino Diaz ******************************************************************************/ 1160f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1161f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1162f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1163f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1164f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1165f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1166f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1167f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1168f5478dedSAntonio Nino Diaz 1169f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1170f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1171f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1172f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1173f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1174e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1175f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1176f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1177f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1178f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1179e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1180e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1181e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1182f5478dedSAntonio Nino Diaz 1183f5478dedSAntonio Nino Diaz /******************************************************************************* 1184f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1185f5478dedSAntonio Nino Diaz ******************************************************************************/ 1186f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1187f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1188f5478dedSAntonio Nino Diaz 1189f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1190f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1191f5478dedSAntonio Nino Diaz 1192f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1193f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1194f5478dedSAntonio Nino Diaz 1195f5478dedSAntonio Nino Diaz /******************************************************************************* 1196dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1197dc78e62dSjohpow01 ******************************************************************************/ 1198dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1199dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 120045c7328cSBoyan Karatotev #define SVCR S3_3_C4_C2_2 1201dc78e62dSjohpow01 1202dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 120345007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 120445007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 12059e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 120603d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 120703d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 12089e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 12099e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1210dc78e62dSjohpow01 1211dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1212dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 121303d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1214dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 121503d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1216dc78e62dSjohpow01 1217dc78e62dSjohpow01 /******************************************************************************* 1218f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1219f5478dedSAntonio Nino Diaz ******************************************************************************/ 1220f5478dedSAntonio Nino Diaz /* 1221f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1222f5478dedSAntonio Nino Diaz */ 1223f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1224f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1225f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1226f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1227f5478dedSAntonio Nino Diaz 1228f5478dedSAntonio Nino Diaz /* 1229f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1230f5478dedSAntonio Nino Diaz * 1231f5478dedSAntonio Nino Diaz * Cache Policy 1232f5478dedSAntonio Nino Diaz * WT: Write Through 1233f5478dedSAntonio Nino Diaz * WB: Write Back 1234f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1235f5478dedSAntonio Nino Diaz * 1236f5478dedSAntonio Nino Diaz * Transient Hint 1237f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1238f5478dedSAntonio Nino Diaz * TR: Transient 1239f5478dedSAntonio Nino Diaz * 1240f5478dedSAntonio Nino Diaz * Allocation Policy 1241f5478dedSAntonio Nino Diaz * RA: Read Allocate 1242f5478dedSAntonio Nino Diaz * WA: Write Allocate 1243f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1244f5478dedSAntonio Nino Diaz * NA: No Allocation 1245f5478dedSAntonio Nino Diaz */ 1246f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1247f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1248f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1249f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1250f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1251f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1252f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1253f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1254f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1255f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1256f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1257f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1258f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1259f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1260f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1261f5478dedSAntonio Nino Diaz 1262f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1263f5478dedSAntonio Nino Diaz 1264f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1265f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1266f5478dedSAntonio Nino Diaz 1267f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1268f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1269f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 127030655136SGovindraj Raja 127130655136SGovindraj Raja #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 127230655136SGovindraj Raja #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1273f5478dedSAntonio Nino Diaz 1274f5478dedSAntonio Nino Diaz /******************************************************************************* 1275f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1276f5478dedSAntonio Nino Diaz ******************************************************************************/ 1277f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1278f5478dedSAntonio Nino Diaz 1279f5478dedSAntonio Nino Diaz /******************************************************************************* 1280ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1281f5478dedSAntonio Nino Diaz ******************************************************************************/ 1282f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1283f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1284f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1285f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1286f5478dedSAntonio Nino Diaz 12879448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 12889448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1289f5478dedSAntonio Nino Diaz /******************************************************************************* 1290873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1291f5478dedSAntonio Nino Diaz ******************************************************************************/ 1292f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1293f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1294f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1295f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1296f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1297f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1298f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1299f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1300f5478dedSAntonio Nino Diaz 1301f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1302f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1303f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1304f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1305f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1306f5478dedSAntonio Nino Diaz 1307f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1308f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1309f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1310f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1311f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1312f5478dedSAntonio Nino Diaz 1313f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1314f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1315f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1316f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1317f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1318f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1319f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1320f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1321f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1322f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1323f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1324f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1325f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1326f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1327f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1328f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1329f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1330f5478dedSAntonio Nino Diaz 1331f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1332f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1333f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1334f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1335f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1336f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1337f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1338f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1339f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1340f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1341f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1342f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1343f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1344f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1345f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1346f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1347f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1348f5478dedSAntonio Nino Diaz 134933b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 135033b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 135133b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 135233b9be6dSChris Kay 135333b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 135433b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 135533b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 135633b9be6dSChris Kay 135733b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 135833b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 135933b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 136033b9be6dSChris Kay 136133b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 136233b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 136333b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 136433b9be6dSChris Kay 1365f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1366f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1367f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1368f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1369f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1370f3ccf036SAlexei Fedorov 1371f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 137281e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 137381e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1374f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1375f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1376f5478dedSAntonio Nino Diaz 1377f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1378f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1379edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1380537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1381edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1382537fa859SLouis Mayencourt 1383537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1384537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1385f5478dedSAntonio Nino Diaz 1386*c42aefd3SArvind Ram Prakash #define MPAMIDR_HAS_BW_CTRL_BIT (ULL(1) << 56) 1387f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1388f5478dedSAntonio Nino Diaz 1389*c42aefd3SArvind Ram Prakash /* MPAM_PE_BW_CTRL register definitions */ 1390*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2 S3_4_C10_C5_4 1391*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1392*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_ENABLED_BIT (ULL(1) << 62) 1393*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_HARDLIM_BIT (ULL(1) << 61) 1394*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBWIDR_EL1_BIT (ULL(1) << 52) 1395*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBW0_EL1_BIT (ULL(1) << 51) 1396*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBW1_EL1_BIT (ULL(1) << 50) 1397*c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBWSM_EL1_BIT (ULL(1) << 49) 1398*c42aefd3SArvind Ram Prakash 1399*c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3 S3_6_C10_C5_4 1400*c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1401*c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_ENABLED_BIT (ULL(1) << 62) 1402*c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_HARDLIM_BIT (ULL(1) << 61) 1403*c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_NTRAPLOWER_BIT (ULL(1) << 49) 1404*c42aefd3SArvind Ram Prakash 1405f5478dedSAntonio Nino Diaz /******************************************************************************* 1406873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1407873d4241Sjohpow01 ******************************************************************************/ 1408873d4241Sjohpow01 1409873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1410873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1411873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1412873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1413873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1414873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1415873d4241Sjohpow01 1416873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 141733b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 141833b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1419873d4241Sjohpow01 1420873d4241Sjohpow01 /* 1421873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1422873d4241Sjohpow01 * event counters. 1423873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1424873d4241Sjohpow01 */ 1425873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1426873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1427873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1428873d4241Sjohpow01 1429873d4241Sjohpow01 /* 1430873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1431873d4241Sjohpow01 * counters. 1432873d4241Sjohpow01 */ 1433873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1434873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1435873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1436873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1437873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1438873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1439873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1440873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1441873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1442873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1443873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1444873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1445873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1446873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1447873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1448873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1449873d4241Sjohpow01 1450873d4241Sjohpow01 /******************************************************************************* 145181c272b3SZelalem Aweke * Realm management extension register definitions 145281c272b3SZelalem Aweke ******************************************************************************/ 145381c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 145481c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 145581c272b3SZelalem Aweke 145678f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1457d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1458d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 145978f56ee7SAndre Przywara 146081c272b3SZelalem Aweke /******************************************************************************* 1461f5478dedSAntonio Nino Diaz * RAS system registers 1462f5478dedSAntonio Nino Diaz ******************************************************************************/ 1463f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1464f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1465f5478dedSAntonio Nino Diaz 1466f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1467f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1468f5478dedSAntonio Nino Diaz 1469f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1470f5478dedSAntonio Nino Diaz 1471f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1472f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1473f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1474f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1475f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1476f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1477f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1478f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1479f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1480f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1481f5478dedSAntonio Nino Diaz 1482af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1483af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1484f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1485f5478dedSAntonio Nino Diaz 1486f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1487f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1488f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1489f5478dedSAntonio Nino Diaz 1490f5478dedSAntonio Nino Diaz /******************************************************************************* 1491f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1492f5478dedSAntonio Nino Diaz ******************************************************************************/ 14935283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 14945283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 14955283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 14965283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 14975283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 14985283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 14995283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 15005283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1501f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 15025283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1503f5478dedSAntonio Nino Diaz 1504f5478dedSAntonio Nino Diaz /******************************************************************************* 1505f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1506f5478dedSAntonio Nino Diaz ******************************************************************************/ 1507f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1508f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1509f5478dedSAntonio Nino Diaz 15108074448fSJohn Tsichritzis /******************************************************************************* 15118074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 15128074448fSJohn Tsichritzis ******************************************************************************/ 15138074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 15148074448fSJohn Tsichritzis 15159dd94382SJustin Chadwell /******************************************************************************* 15169dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 15179dd94382SJustin Chadwell ******************************************************************************/ 15189dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 15199dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 15209dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 15219dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 15229dd94382SJustin Chadwell 152333c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 152433c665aeSHarrison Mutai 15259cf7f355SMadhukar Pappireddy /******************************************************************************* 15261ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 15271ae75529SAndre Przywara ******************************************************************************/ 15281ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 15291ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 15301ae75529SAndre Przywara 15311ae75529SAndre Przywara /******************************************************************************* 1532cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1533cb4ec47bSjohpow01 ******************************************************************************/ 1534cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1535ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1536ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1537ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1538ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1539ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1540ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1541ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1542cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1543cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1544cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1545cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1546cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1547ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1548cb4ec47bSjohpow01 1549cb4ec47bSjohpow01 /******************************************************************************* 15504a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 15514a530b4cSJuan Pablo Conde ******************************************************************************/ 15524a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 15534a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 15544a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 15554a530b4cSJuan Pablo Conde 15564a530b4cSJuan Pablo Conde /******************************************************************************* 1557ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1558d3331603SMark Brown ******************************************************************************/ 1559ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1560d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1561d3331603SMark Brown 1562d3331603SMark Brown /******************************************************************************* 1563ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1564062b6c6bSMark Brown ******************************************************************************/ 1565062b6c6bSMark Brown 1566ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1567062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1568ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1569062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1570ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1571062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1572062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1573ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1574062b6c6bSMark Brown 1575062b6c6bSMark Brown /******************************************************************************* 1576688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1577688ab57bSMark Brown ******************************************************************************/ 1578688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1579688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 158030f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1581d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1582d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1583d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 158430f05b4fSManish Pandey 158530f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1586688ab57bSMark Brown 1587688ab57bSMark Brown /******************************************************************************* 1588d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1589d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1590d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1591d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1592d6c76e6cSMadhukar Pappireddy 1593d6c76e6cSMadhukar Pappireddy /******************************************************************************* 15946d0433f0SJayanth Dodderi Chidanand * FEAT_THE - Translation Hardening Extension Registers 15956d0433f0SJayanth Dodderi Chidanand ******************************************************************************/ 15966d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1 S3_0_C13_C0_6 15976d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1 S3_0_C13_C0_3 15986d0433f0SJayanth Dodderi Chidanand 15996d0433f0SJayanth Dodderi Chidanand /******************************************************************************* 16004ec4e545SJayanth Dodderi Chidanand * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 16014ec4e545SJayanth Dodderi Chidanand ******************************************************************************/ 1602025b1b81SJohn Powell #define SCTLR2_EL3 S3_6_C1_C0_3 16034ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2 S3_4_C1_C0_3 16044ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1 S3_0_C1_C0_3 16054ec4e545SJayanth Dodderi Chidanand 16064ec4e545SJayanth Dodderi Chidanand /******************************************************************************* 160741ae0473SSona Mathew * FEAT_BRBE - Branch Record Buffer Extension Registers 160841ae0473SSona Mathew ******************************************************************************/ 160941ae0473SSona Mathew #define BRBCR_EL2 S2_4_C9_C0_0 161041ae0473SSona Mathew 161141ae0473SSona Mathew /******************************************************************************* 161219d52a83SAndre Przywara * FEAT_LS64_ACCDATA - LoadStore64B with status data 161319d52a83SAndre Przywara ******************************************************************************/ 161419d52a83SAndre Przywara #define ACCDATA_EL1 S3_0_C13_C0_5 161519d52a83SAndre Przywara 161619d52a83SAndre Przywara /******************************************************************************* 16179cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 16189cf7f355SMadhukar Pappireddy ******************************************************************************/ 1619d52ff2b3SArvind Ram Prakash #define CLUSTERPWRDN_EL1 S3_0_C15_C3_6 16209cf7f355SMadhukar Pappireddy 1621a57e18e4SArvind Ram Prakash /******************************************************************************* 1622a57e18e4SArvind Ram Prakash * FEAT_FPMR - Floating point Mode Register 1623a57e18e4SArvind Ram Prakash ******************************************************************************/ 1624a57e18e4SArvind Ram Prakash #define FPMR S3_3_C4_C4_2 1625a57e18e4SArvind Ram Prakash 16269cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 16279cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 16289cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 16299cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1630278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 16319cf7f355SMadhukar Pappireddy 163268120783SChris Kay /******************************************************************************* 163368120783SChris Kay * Definitions for CPU Power/Performance Management registers 163468120783SChris Kay ******************************************************************************/ 163568120783SChris Kay 163668120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 16372590e819SBoyan Karatotev #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 163868120783SChris Kay 163968120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 16402590e819SBoyan Karatotev #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 164168120783SChris Kay 1642387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1643387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1644387b8801SAndre Przywara 1645f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1646f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1647f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1648f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1649f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1650f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1651f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1652f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1653f99a69c3SArvind Ram Prakash 1654f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1655f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1656f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1657f99a69c3SArvind Ram Prakash 1658f801fdc2STushar Khandelwal /******************************************************************************* 1659f801fdc2STushar Khandelwal * FEAT_MEC - Memory Encryption Contexts 1660f801fdc2STushar Khandelwal ******************************************************************************/ 1661f801fdc2STushar Khandelwal #define MECIDR_EL2 S3_4_C10_C8_7 1662f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1663f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1664f801fdc2STushar Khandelwal 16654274b526SArvind Ram Prakash /****************************************************************************** 16664274b526SArvind Ram Prakash * FEAT_FGWTE3 - Fine Grained Write Trap 16674274b526SArvind Ram Prakash ******************************************************************************/ 16684274b526SArvind Ram Prakash #define FGWTE3_EL3 S3_6_C1_C1_5 16694274b526SArvind Ram Prakash 16704274b526SArvind Ram Prakash /* FGWTE3_EL3 Defintions */ 16714274b526SArvind Ram Prakash #define FGWTE3_EL3_VBAR_EL3_BIT (U(1) << 21) 16724274b526SArvind Ram Prakash #define FGWTE3_EL3_TTBR0_EL3_BIT (U(1) << 20) 16734274b526SArvind Ram Prakash #define FGWTE3_EL3_TPIDR_EL3_BIT (U(1) << 19) 16744274b526SArvind Ram Prakash #define FGWTE3_EL3_TCR_EL3_BIT (U(1) << 18) 16754274b526SArvind Ram Prakash #define FGWTE3_EL3_SPMROOTCR_EL3_BIT (U(1) << 17) 16764274b526SArvind Ram Prakash #define FGWTE3_EL3_SCTLR2_EL3_BIT (U(1) << 16) 16774274b526SArvind Ram Prakash #define FGWTE3_EL3_SCTLR_EL3_BIT (U(1) << 15) 16784274b526SArvind Ram Prakash #define FGWTE3_EL3_PIR_EL3_BIT (U(1) << 14) 16794274b526SArvind Ram Prakash #define FGWTE3_EL3_MECID_RL_A_EL3_BIT (U(1) << 12) 16804274b526SArvind Ram Prakash #define FGWTE3_EL3_MAIR2_EL3_BIT (U(1) << 10) 16814274b526SArvind Ram Prakash #define FGWTE3_EL3_MAIR_EL3_BIT (U(1) << 9) 16824274b526SArvind Ram Prakash #define FGWTE3_EL3_GPTBR_EL3_BIT (U(1) << 8) 16834274b526SArvind Ram Prakash #define FGWTE3_EL3_GPCCR_EL3_BIT (U(1) << 7) 16844274b526SArvind Ram Prakash #define FGWTE3_EL3_GCSPR_EL3_BIT (U(1) << 6) 16854274b526SArvind Ram Prakash #define FGWTE3_EL3_GCSCR_EL3_BIT (U(1) << 5) 16864274b526SArvind Ram Prakash #define FGWTE3_EL3_AMAIR2_EL3_BIT (U(1) << 4) 16874274b526SArvind Ram Prakash #define FGWTE3_EL3_AMAIR_EL3_BIT (U(1) << 3) 16884274b526SArvind Ram Prakash #define FGWTE3_EL3_AFSR1_EL3_BIT (U(1) << 2) 16894274b526SArvind Ram Prakash #define FGWTE3_EL3_AFSR0_EL3_BIT (U(1) << 1) 16904274b526SArvind Ram Prakash #define FGWTE3_EL3_ACTLR_EL3_BIT (U(1) << 0) 16914274b526SArvind Ram Prakash 16924274b526SArvind Ram Prakash #define FGWTE3_EL3_EARLY_INIT_VAL ( \ 16934274b526SArvind Ram Prakash FGWTE3_EL3_VBAR_EL3_BIT | \ 16944274b526SArvind Ram Prakash FGWTE3_EL3_TTBR0_EL3_BIT | \ 16954274b526SArvind Ram Prakash FGWTE3_EL3_SPMROOTCR_EL3_BIT | \ 16964274b526SArvind Ram Prakash FGWTE3_EL3_SCTLR2_EL3_BIT | \ 16974274b526SArvind Ram Prakash FGWTE3_EL3_PIR_EL3_BIT | \ 16984274b526SArvind Ram Prakash FGWTE3_EL3_MECID_RL_A_EL3_BIT | \ 16994274b526SArvind Ram Prakash FGWTE3_EL3_MAIR2_EL3_BIT | \ 17004274b526SArvind Ram Prakash FGWTE3_EL3_MAIR_EL3_BIT | \ 17014274b526SArvind Ram Prakash FGWTE3_EL3_GPTBR_EL3_BIT | \ 17024274b526SArvind Ram Prakash FGWTE3_EL3_GPCCR_EL3_BIT | \ 17034274b526SArvind Ram Prakash FGWTE3_EL3_GCSPR_EL3_BIT | \ 17044274b526SArvind Ram Prakash FGWTE3_EL3_GCSCR_EL3_BIT | \ 17054274b526SArvind Ram Prakash FGWTE3_EL3_AMAIR2_EL3_BIT | \ 17064274b526SArvind Ram Prakash FGWTE3_EL3_AMAIR_EL3_BIT | \ 17074274b526SArvind Ram Prakash FGWTE3_EL3_AFSR1_EL3_BIT | \ 17084274b526SArvind Ram Prakash FGWTE3_EL3_AFSR0_EL3_BIT) 17094274b526SArvind Ram Prakash 17104274b526SArvind Ram Prakash #if HW_ASSISTED_COHERENCY 17114274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT FGWTE3_EL3_SCTLR_EL3_BIT | 17124274b526SArvind Ram Prakash #else 17134274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT 17144274b526SArvind Ram Prakash #endif 17154274b526SArvind Ram Prakash 17164274b526SArvind Ram Prakash #if !(CRASH_REPORTING) 17174274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT FGWTE3_EL3_TPIDR_EL3_BIT | 17184274b526SArvind Ram Prakash #else 17194274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT 17204274b526SArvind Ram Prakash #endif 17214274b526SArvind Ram Prakash 17224274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_VAL ( \ 17234274b526SArvind Ram Prakash FGWTE3_EL3_EARLY_INIT_VAL | \ 17244274b526SArvind Ram Prakash FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT \ 17254274b526SArvind Ram Prakash FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT \ 17264274b526SArvind Ram Prakash FGWTE3_EL3_TCR_EL3_BIT | \ 17274274b526SArvind Ram Prakash FGWTE3_EL3_ACTLR_EL3_BIT) 17284274b526SArvind Ram Prakash 1729f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1730