1f5478dedSAntonio Nino Diaz /* 2ed804406SRohit Mathew * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 79f5478dedSAntonio Nino Diaz ******************************************************************************/ 80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 82dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 85f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 87f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 88f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 89f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 91f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 92f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 93f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 94f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 95f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 96f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 97f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 98f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 99f5478dedSAntonio Nino Diaz 100f5478dedSAntonio Nino Diaz /******************************************************************************* 10128f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 10228f39f02SMax Shvetsov ******************************************************************************/ 10328f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 10428f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 10528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 10628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 10728f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 10828f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 10928f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 11028f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 11128f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 112e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 113e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 114e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 115e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 116e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 117e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 118e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 119e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 12028f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1212825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 122d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1232825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1242825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 125ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 126ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 12728f39f02SMax Shvetsov 12828f39f02SMax Shvetsov /******************************************************************************* 129f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 130f5478dedSAntonio Nino Diaz ******************************************************************************/ 131f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 132e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 133f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 134f5478dedSAntonio Nino Diaz 135f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 136f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 137f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 138f5478dedSAntonio Nino Diaz 139f5478dedSAntonio Nino Diaz /******************************************************************************* 140f5478dedSAntonio Nino Diaz * System register bit definitions 141f5478dedSAntonio Nino Diaz ******************************************************************************/ 142f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 143f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 144f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 145ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 146f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 147f5478dedSAntonio Nino Diaz 148f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 149f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 150f5478dedSAntonio Nino Diaz 151f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 152f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 153f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 154bd393704SAmbroise Vincent #if ERRATA_A53_827319 155bd393704SAmbroise Vincent #define DCCSW DCCISW 156bd393704SAmbroise Vincent #else 157f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 158bd393704SAmbroise Vincent #endif 159f5478dedSAntonio Nino Diaz 160f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1656a0da736SJayanth Dodderi Chidanand 166f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 167f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 168873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0) 1696a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 170873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 1716a0da736SJayanth Dodderi Chidanand 172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 1736a0da736SJayanth Dodderi Chidanand 174e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 175e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 176e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 1776a0da736SJayanth Dodderi Chidanand 178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 1806a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1) 1810c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 1826a0da736SJayanth Dodderi Chidanand 1830376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 184db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 1856a0da736SJayanth Dodderi Chidanand 186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 187f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 1886a0da736SJayanth Dodderi Chidanand 189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 190f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 1936a0da736SJayanth Dodderi Chidanand 194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 195f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 196f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 1976a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2) 1986a0da736SJayanth Dodderi Chidanand 19981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 20081c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 20181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 20281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0) 20381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1 U(1) 204f5478dedSAntonio Nino Diaz 2056a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2066a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2076a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0) 2086a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2096a0da736SJayanth Dodderi Chidanand 210e290a8fcSAlexei Fedorov /* Exception level handling */ 211f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 212f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 213f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 214f5478dedSAntonio Nino Diaz 2152031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2162031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2172031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2182031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1) 2192031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2205de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2215de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2225de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1) 2235de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2242031d616SManish V Badarkhe 225e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 226e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 227e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2286a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1) 2296a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0) 230f5478dedSAntonio Nino Diaz 231813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 232813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 233813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 234813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1) 235813524eaSManish V Badarkhe 2360063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2370063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2380063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2390063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1) 2400063dd17SJavier Almansa Sobrino 241744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 242744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 243744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 244744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SUPPORTED ULL(1) 245744ad974Sjohpow01 2467c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2477c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2487c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2497c802c71STomas Pilar 250f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2515283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 2526a0da736SJayanth Dodderi Chidanand 253f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 2545283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 255f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 2565283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 2576a0da736SJayanth Dodderi Chidanand 258f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 2595283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 260f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2615283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 262f5478dedSAntonio Nino Diaz 2636a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT U(36) 2646a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK ULL(0xf) 2656a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1) 2666a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0) 2676a0da736SJayanth Dodderi Chidanand 2689ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 2699ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 2709ff5f754SJuan Pablo Conde 2719ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 2729ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 2739ff5f754SJuan Pablo Conde 2749ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 2759ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 2769ff5f754SJuan Pablo Conde 2772559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 2782559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 2792559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 2802559b2c8SAntonio Nino Diaz 281f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 282f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 283f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 284f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 285f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 286f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 287f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 288f5478dedSAntonio Nino Diaz 28929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 29029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 29129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 29229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 29329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 29429d0ee54SJimmy Brisson 295110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 296110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 297110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 298110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 299110ee433SJimmy Brisson 300f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 301f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 302f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 303*bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1) 304f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 305f5478dedSAntonio Nino Diaz 306f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 307f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 308f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 309f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 310f5478dedSAntonio Nino Diaz 311f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 312f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 313f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 314f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 315*bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2) 316f5478dedSAntonio Nino Diaz 3176cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3186cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3196cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3206cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 3216cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 3226cac724dSjohpow01 323a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 324a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 325a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0) 326a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1) 327a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2) 328a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3) 329a83103c8SAlexei Fedorov 33037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 33137596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 33237596fcbSDaniel Boulby 333cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 334cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 335cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1) 336cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0) 337cb4ec47bSjohpow01 3382559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3392559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 340cedfa04bSSathees Balya 341cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 342cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 343cedfa04bSSathees Balya 344d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 345d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 346d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 347d0ec1cc4Sjohpow01 3482559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 3492559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 3502559b2c8SAntonio Nino Diaz 3516a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 3526a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 3536a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0) 3546a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1) 3556a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2) 3566a0da736SJayanth Dodderi Chidanand 357d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 358d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 359d3331603SMark Brown 360062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 361062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 362062b6c6bSMark Brown 363062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 364062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 365062b6c6bSMark Brown 366062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 367062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 368062b6c6bSMark Brown 369062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 370062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 371062b6c6bSMark Brown 372d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 373d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 374d3331603SMark Brown 375f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 376688ab57bSMark Brown #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 377688ab57bSMark Brown #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 378688ab57bSMark Brown 379f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 380f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 381f5478dedSAntonio Nino Diaz 382f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 383f5478dedSAntonio Nino Diaz 3849fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 3859fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 3869fc59639SAlexei Fedorov 3879fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 3889fc59639SAlexei Fedorov 389b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 390b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 391b7e398d6SSoby Mathew 392ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 393ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 394ff86e0b4SJuan Pablo Conde 395ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1) 396ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0) 397ff86e0b4SJuan Pablo Conde 3986503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 3996503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 4006503ff29SAndre Przywara 4010563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 4020563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 4030563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 4040563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 4050563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 4060563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 4070563ab08SAlexei Fedorov /* 4080563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 4090563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 4100563ab08SAlexei Fedorov */ 4110563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 412b7e398d6SSoby Mathew 413dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 414dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 415dbcc44a1SAlexei Fedorov 416dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 417dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 41845007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0) 41945007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1) 42003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2) 421dc78e62dSjohpow01 422f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 423f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 424f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 425f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 426f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 427f5478dedSAntonio Nino Diaz 428f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 429f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 430f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 431f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 432f5478dedSAntonio Nino Diaz 4333443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 4343443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 435a83103c8SAlexei Fedorov 436f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 437f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 438f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 439f5478dedSAntonio Nino Diaz 440f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 441f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 442f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 443f5478dedSAntonio Nino Diaz 444f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 445f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 446f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 447f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 448f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 449f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 450a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 451f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 452f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 453f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 454a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 455a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 456f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 457c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 458f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 459f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 460f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 461f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 462f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 463a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 4645f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 465a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 466a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 467f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 468f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 469f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 470c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 471a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 472a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 473c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 4745283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 4759fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 4769fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 4779fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 478a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 479a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 480a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 481dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 482a83103c8SAlexei Fedorov 483a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 484a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 485a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 486a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 487a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 488a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 489a83103c8SAlexei Fedorov /* 490a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 491a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 492a83103c8SAlexei Fedorov */ 493a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 494a83103c8SAlexei Fedorov 495a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 496a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 497a83103c8SAlexei Fedorov 498a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 499a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 500a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 501a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 502a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 503a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 504a83103c8SAlexei Fedorov /* 505a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 506a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 507a83103c8SAlexei Fedorov */ 508a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 509a83103c8SAlexei Fedorov 510a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 511a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 51237596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 51337596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 514a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 515a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 516a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 517a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 518a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 519a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 520a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 521f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 522f5478dedSAntonio Nino Diaz 523a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 524f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 525d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 526d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 527d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 52803d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 52903d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 530f5478dedSAntonio Nino Diaz 531f5478dedSAntonio Nino Diaz /* SCR definitions */ 532f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 53381c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 53481c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 53581c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 5366cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 5376cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 538062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 539d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 540ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 541688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 542cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 543dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT U(41) 544dc78e62dSjohpow01 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 545a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 546a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 5476cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 548d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 549d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 550d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 55177c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 552d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 553d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 554d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 555d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 556d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 557d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 558d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 559d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 560d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 561d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 562d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 563d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 564d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 565d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 566d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 567d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 568dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 569f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 570f5478dedSAntonio Nino Diaz 571f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 57212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 57312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 57412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 575744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 576744ad974Sjohpow01 #define MDCR_SBRBE_MASK ULL(0x3) 57740ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 57840ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 57940ff9074SManish V Badarkhe #define MDCR_NSTBE (ULL(1) << 26) 5800063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 58112f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 582e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 58312f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 58412f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 58512f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 58612f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 587e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 588e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 589f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 590ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 591ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 592ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 593f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 594ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 595ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 596ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 597ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 598ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL ULL(0x0) 599f5478dedSAntonio Nino Diaz 600f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 6010063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 602e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP (U(1) << 26) 60340ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 60440ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 605e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD (U(1) << 23) 606e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 607e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD (U(1) << 17) 608f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 609f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 610f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 611f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 612f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 613f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 614f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 615f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 616f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 617f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 618f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 619f5478dedSAntonio Nino Diaz 620f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 621f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 622f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 623f5478dedSAntonio Nino Diaz 624f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 625f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 626f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 627f5478dedSAntonio Nino Diaz 628f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 629f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 630f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 631f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 632f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 633f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 634f5478dedSAntonio Nino Diaz 635f5478dedSAntonio Nino Diaz /* HCR definitions */ 6365fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 63733b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 63833b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 6395fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 640f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 641f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 64245aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 6435fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 644f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 645f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 646f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 6475fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 6485fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 649f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 650f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 651f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 652f5478dedSAntonio Nino Diaz 653f5478dedSAntonio Nino Diaz /* ISR definitions */ 654f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 655f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 656f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 657f5478dedSAntonio Nino Diaz 658f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 659f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 660f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 661f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 662f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 663f5478dedSAntonio Nino Diaz 664f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 665f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 666f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 667f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 668f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 669f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 670f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 671f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 672f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 673f5478dedSAntonio Nino Diaz 674f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 675f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 67633b9be6dSChris Kay #define TAM_SHIFT U(30) 67733b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 678f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 679dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 680f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 681f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 682dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 683dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 684f5478dedSAntonio Nino Diaz 685f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 686f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 687f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 68833b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 68933b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 690dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 691dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 692f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 693dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 694f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 695f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 696f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 697f5478dedSAntonio Nino Diaz 69828bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 69928bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 70028bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 70128bbbf3bSManish Pandey 702f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 703f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 704f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 705f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 706f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 707f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 708f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 709f5478dedSAntonio Nino Diaz 710f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 711f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 712f5478dedSAntonio Nino Diaz 713f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 714f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 715f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 716f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 717f5478dedSAntonio Nino Diaz 718f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 719f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 720f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 721f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 722f5478dedSAntonio Nino Diaz 723f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 724f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 725f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 726f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 72777c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 728f5478dedSAntonio Nino Diaz 729b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 730b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 731b4292bc6SAlexei Fedorov 73237596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 73337596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 73437596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 73537596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 73637596fcbSDaniel Boulby 73737596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 73837596fcbSDaniel Boulby 73937596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 74037596fcbSDaniel Boulby 74137596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 742c250cc3bSJohn Tsichritzis 743f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 744f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 745f5478dedSAntonio Nino Diaz 746f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 747f5478dedSAntonio Nino Diaz 748f5478dedSAntonio Nino Diaz /* 749f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 750f5478dedSAntonio Nino Diaz */ 751f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 752f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 753f5478dedSAntonio Nino Diaz 754f5478dedSAntonio Nino Diaz /* 755f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 756f5478dedSAntonio Nino Diaz */ 757f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 758f5478dedSAntonio Nino Diaz 759f5478dedSAntonio Nino Diaz /* 7601b491eeaSElyes Haouas * TCR definitions 761f5478dedSAntonio Nino Diaz */ 762f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 763f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 764f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 765f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 766f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 767f5478dedSAntonio Nino Diaz 768f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 769f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 770cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 771f5478dedSAntonio Nino Diaz 7726de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 7736de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 7746de6965bSAntonio Nino Diaz 775f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 776f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 777f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 778f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 779f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 780f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 781f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 782f5478dedSAntonio Nino Diaz 783f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 784f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 785f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 786f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 787f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 788f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 789f5478dedSAntonio Nino Diaz 790f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 791f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 792f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 793f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 794f5478dedSAntonio Nino Diaz 795f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 796f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 797f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 798f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 799f5478dedSAntonio Nino Diaz 800f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 801f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 802f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 803f5478dedSAntonio Nino Diaz 8046de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 8056de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 8066de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 8076de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 8086de6965bSAntonio Nino Diaz 8096de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 8106de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 8116de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 8126de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 8136de6965bSAntonio Nino Diaz 8146de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 8156de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 8166de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 8176de6965bSAntonio Nino Diaz 818f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 819f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 820f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 821f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 822f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 823f5478dedSAntonio Nino Diaz 8246de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 8256de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 8266de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 8276de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 8286de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 8296de6965bSAntonio Nino Diaz 830f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 831f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 832f5478dedSAntonio Nino Diaz 833f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 834f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 835f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 836f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 837f5478dedSAntonio Nino Diaz 838f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 839f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 840f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 841f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 842f5478dedSAntonio Nino Diaz 843f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 844f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 845b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 846f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 847f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 848f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 849f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 850f5478dedSAntonio Nino Diaz 851f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 852f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 853f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 854f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 855f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 856f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 857f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 858f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 859f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 860f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 861f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 862f5478dedSAntonio Nino Diaz 863f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 864f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 865f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 866f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 867f5478dedSAntonio Nino Diaz 868f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 869c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 870f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 871f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 872c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 873c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 874f5478dedSAntonio Nino Diaz 875f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 876c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 877f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 878f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 879f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 880c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 881c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 882f5478dedSAntonio Nino Diaz 883f5478dedSAntonio Nino Diaz /* 884f5478dedSAntonio Nino Diaz * TTBR Definitions 885f5478dedSAntonio Nino Diaz */ 886f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 887f5478dedSAntonio Nino Diaz 888f5478dedSAntonio Nino Diaz /* 889f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 890f5478dedSAntonio Nino Diaz */ 891f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 892f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 893f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 894f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 895f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 896f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 897f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 898f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 899f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 900f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 901f5478dedSAntonio Nino Diaz 902f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 903f5478dedSAntonio Nino Diaz 904f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 905f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 906f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 907f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 908f5478dedSAntonio Nino Diaz 909f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 910f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 911f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 912f5478dedSAntonio Nino Diaz 913dd4f0885SVarun Wadekar /* Physical timer control macros */ 914dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 915dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 916dd4f0885SVarun Wadekar 917f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 918f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 919f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 920f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 9211f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 9221f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 923f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 924f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 925f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 926f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 927f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 928f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 929f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 930f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 931f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 932f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 933f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 934f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 935f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 936f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 937f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 938f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 939f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 940f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 941f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 942f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 943f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 944f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 945f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 946f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 947f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 948f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 9491f461979SJustin Chadwell #define EC_BRK U(0x3c) 950f5478dedSAntonio Nino Diaz 951f5478dedSAntonio Nino Diaz /* 952f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 953f5478dedSAntonio Nino Diaz * syndromes. 954f5478dedSAntonio Nino Diaz */ 955f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 956f5478dedSAntonio Nino Diaz 957f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 958f5478dedSAntonio Nino Diaz 959f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 960f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 961f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 962f5478dedSAntonio Nino Diaz 963f5478dedSAntonio Nino Diaz /******************************************************************************* 964f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 965f5478dedSAntonio Nino Diaz * instructions. 966f5478dedSAntonio Nino Diaz ******************************************************************************/ 967f5478dedSAntonio Nino Diaz 968f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 969f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 970f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 971f5478dedSAntonio Nino Diaz 972f5478dedSAntonio Nino Diaz /******************************************************************************* 973f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 974f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 975f5478dedSAntonio Nino Diaz ******************************************************************************/ 976f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 977f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 978f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 979f5478dedSAntonio Nino Diaz 980f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 981f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 982f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 983f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 984f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 985f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 986f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 987f5478dedSAntonio Nino Diaz 988f5478dedSAntonio Nino Diaz /******************************************************************************* 989f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 990f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 991f5478dedSAntonio Nino Diaz ******************************************************************************/ 992f5478dedSAntonio Nino Diaz /* Physical Count register. */ 993f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 994f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 995f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 996f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 997f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 998f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 999f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1000f5478dedSAntonio Nino Diaz 1001f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1002f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1003f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1004f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1005f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1006e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1007f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1008f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1009f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1010f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1011e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1012e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1013e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1014f5478dedSAntonio Nino Diaz 1015f5478dedSAntonio Nino Diaz /******************************************************************************* 1016f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1017f5478dedSAntonio Nino Diaz ******************************************************************************/ 1018f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1019f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1020f5478dedSAntonio Nino Diaz 1021f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1022f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1023f5478dedSAntonio Nino Diaz 1024f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1025f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1026f5478dedSAntonio Nino Diaz 1027f5478dedSAntonio Nino Diaz /******************************************************************************* 1028dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1029dc78e62dSjohpow01 ******************************************************************************/ 1030dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1031dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 1032dc78e62dSjohpow01 1033dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 103445007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 103545007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 103645007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED U(0x1) 103703d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 103803d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 103903d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED ULL(0x0) 104003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED ULL(0x1) 1041dc78e62dSjohpow01 1042dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1043dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 104403d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1045dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 104603d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1047dc78e62dSjohpow01 1048dc78e62dSjohpow01 /******************************************************************************* 1049f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1050f5478dedSAntonio Nino Diaz ******************************************************************************/ 1051f5478dedSAntonio Nino Diaz /* 1052f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1053f5478dedSAntonio Nino Diaz */ 1054f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1055f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1056f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1057f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1058f5478dedSAntonio Nino Diaz 1059f5478dedSAntonio Nino Diaz /* 1060f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1061f5478dedSAntonio Nino Diaz * 1062f5478dedSAntonio Nino Diaz * Cache Policy 1063f5478dedSAntonio Nino Diaz * WT: Write Through 1064f5478dedSAntonio Nino Diaz * WB: Write Back 1065f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1066f5478dedSAntonio Nino Diaz * 1067f5478dedSAntonio Nino Diaz * Transient Hint 1068f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1069f5478dedSAntonio Nino Diaz * TR: Transient 1070f5478dedSAntonio Nino Diaz * 1071f5478dedSAntonio Nino Diaz * Allocation Policy 1072f5478dedSAntonio Nino Diaz * RA: Read Allocate 1073f5478dedSAntonio Nino Diaz * WA: Write Allocate 1074f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1075f5478dedSAntonio Nino Diaz * NA: No Allocation 1076f5478dedSAntonio Nino Diaz */ 1077f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1078f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1079f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1080f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1081f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1082f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1083f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1084f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1085f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1086f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1087f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1088f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1089f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1090f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1091f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1092f5478dedSAntonio Nino Diaz 1093f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1094f5478dedSAntonio Nino Diaz 1095f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1096f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1097f5478dedSAntonio Nino Diaz 1098f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1099f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1100f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 1101f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 1102f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1103f5478dedSAntonio Nino Diaz 1104f5478dedSAntonio Nino Diaz /******************************************************************************* 1105f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1106f5478dedSAntonio Nino Diaz ******************************************************************************/ 1107f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1108f5478dedSAntonio Nino Diaz 1109f5478dedSAntonio Nino Diaz /******************************************************************************* 1110ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1111f5478dedSAntonio Nino Diaz ******************************************************************************/ 1112f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1113f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1114f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1115f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1116f5478dedSAntonio Nino Diaz 11179448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 11189448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1119f5478dedSAntonio Nino Diaz /******************************************************************************* 1120873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1121f5478dedSAntonio Nino Diaz ******************************************************************************/ 1122f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1123f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1124f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1125f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1126f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1127f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1128f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1129f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1130f5478dedSAntonio Nino Diaz 1131f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1132f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1133f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1134f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1135f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1136f5478dedSAntonio Nino Diaz 1137f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1138f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1139f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1140f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1141f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1142f5478dedSAntonio Nino Diaz 1143f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1144f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1145f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1146f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1147f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1148f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1149f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1150f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1151f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1152f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1153f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1154f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1155f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1156f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1157f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1158f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1159f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1160f5478dedSAntonio Nino Diaz 1161f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1162f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1163f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1164f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1165f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1166f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1167f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1168f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1169f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1170f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1171f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1172f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1173f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1174f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1175f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1176f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1177f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1178f5478dedSAntonio Nino Diaz 117933b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 118033b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 118133b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 118233b9be6dSChris Kay 118333b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 118433b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 118533b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 118633b9be6dSChris Kay 118733b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 118833b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 118933b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 119033b9be6dSChris Kay 119133b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 119233b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 119333b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 119433b9be6dSChris Kay 1195f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1196f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1197f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1198f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1199f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1200f3ccf036SAlexei Fedorov 1201f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 120281e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 120381e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1204f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1205f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1206f5478dedSAntonio Nino Diaz 1207f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1208f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1209537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1210537fa859SLouis Mayencourt 1211537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1212537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1213f5478dedSAntonio Nino Diaz 1214f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1215f5478dedSAntonio Nino Diaz 1216f5478dedSAntonio Nino Diaz /******************************************************************************* 1217873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1218873d4241Sjohpow01 ******************************************************************************/ 1219873d4241Sjohpow01 1220873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1221873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1222873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1223873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1224873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1225873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1226873d4241Sjohpow01 1227873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 122833b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 122933b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1230873d4241Sjohpow01 1231873d4241Sjohpow01 /* 1232873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1233873d4241Sjohpow01 * event counters. 1234873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1235873d4241Sjohpow01 */ 1236873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1237873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1238873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1239873d4241Sjohpow01 1240873d4241Sjohpow01 /* 1241873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1242873d4241Sjohpow01 * counters. 1243873d4241Sjohpow01 */ 1244873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1245873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1246873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1247873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1248873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1249873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1250873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1251873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1252873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1253873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1254873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1255873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1256873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1257873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1258873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1259873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1260873d4241Sjohpow01 1261873d4241Sjohpow01 /******************************************************************************* 126281c272b3SZelalem Aweke * Realm management extension register definitions 126381c272b3SZelalem Aweke ******************************************************************************/ 126481c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 126581c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 126681c272b3SZelalem Aweke 126778f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 126878f56ee7SAndre Przywara 126981c272b3SZelalem Aweke /******************************************************************************* 1270f5478dedSAntonio Nino Diaz * RAS system registers 1271f5478dedSAntonio Nino Diaz ******************************************************************************/ 1272f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1273f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1274f5478dedSAntonio Nino Diaz 1275f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1276f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1277f5478dedSAntonio Nino Diaz 1278f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1279f5478dedSAntonio Nino Diaz 1280f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1281f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1282f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1283f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1284f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1285f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1286f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1287f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1288f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1289f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1290f5478dedSAntonio Nino Diaz 1291af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1292af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1293f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1294f5478dedSAntonio Nino Diaz 1295f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1296f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1297f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1298f5478dedSAntonio Nino Diaz 1299f5478dedSAntonio Nino Diaz /******************************************************************************* 1300f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1301f5478dedSAntonio Nino Diaz ******************************************************************************/ 13025283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 13035283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 13045283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 13055283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 13065283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 13075283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 13085283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 13095283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1310f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 13115283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1312f5478dedSAntonio Nino Diaz 1313f5478dedSAntonio Nino Diaz /******************************************************************************* 1314f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1315f5478dedSAntonio Nino Diaz ******************************************************************************/ 1316f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1317f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1318f5478dedSAntonio Nino Diaz 13198074448fSJohn Tsichritzis /******************************************************************************* 13208074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 13218074448fSJohn Tsichritzis ******************************************************************************/ 13228074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 13238074448fSJohn Tsichritzis 13249dd94382SJustin Chadwell /******************************************************************************* 13259dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 13269dd94382SJustin Chadwell ******************************************************************************/ 13279dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 13289dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 13299dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 13309dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 13319dd94382SJustin Chadwell 13329cf7f355SMadhukar Pappireddy /******************************************************************************* 13331ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 13341ae75529SAndre Przywara ******************************************************************************/ 13351ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 13361ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 13371ae75529SAndre Przywara 13381ae75529SAndre Przywara /******************************************************************************* 1339cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1340cb4ec47bSjohpow01 ******************************************************************************/ 1341cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1342ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1343ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1344ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1345ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1346ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1347ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1348ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1349cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1350cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1351cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1352cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1353cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1354ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1355cb4ec47bSjohpow01 1356cb4ec47bSjohpow01 /******************************************************************************* 1357d3331603SMark Brown * FEAT_TCR2 - Extended Translation Control Register 1358d3331603SMark Brown ******************************************************************************/ 1359d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1360d3331603SMark Brown 1361d3331603SMark Brown /******************************************************************************* 1362062b6c6bSMark Brown * Permission indirection and overlay 1363062b6c6bSMark Brown ******************************************************************************/ 1364062b6c6bSMark Brown 1365062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1366062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1367062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1368062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1369062b6c6bSMark Brown 1370062b6c6bSMark Brown /******************************************************************************* 1371688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1372688ab57bSMark Brown ******************************************************************************/ 1373688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1374688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 1375688ab57bSMark Brown 1376688ab57bSMark Brown /******************************************************************************* 13779cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 13789cf7f355SMadhukar Pappireddy ******************************************************************************/ 13799cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 13809cf7f355SMadhukar Pappireddy 13819cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 13829cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 13839cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 13849cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 13859cf7f355SMadhukar Pappireddy 138668120783SChris Kay /******************************************************************************* 138768120783SChris Kay * Definitions for CPU Power/Performance Management registers 138868120783SChris Kay ******************************************************************************/ 138968120783SChris Kay 139068120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 139168120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 139268120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 139368120783SChris Kay 139468120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 139568120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 139668120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 139768120783SChris Kay 1398387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1399387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1400387b8801SAndre Przywara 1401f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1402