xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision a8d5d3d540dce6e231133b0eb6d6a68a11f9d6be)
1f5478dedSAntonio Nino Diaz /*
2ed804406SRohit Mathew  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
85f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
88f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
89f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
91f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
93f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
94f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
95f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
96f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
97f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
98f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
99f5478dedSAntonio Nino Diaz 
100f5478dedSAntonio Nino Diaz /*******************************************************************************
10128f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10228f39f02SMax Shvetsov  ******************************************************************************/
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
112e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
113e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
114e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
115e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
116e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
117e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
118e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
119e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
122d5384b69SAndre Przywara #define VNCR_EL2		S3_4_C2_C2_0
1232825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1242825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
125ea735bf5SAndre Przywara #define CONTEXTIDR_EL2		S3_4_C13_C0_1
126ea735bf5SAndre Przywara #define TTBR1_EL2		S3_4_C2_C0_1
12728f39f02SMax Shvetsov 
12828f39f02SMax Shvetsov /*******************************************************************************
129f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
130f5478dedSAntonio Nino Diaz  ******************************************************************************/
131f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
132e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
133f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
134f5478dedSAntonio Nino Diaz 
135f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
136f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
137f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
138f5478dedSAntonio Nino Diaz 
139f5478dedSAntonio Nino Diaz /*******************************************************************************
140f5478dedSAntonio Nino Diaz  * System register bit definitions
141f5478dedSAntonio Nino Diaz  ******************************************************************************/
142f5478dedSAntonio Nino Diaz /* CLIDR definitions */
143f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
144f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
145ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
146f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
147f5478dedSAntonio Nino Diaz 
148f5478dedSAntonio Nino Diaz /* CSSELR definitions */
149f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
150f5478dedSAntonio Nino Diaz 
151f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
152f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
153f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
154bd393704SAmbroise Vincent #if ERRATA_A53_827319
155bd393704SAmbroise Vincent #define DCCSW			DCCISW
156bd393704SAmbroise Vincent #else
157f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
158bd393704SAmbroise Vincent #endif
159f5478dedSAntonio Nino Diaz 
160*a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK			ULL(0xf)
161*a8d5d3d5SAndre Przywara 
162f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
165f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
166f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1676a0da736SJayanth Dodderi Chidanand 
168f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
169f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
170873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED		U(0x0)
1716a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
172873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1736a0da736SJayanth Dodderi Chidanand 
174f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1756a0da736SJayanth Dodderi Chidanand 
176e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
177e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
178e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1796a0da736SJayanth Dodderi Chidanand 
180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
1826a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED		ULL(0x1)
1830c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
1846a0da736SJayanth Dodderi Chidanand 
1850376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
186db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
1876a0da736SJayanth Dodderi Chidanand 
188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
1906a0da736SJayanth Dodderi Chidanand 
191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED		U(1)
1956a0da736SJayanth Dodderi Chidanand 
196f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
197f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
198f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
1996a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED		ULL(0x2)
2006a0da736SJayanth Dodderi Chidanand 
20181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
20281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
20381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
20481c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
20581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1			U(1)
206f5478dedSAntonio Nino Diaz 
2076a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2086a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2096a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED		ULL(0x0)
2106a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2116a0da736SJayanth Dodderi Chidanand 
212e290a8fcSAlexei Fedorov /* Exception level handling */
213f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
214f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
215f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
216f5478dedSAntonio Nino Diaz 
2172031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2182031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2192031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2202031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
2212031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2225de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2235de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2245de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
2255de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
226c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
227c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
228c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
229c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
230c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3P7	U(7)
231c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
2322031d616SManish V Badarkhe 
233e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
234e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
235e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
2366a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED	ULL(0x1)
2376a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED   ULL(0x0)
238f5478dedSAntonio Nino Diaz 
239813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
240813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
241813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
242813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
243813524eaSManish V Badarkhe 
2440063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2450063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2460063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2470063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
24883a4dae1SBoyan Karatotev #define ID_AA64DFR0_MTPMU_DISABLED	ULL(15)
2490063dd17SJavier Almansa Sobrino 
250744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
251744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
252744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
253744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SUPPORTED	ULL(1)
254744ad974Sjohpow01 
2557c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2567c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2577c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2587c802c71STomas Pilar 
259f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2605283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2616a0da736SJayanth Dodderi Chidanand 
262f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2635283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
264f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2655283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
2666a0da736SJayanth Dodderi Chidanand 
267f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
2685283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
269f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
2705283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
271f5478dedSAntonio Nino Diaz 
2726a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
2736a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
2746a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED	ULL(0x1)
2756a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED	ULL(0x0)
2766a0da736SJayanth Dodderi Chidanand 
2779ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
2789ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
2799ff5f754SJuan Pablo Conde 
2804d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
2814d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1			S3_0_C0_C4_2
2824d0b6632SMaksims Svecovs 
2839ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
2849ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
2859ff5f754SJuan Pablo Conde 
2869ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
2879ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
2889ff5f754SJuan Pablo Conde 
2892559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2902559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2912559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2922559b2c8SAntonio Nino Diaz 
293f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
294f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
295f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
296f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
297f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
298f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
299f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
300f5478dedSAntonio Nino Diaz 
30129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
30229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
30329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
30429d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
30529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
30629d0ee54SJimmy Brisson 
307110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
308110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
309110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
310110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
311110ee433SJimmy Brisson 
312f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
313f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
314f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
315bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED	ULL(0x1)
316f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
317f5478dedSAntonio Nino Diaz 
318f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
319f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
320f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
321f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
322f5478dedSAntonio Nino Diaz 
323f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
324f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
325f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
326f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
327bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED	ULL(0x2)
328f5478dedSAntonio Nino Diaz 
3296cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3306cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3316cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
3326cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
3336cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
3346cac724dSjohpow01 
335a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
336a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
337a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
338a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
339a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
340a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
341a83103c8SAlexei Fedorov 
34237596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
34337596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
34437596fcbSDaniel Boulby 
345cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
346cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
347cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED		ULL(0x1)
348cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED	ULL(0x0)
349cb4ec47bSjohpow01 
3502559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3512559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
352cedfa04bSSathees Balya 
353cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
354cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
355cedfa04bSSathees Balya 
356d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
357d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
358d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
359d0ec1cc4Sjohpow01 
3602559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3612559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3622559b2c8SAntonio Nino Diaz 
3636a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3646a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
3656a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED	ULL(0x0)
3666a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED		ULL(0x1)
3676a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED		ULL(0x2)
3686a0da736SJayanth Dodderi Chidanand 
369d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
370d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
371d3331603SMark Brown 
372062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
373062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
374062b6c6bSMark Brown 
375062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
376062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
377062b6c6bSMark Brown 
378062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
379062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
380062b6c6bSMark Brown 
381062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
382062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
383062b6c6bSMark Brown 
384d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
385d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
386d3331603SMark Brown 
387f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
388688ab57bSMark Brown #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
389688ab57bSMark Brown #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
390688ab57bSMark Brown 
391f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
392f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
393f5478dedSAntonio Nino Diaz 
394f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
395f5478dedSAntonio Nino Diaz 
3969fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
3979fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
3989fc59639SAlexei Fedorov 
3999fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
4009fc59639SAlexei Fedorov 
401b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
402b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
403b7e398d6SSoby Mathew 
404ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
405ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
406ff86e0b4SJuan Pablo Conde 
407ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED	ULL(0x1)
408ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED	ULL(0x0)
409ff86e0b4SJuan Pablo Conde 
4104d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
4114d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
4124d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
4134d0b6632SMaksims Svecovs 
4144d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
4154d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
4164d0b6632SMaksims Svecovs 
4174d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
4184d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
4194d0b6632SMaksims Svecovs 
4206503ff29SAndre Przywara #define VDISR_EL2				S3_4_C12_C1_1
4216503ff29SAndre Przywara #define VSESR_EL2				S3_4_C5_C2_3
4226503ff29SAndre Przywara 
4230563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
4240563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
4250563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
4260563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
4270563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
4280563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
4290563ab08SAlexei Fedorov /*
4300563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
4310563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
4320563ab08SAlexei Fedorov  */
4330563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
434b7e398d6SSoby Mathew 
435dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
436dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
437dbcc44a1SAlexei Fedorov 
438dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
439dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
44045007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED	ULL(0x0)
44145007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_SUPPORTED		ULL(0x1)
44203d3c0d7SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME2_SUPPORTED		ULL(0x2)
443dc78e62dSjohpow01 
444f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
445f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
446f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
447f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
448f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
449f5478dedSAntonio Nino Diaz 
450f5478dedSAntonio Nino Diaz /* SCTLR definitions */
451f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
452f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
453f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
454f5478dedSAntonio Nino Diaz 
4553443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4563443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
457a83103c8SAlexei Fedorov 
458f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
459f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
460f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
461f5478dedSAntonio Nino Diaz 
462f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
463f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
464f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
465f5478dedSAntonio Nino Diaz 
466f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
467f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
468f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
469f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
470f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
471f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
472a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
473f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
474f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
475f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
476a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
477a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
478f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
479c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
480f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
481f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
482f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
483f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
484f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
485a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
4865f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
487a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
488a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
489f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
490f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
491f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
492c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
493a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
494a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
495c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
4965283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
4979fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
4989fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
4999fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
500a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
501a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
502a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
503dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
504a83103c8SAlexei Fedorov 
505a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
506a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
507a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
508a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
509a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
510a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
511a83103c8SAlexei Fedorov /*
512a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
513a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
514a83103c8SAlexei Fedorov  */
515a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
516a83103c8SAlexei Fedorov 
517a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
518a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
519a83103c8SAlexei Fedorov 
520a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
521a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
522a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
523a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
524a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
525a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
526a83103c8SAlexei Fedorov /*
527a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
528a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
529a83103c8SAlexei Fedorov  */
530a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
531a83103c8SAlexei Fedorov 
532a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
533a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
53437596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
53537596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
536a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
537a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
538a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
539a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
540a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
541a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
542a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
543f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
544f5478dedSAntonio Nino Diaz 
545a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
546f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
547d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
548d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
549d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
55003d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT	U(24)
55103d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK	ULL(0x3)
552f5478dedSAntonio Nino Diaz 
553f5478dedSAntonio Nino Diaz /* SCR definitions */
554f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
55581c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
55681c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
55781c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
5586cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
5596cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
560062b6c6bSMark Brown #define SCR_PIEN_BIT		(UL(1) << 45)
561d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
562ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
563688ab57bSMark Brown #define SCR_GCSEn_BIT		(UL(1) << 39)
564cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
565dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
566dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
567a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
568a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
5696cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
570d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
571d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
572d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
57377c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
574d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
575d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
576d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
577d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
578d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
579d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
580d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
581d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
582d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
583d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
584d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
585d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
586d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
587d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
588d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
589d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
590dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
591f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
592f5478dedSAntonio Nino Diaz 
593f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
59412f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
59512f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
59612f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
597744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
598744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
59940ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
60040ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
601ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT		(ULL(1) << 26)
6020063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
60312f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
604e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
60512f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
60612f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
60712f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
60812f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
609e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
610e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
611f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
612ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
613ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
614ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
615f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
616ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
61799506facSBoyan Karatotev #define MDCR_NSPBE_BIT		(ULL(1) << 11)
618ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
619ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
620ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
62133815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
622f5478dedSAntonio Nino Diaz 
623f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
6240063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
625c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT	(U(1) << 26)
62640ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
62740ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
628c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
629e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
630c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
631f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
632f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
633f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
634f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
635f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
636f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
637f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
638f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
639f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
640f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
641c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK	U(0x1f)
642f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
643f5478dedSAntonio Nino Diaz 
644f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
645f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
646f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
647f5478dedSAntonio Nino Diaz 
648f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
649f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
650f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
651f5478dedSAntonio Nino Diaz 
652f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
653f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
654f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
655f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
656f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
657f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
658f5478dedSAntonio Nino Diaz 
659f5478dedSAntonio Nino Diaz /* HCR definitions */
6605fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
66133b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
66233b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
6635fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
664f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
665f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
66645aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
6675fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
668f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
669f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
670f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
6715fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
6725fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
673f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
674f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
675f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
676f5478dedSAntonio Nino Diaz 
677f5478dedSAntonio Nino Diaz /* ISR definitions */
678f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
679f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
680f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
681f5478dedSAntonio Nino Diaz 
682f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
683f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
684f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
685f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
686f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
687f5478dedSAntonio Nino Diaz 
688f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
689f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
690f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
691f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
692f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
693f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
694f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
695f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
696f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
697f5478dedSAntonio Nino Diaz 
698f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
699f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
70033b9be6dSChris Kay #define TAM_SHIFT		U(30)
70133b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
702f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
703dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
704f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
705f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
706dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
707dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
708f5478dedSAntonio Nino Diaz 
709f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
710f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
711f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
71233b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
71333b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
714dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
715dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
716f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
717dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
718f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
719f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
720f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
721f5478dedSAntonio Nino Diaz 
72228bbbf3bSManish Pandey /* VTCR_EL2 definitions */
72328bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
72428bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
72528bbbf3bSManish Pandey 
726f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
727f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
728f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
729f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
730f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
731f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
732f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
733f5478dedSAntonio Nino Diaz 
734f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
735f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
736f5478dedSAntonio Nino Diaz 
737f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
738f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
739f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
740f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
741f5478dedSAntonio Nino Diaz 
742f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
743f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
744f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
745f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
746f5478dedSAntonio Nino Diaz 
747f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
748f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
749f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
750f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
75177c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
752f5478dedSAntonio Nino Diaz 
753b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
754b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
755b4292bc6SAlexei Fedorov 
75637596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12)
75737596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
75837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
75937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
76037596fcbSDaniel Boulby 
76137596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
76237596fcbSDaniel Boulby 
76337596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
76437596fcbSDaniel Boulby 
76537596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
766c250cc3bSJohn Tsichritzis 
767f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
768f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
769f5478dedSAntonio Nino Diaz 
770f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
771f5478dedSAntonio Nino Diaz 
772f5478dedSAntonio Nino Diaz /*
773f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
774f5478dedSAntonio Nino Diaz  */
775f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
776f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
777f5478dedSAntonio Nino Diaz 
778f5478dedSAntonio Nino Diaz /*
779f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
780f5478dedSAntonio Nino Diaz  */
781f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
782f5478dedSAntonio Nino Diaz 
783f5478dedSAntonio Nino Diaz /*
7841b491eeaSElyes Haouas  * TCR definitions
785f5478dedSAntonio Nino Diaz  */
786f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
787f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
788f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
789f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
790f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
791f5478dedSAntonio Nino Diaz 
792f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
793f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
794cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
795f5478dedSAntonio Nino Diaz 
7966de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
7976de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
7986de6965bSAntonio Nino Diaz 
799f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
800f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
801f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
802f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
803f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
804f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
805f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
806f5478dedSAntonio Nino Diaz 
807f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
808f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
809f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
810f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
811f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
812f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
813f5478dedSAntonio Nino Diaz 
814f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
815f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
816f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
817f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
818f5478dedSAntonio Nino Diaz 
819f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
820f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
821f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
822f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
823f5478dedSAntonio Nino Diaz 
824f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
825f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
826f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
827f5478dedSAntonio Nino Diaz 
8286de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
8296de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
8306de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
8316de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
8326de6965bSAntonio Nino Diaz 
8336de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
8346de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
8356de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
8366de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
8376de6965bSAntonio Nino Diaz 
8386de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
8396de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
8406de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
8416de6965bSAntonio Nino Diaz 
842f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
843f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
844f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
845f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
846f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
847f5478dedSAntonio Nino Diaz 
8486de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
8496de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
8506de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
8516de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
8526de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
8536de6965bSAntonio Nino Diaz 
854f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
855f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
856f5478dedSAntonio Nino Diaz 
857f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
858f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
859f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
860f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
861f5478dedSAntonio Nino Diaz 
862f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
863f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
864f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
865f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
866f5478dedSAntonio Nino Diaz 
867f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
868f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
869b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
870f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
871f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
872f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
873f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
874f5478dedSAntonio Nino Diaz 
875f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
876f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
877f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
878f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
879f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
880f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
881f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
882f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
883f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
884f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
885f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
886f5478dedSAntonio Nino Diaz 
887f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
888f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
889f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
890f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
891f5478dedSAntonio Nino Diaz 
892f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
893c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
894f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
895f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
896c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
897c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
898f5478dedSAntonio Nino Diaz 
899f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
900c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
901f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
902f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
903f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
904c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
905c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
906f5478dedSAntonio Nino Diaz 
907f5478dedSAntonio Nino Diaz /*
908f5478dedSAntonio Nino Diaz  * TTBR Definitions
909f5478dedSAntonio Nino Diaz  */
910f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
911f5478dedSAntonio Nino Diaz 
912f5478dedSAntonio Nino Diaz /*
913f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
914f5478dedSAntonio Nino Diaz  */
915f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
916f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
917f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
918f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
919f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
920f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
921f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
922f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
923f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
924f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
925f5478dedSAntonio Nino Diaz 
926f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
927f5478dedSAntonio Nino Diaz 
928f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
929f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
930f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
931f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
932f5478dedSAntonio Nino Diaz 
933f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
934f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
935f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
936f5478dedSAntonio Nino Diaz 
937dd4f0885SVarun Wadekar /* Physical timer control macros */
938dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
939dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
940dd4f0885SVarun Wadekar 
941f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
942f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
943f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
944f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
9451f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
9461f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
947f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
948f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
949f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
950f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
951f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
952f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
953f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
954f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
955f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
956f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
957f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
958f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
959f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
960f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
961f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
962f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
963f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
964f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
965f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
966f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
967f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
968f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
969f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
970f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
971f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
972f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
9731f461979SJustin Chadwell #define EC_BRK				U(0x3c)
974f5478dedSAntonio Nino Diaz 
975f5478dedSAntonio Nino Diaz /*
976f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
977f5478dedSAntonio Nino Diaz  * syndromes.
978f5478dedSAntonio Nino Diaz  */
979f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
980f5478dedSAntonio Nino Diaz 
981f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
982f5478dedSAntonio Nino Diaz 
983f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
984f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
985f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
986f5478dedSAntonio Nino Diaz 
987f5478dedSAntonio Nino Diaz /*******************************************************************************
988f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
989f5478dedSAntonio Nino Diaz  * instructions.
990f5478dedSAntonio Nino Diaz  ******************************************************************************/
991f5478dedSAntonio Nino Diaz 
992f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
993f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
994f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
995f5478dedSAntonio Nino Diaz 
996f5478dedSAntonio Nino Diaz /*******************************************************************************
997f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
998f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
999f5478dedSAntonio Nino Diaz  ******************************************************************************/
1000f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
1001f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
1002f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
1003f5478dedSAntonio Nino Diaz 
1004f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1005f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
1006f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
1007f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
1008f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
1009f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
1010f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
1011f5478dedSAntonio Nino Diaz 
1012f5478dedSAntonio Nino Diaz /*******************************************************************************
1013f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1014f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1015f5478dedSAntonio Nino Diaz  ******************************************************************************/
1016f5478dedSAntonio Nino Diaz /* Physical Count register. */
1017f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
1018f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
1019f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
1020f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
1021f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
1022f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
1023f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
1024f5478dedSAntonio Nino Diaz 
1025f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
1026f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
1027f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
1028f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
1029f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1030e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
1031f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
1032f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
1033f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
1034f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
1035e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
1036e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
1037e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
1038f5478dedSAntonio Nino Diaz 
1039f5478dedSAntonio Nino Diaz /*******************************************************************************
1040f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
1041f5478dedSAntonio Nino Diaz  ******************************************************************************/
1042f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
1043f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
1044f5478dedSAntonio Nino Diaz 
1045f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
1046f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
1047f5478dedSAntonio Nino Diaz 
1048f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
1049f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
1050f5478dedSAntonio Nino Diaz 
1051f5478dedSAntonio Nino Diaz /*******************************************************************************
1052dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
1053dc78e62dSjohpow01  ******************************************************************************/
1054dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1055dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1056dc78e62dSjohpow01 
1057dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
105845007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
105945007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
106045007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED	U(0x1)
106103d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
106203d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
106303d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED	ULL(0x0)
106403d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED	ULL(0x1)
1065dc78e62dSjohpow01 
1066dc78e62dSjohpow01 /* SMCR_ELx definitions */
1067dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
106803d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX		U(0x1ff)
1069dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
107003d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1071dc78e62dSjohpow01 
1072dc78e62dSjohpow01 /*******************************************************************************
1073f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1074f5478dedSAntonio Nino Diaz  ******************************************************************************/
1075f5478dedSAntonio Nino Diaz /*
1076f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1077f5478dedSAntonio Nino Diaz  */
1078f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1079f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1080f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1081f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1082f5478dedSAntonio Nino Diaz 
1083f5478dedSAntonio Nino Diaz /*
1084f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1085f5478dedSAntonio Nino Diaz  *
1086f5478dedSAntonio Nino Diaz  * Cache Policy
1087f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1088f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1089f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1090f5478dedSAntonio Nino Diaz  *
1091f5478dedSAntonio Nino Diaz  * Transient Hint
1092f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1093f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1094f5478dedSAntonio Nino Diaz  *
1095f5478dedSAntonio Nino Diaz  * Allocation Policy
1096f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1097f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1098f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1099f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1100f5478dedSAntonio Nino Diaz  */
1101f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1102f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1103f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1104f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1105f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1106f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1107f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1108f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1109f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1110f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1111f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1112f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1113f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1114f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1115f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1116f5478dedSAntonio Nino Diaz 
1117f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1118f5478dedSAntonio Nino Diaz 
1119f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1120f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1121f5478dedSAntonio Nino Diaz 
1122f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1123f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1124f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1125f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1126f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1127f5478dedSAntonio Nino Diaz 
1128f5478dedSAntonio Nino Diaz /*******************************************************************************
1129f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1130f5478dedSAntonio Nino Diaz  ******************************************************************************/
1131f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1132f5478dedSAntonio Nino Diaz 
1133f5478dedSAntonio Nino Diaz /*******************************************************************************
1134ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1135f5478dedSAntonio Nino Diaz  ******************************************************************************/
1136f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1137f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1138f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1139f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1140f5478dedSAntonio Nino Diaz 
11419448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
11429448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1143f5478dedSAntonio Nino Diaz /*******************************************************************************
1144873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1145f5478dedSAntonio Nino Diaz  ******************************************************************************/
1146f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1147f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1148f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1149f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1150f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1151f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1152f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1153f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1154f5478dedSAntonio Nino Diaz 
1155f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1156f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1157f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1158f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1159f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1160f5478dedSAntonio Nino Diaz 
1161f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1162f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1163f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1164f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1165f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1166f5478dedSAntonio Nino Diaz 
1167f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1168f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1169f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1170f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1171f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1172f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1173f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1174f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1175f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1176f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1177f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1178f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1179f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1180f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1181f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1182f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1183f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1184f5478dedSAntonio Nino Diaz 
1185f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1186f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1187f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1188f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1189f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1190f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1191f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1192f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1193f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1194f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1195f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1196f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1197f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1198f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1199f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1200f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1201f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1202f5478dedSAntonio Nino Diaz 
120333b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
120433b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
120533b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
120633b9be6dSChris Kay 
120733b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
120833b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
120933b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
121033b9be6dSChris Kay 
121133b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
121233b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
121333b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
121433b9be6dSChris Kay 
121533b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
121633b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
121733b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
121833b9be6dSChris Kay 
1219f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1220f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1221f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1222f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1223f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1224f3ccf036SAlexei Fedorov 
1225f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
122681e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
122781e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1228f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1229f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1230f5478dedSAntonio Nino Diaz 
1231f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1232f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1233537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1234537fa859SLouis Mayencourt 
1235537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1236537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1237f5478dedSAntonio Nino Diaz 
1238f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1239f5478dedSAntonio Nino Diaz 
1240f5478dedSAntonio Nino Diaz /*******************************************************************************
1241873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1242873d4241Sjohpow01  ******************************************************************************/
1243873d4241Sjohpow01 
1244873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1245873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1246873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1247873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1248873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1249873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1250873d4241Sjohpow01 
1251873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
125233b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
125333b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1254873d4241Sjohpow01 
1255873d4241Sjohpow01 /*
1256873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1257873d4241Sjohpow01  * event counters.
1258873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1259873d4241Sjohpow01  */
1260873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1261873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1262873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1263873d4241Sjohpow01 
1264873d4241Sjohpow01 /*
1265873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1266873d4241Sjohpow01  * counters.
1267873d4241Sjohpow01  */
1268873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1269873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1270873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1271873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1272873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1273873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1274873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1275873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1276873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1277873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1278873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1279873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1280873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1281873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1282873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1283873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1284873d4241Sjohpow01 
1285873d4241Sjohpow01 /*******************************************************************************
128681c272b3SZelalem Aweke  * Realm management extension register definitions
128781c272b3SZelalem Aweke  ******************************************************************************/
128881c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
128981c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
129081c272b3SZelalem Aweke 
129178f56ee7SAndre Przywara #define SCXTNUM_EL2			S3_4_C13_C0_7
129278f56ee7SAndre Przywara 
129381c272b3SZelalem Aweke /*******************************************************************************
1294f5478dedSAntonio Nino Diaz  * RAS system registers
1295f5478dedSAntonio Nino Diaz  ******************************************************************************/
1296f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1297f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1298f5478dedSAntonio Nino Diaz 
1299f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1300f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1301f5478dedSAntonio Nino Diaz 
1302f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1303f5478dedSAntonio Nino Diaz 
1304f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1305f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1306f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1307f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1308f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1309f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1310f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1311f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1312f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1313f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1314f5478dedSAntonio Nino Diaz 
1315af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1316af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1317f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1318f5478dedSAntonio Nino Diaz 
1319f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1320f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1321f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1322f5478dedSAntonio Nino Diaz 
1323f5478dedSAntonio Nino Diaz /*******************************************************************************
1324f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1325f5478dedSAntonio Nino Diaz  ******************************************************************************/
13265283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
13275283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
13285283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
13295283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
13305283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
13315283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
13325283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
13335283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1334f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
13355283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1336f5478dedSAntonio Nino Diaz 
1337f5478dedSAntonio Nino Diaz /*******************************************************************************
1338f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1339f5478dedSAntonio Nino Diaz  ******************************************************************************/
1340f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1341f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1342f5478dedSAntonio Nino Diaz 
13438074448fSJohn Tsichritzis /*******************************************************************************
13448074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
13458074448fSJohn Tsichritzis  ******************************************************************************/
13468074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
13478074448fSJohn Tsichritzis 
13489dd94382SJustin Chadwell /*******************************************************************************
13499dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
13509dd94382SJustin Chadwell  ******************************************************************************/
13519dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
13529dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
13539dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
13549dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
13559dd94382SJustin Chadwell 
13569cf7f355SMadhukar Pappireddy /*******************************************************************************
13571ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
13581ae75529SAndre Przywara  ******************************************************************************/
13591ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
13601ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
13611ae75529SAndre Przywara 
13621ae75529SAndre Przywara /*******************************************************************************
1363cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1364cb4ec47bSjohpow01  ******************************************************************************/
1365cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1366ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1367ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1368ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1369ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1370ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1371ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1372ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1373cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1374cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1375cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1376cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1377cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1378ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL	ULL(0x0)
1379cb4ec47bSjohpow01 
1380cb4ec47bSjohpow01 /*******************************************************************************
1381d3331603SMark Brown  * FEAT_TCR2 - Extended Translation Control Register
1382d3331603SMark Brown  ******************************************************************************/
1383d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1384d3331603SMark Brown 
1385d3331603SMark Brown /*******************************************************************************
1386062b6c6bSMark Brown  * Permission indirection and overlay
1387062b6c6bSMark Brown  ******************************************************************************/
1388062b6c6bSMark Brown 
1389062b6c6bSMark Brown #define PIRE0_EL2		S3_4_C10_C2_2
1390062b6c6bSMark Brown #define PIR_EL2			S3_4_C10_C2_3
1391062b6c6bSMark Brown #define POR_EL2			S3_4_C10_C2_4
1392062b6c6bSMark Brown #define S2PIR_EL2		S3_4_C10_C2_5
1393062b6c6bSMark Brown 
1394062b6c6bSMark Brown /*******************************************************************************
1395688ab57bSMark Brown  * FEAT_GCS - Guarded Control Stack Registers
1396688ab57bSMark Brown  ******************************************************************************/
1397688ab57bSMark Brown #define GCSCR_EL2		S3_4_C2_C5_0
1398688ab57bSMark Brown #define GCSPR_EL2		S3_4_C2_C5_1
1399688ab57bSMark Brown 
1400688ab57bSMark Brown /*******************************************************************************
14019cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
14029cf7f355SMadhukar Pappireddy  ******************************************************************************/
14039cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
14049cf7f355SMadhukar Pappireddy 
14059cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
14069cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
14079cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
14089cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
14099cf7f355SMadhukar Pappireddy 
141068120783SChris Kay /*******************************************************************************
141168120783SChris Kay  * Definitions for CPU Power/Performance Management registers
141268120783SChris Kay  ******************************************************************************/
141368120783SChris Kay 
141468120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
141568120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
141668120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
141768120783SChris Kay 
141868120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
141968120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
142068120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
142168120783SChris Kay 
1422387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */
1423387b8801SAndre Przywara #define SYSREG_SB			S0_3_C3_C0_7
1424387b8801SAndre Przywara 
1425f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1426