1f5478dedSAntonio Nino Diaz /* 258fadd62SIgor Podgainõi * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 9482b228baSBoyan Karatotev * Encodings for GICv5 EL3 system registers 9582b228baSBoyan Karatotev ******************************************************************************/ 9682b228baSBoyan Karatotev #define ICC_PPI_DOMAINR0_EL3 S3_6_C12_C8_4 9782b228baSBoyan Karatotev #define ICC_PPI_DOMAINR1_EL3 S3_6_C12_C8_5 9882b228baSBoyan Karatotev #define ICC_PPI_DOMAINR2_EL3 S3_6_C12_C8_6 9982b228baSBoyan Karatotev #define ICC_PPI_DOMAINR3_EL3 S3_6_C12_C8_7 10082b228baSBoyan Karatotev 10182b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_FIELD_MASK ULL(0x3) 10282b228baSBoyan Karatotev #define ICC_PPI_DOMAINR_COUNT (32) 10382b228baSBoyan Karatotev 10482b228baSBoyan Karatotev /******************************************************************************* 105f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 106f5478dedSAntonio Nino Diaz ******************************************************************************/ 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 108f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 109dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 110f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 111f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 112f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 113f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 114f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 115f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 116f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 117f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 118f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 119f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 120f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 121f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 122f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 123f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 124f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 125f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 126f5478dedSAntonio Nino Diaz 127f5478dedSAntonio Nino Diaz /******************************************************************************* 12828f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 12928f39f02SMax Shvetsov ******************************************************************************/ 13028f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 13133e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 13233e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 13333e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 13433e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 13528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 13628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 13733e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 13833e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 13928f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 14028f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 14128f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 14228f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 14328f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 144e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 145e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 146e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 147e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 148e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 149e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 150e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 151e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 15228f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 153d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1542825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1552825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 156ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 157ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 15828f39f02SMax Shvetsov 15928f39f02SMax Shvetsov /******************************************************************************* 160f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 163e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 164f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 165f5478dedSAntonio Nino Diaz 166f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 167f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 168f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 169f5478dedSAntonio Nino Diaz 170f5478dedSAntonio Nino Diaz /******************************************************************************* 171f5478dedSAntonio Nino Diaz * System register bit definitions 172f5478dedSAntonio Nino Diaz ******************************************************************************/ 173f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 174f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 175f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 176ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 177f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 178f5478dedSAntonio Nino Diaz 179f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 180f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 181f5478dedSAntonio Nino Diaz 182f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 183f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 184f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 185bd393704SAmbroise Vincent #if ERRATA_A53_827319 186bd393704SAmbroise Vincent #define DCCSW DCCISW 187bd393704SAmbroise Vincent #else 188f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 189bd393704SAmbroise Vincent #endif 190f5478dedSAntonio Nino Diaz 191a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 192a8d5d3d5SAndre Przywara 193f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 195f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 196f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 197f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1986a0da736SJayanth Dodderi Chidanand 199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 2016a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 202873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 2036a0da736SJayanth Dodderi Chidanand 204f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 2056a0da736SJayanth Dodderi Chidanand 206e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 207e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 208e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 2096a0da736SJayanth Dodderi Chidanand 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2120c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2139e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2146a0da736SJayanth Dodderi Chidanand 2150376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 216db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2176a0da736SJayanth Dodderi Chidanand 218f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 219f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2206a0da736SJayanth Dodderi Chidanand 221f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 222f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 223f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2249e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2256a0da736SJayanth Dodderi Chidanand 226f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 227f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 228f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2299e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2309e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2316a0da736SJayanth Dodderi Chidanand 23281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 23381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 23481c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2359e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 236f5478dedSAntonio Nino Diaz 2376a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2386a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2396a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2406a0da736SJayanth Dodderi Chidanand 241e290a8fcSAlexei Fedorov /* Exception level handling */ 242f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 243f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 244f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 245f5478dedSAntonio Nino Diaz 24683271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 24783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 24883271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 24983271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 25083271d5aSArvind Ram Prakash 2512031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2522031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2532031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2542031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2559e51f15eSSona Mathew 2565de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2575de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2585de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2599e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2609e51f15eSSona Mathew 261c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 262c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 263c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 264c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 265ba9e6a34SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P9 U(9) 266c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2672031d616SManish V Badarkhe 26830f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 26930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 27030f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 27130f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 27230f05b4fSManish Pandey 273e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 274e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 275e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2769e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 2779e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 278f5478dedSAntonio Nino Diaz 279813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 280813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 281813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 2829e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 283813524eaSManish V Badarkhe 2840063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2850063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2860063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2879e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 2889e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 2890063dd17SJavier Almansa Sobrino 290744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 291744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 292744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 2939e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 294744ad974Sjohpow01 29530f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 29630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 29730f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 29830f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 29930f05b4fSManish Pandey 3007c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 3017c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 3027c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 3037c802c71STomas Pilar 304f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 3055283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 3066a0da736SJayanth Dodderi Chidanand 30719d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_SHIFT U(60) 30819d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 30919d52a83SAndre Przywara #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 31019d52a83SAndre Przywara #define LS64_V_IMPLEMENTED ULL(0x2) 31119d52a83SAndre Przywara #define LS64_IMPLEMENTED ULL(0x1) 31219d52a83SAndre Przywara #define LS64_NOT_IMPLEMENTED ULL(0x0) 31319d52a83SAndre Przywara 31419d52a83SAndre Przywara #define ID_AA64ISAR1_SB_SHIFT U(36) 31519d52a83SAndre Przywara #define ID_AA64ISAR1_SB_MASK ULL(0xf) 31619d52a83SAndre Przywara #define SB_IMPLEMENTED ULL(0x1) 31719d52a83SAndre Przywara #define SB_NOT_IMPLEMENTED ULL(0x0) 31819d52a83SAndre Przywara 319f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 3205283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 321f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 3225283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3236a0da736SJayanth Dodderi Chidanand 324f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3255283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 326f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3275283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 328f5478dedSAntonio Nino Diaz 3299ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3309ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3316b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 3326b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 3336b8df7b9SArvind Ram Prakash 3346b8df7b9SArvind Ram Prakash #define MOPS_IMPLEMENTED ULL(0x1) 3359ff5f754SJuan Pablo Conde 3369ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3379ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3389ff5f754SJuan Pablo Conde 3399ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3409ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3419ff5f754SJuan Pablo Conde 342d6affea1SGovindraj Raja #define ID_AA64ISAR2_CLRBHB_SHIFT U(28) 343d6affea1SGovindraj Raja #define ID_AA64ISAR2_CLRBHB_MASK ULL(0xf) 344d6affea1SGovindraj Raja 34558fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 34658fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 34758fadd62SIgor Podgainõi 348a1032bebSJohn Powell /* ID_AA64ISAR3_EL1 definitions */ 349a1032bebSJohn Powell #define ID_AA64ISAR3_EL1 S3_0_C0_C6_3 350a1032bebSJohn Powell #define ID_AA64ISAR3_EL1_CPA_SHIFT U(0) 351a1032bebSJohn Powell #define ID_AA64ISAR3_EL1_CPA_MASK ULL(0xf) 352a1032bebSJohn Powell 353a1032bebSJohn Powell #define CPA2_IMPLEMENTED ULL(0x2) 354a1032bebSJohn Powell 3552559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3562559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3572559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3582559b2c8SAntonio Nino Diaz 359f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 360f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 361f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 362f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 363f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 364f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 365f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 36630655136SGovindraj Raja #define PARANGE_0111 U(56) 367f5478dedSAntonio Nino Diaz 36829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 36929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 37029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 3719e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 37229d0ee54SJimmy Brisson 373110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 374110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 37533e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 3769e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 3779e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 378110ee433SJimmy Brisson 379f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 380f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 381f5478dedSAntonio Nino Diaz 382f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 383f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 384f5478dedSAntonio Nino Diaz 385f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 386f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 3879e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 388f5478dedSAntonio Nino Diaz 3896cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3906cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3916cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3929e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 3936cac724dSjohpow01 394a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 395a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 3969e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 3979e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 3989e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 399a83103c8SAlexei Fedorov 40037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 40137596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 40237596fcbSDaniel Boulby 403cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 404cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 4059e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 406cb4ec47bSjohpow01 4072559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 4082559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 409cedfa04bSSathees Balya 410cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 411cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 412cedfa04bSSathees Balya 413d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 414d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 415d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 416d0ec1cc4Sjohpow01 41730f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 41830f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 41930f05b4fSManish Pandey 4202559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 4212559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 4222559b2c8SAntonio Nino Diaz 4236a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 4246a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 4259e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 4266a0da736SJayanth Dodderi Chidanand 427d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 428d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 429d3331603SMark Brown 43030655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 43130655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 43230655136SGovindraj Raja #define D128_IMPLEMENTED ULL(0x1) 43330655136SGovindraj Raja 4347e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 4357e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 4367e84f3cfSTushar Khandelwal 437cc2523bbSAndre Przywara #define ID_AA64MMFR3_EL1_AIE_SHIFT U(24) 438cc2523bbSAndre Przywara #define ID_AA64MMFR3_EL1_AIE_MASK ULL(0xf) 439cc2523bbSAndre Przywara 440062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 441062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 442062b6c6bSMark Brown 443062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 444062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 445062b6c6bSMark Brown 446062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 447062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 448062b6c6bSMark Brown 449062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 450062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 451062b6c6bSMark Brown 4524ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 4534ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 4544ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED ULL(1) 4554ec4e545SJayanth Dodderi Chidanand 456d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 457d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 458d3331603SMark Brown 4594274b526SArvind Ram Prakash /* ID_AA64MMFR4_EL1 definitions */ 4604274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1 S3_0_C0_C7_4 4614274b526SArvind Ram Prakash 4624274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1_FGWTE3_SHIFT U(16) 4634274b526SArvind Ram Prakash #define ID_AA64MMFR4_EL1_FGWTE3_MASK ULL(0xf) 4644274b526SArvind Ram Prakash #define FGWTE3_IMPLEMENTED ULL(0x1) 4654274b526SArvind Ram Prakash 466f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 467f5478dedSAntonio Nino Diaz 4689fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4699fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4709fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4719fc59639SAlexei Fedorov 47230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 47330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 4749e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 47530f05b4fSManish Pandey 476b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 477b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 478b7e398d6SSoby Mathew 479ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 480ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 481b3bcfd12SAndre Przywara #define RNG_TRAP_IMPLEMENTED ULL(0x1) 482ff86e0b4SJuan Pablo Conde 48330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 48430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 48530f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 48630f05b4fSManish Pandey 48730f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 48830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 48930f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 49030f05b4fSManish Pandey 4916d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 4926d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 4936d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED ULL(1) 4946d0433f0SJayanth Dodderi Chidanand 495b3bcfd12SAndre Przywara #define ID_AA64PFR1_EL1_PFAR_SHIFT U(60) 496b3bcfd12SAndre Przywara #define ID_AA64PFR1_EL1_PFAR_MASK ULL(0xf) 497b3bcfd12SAndre Przywara 498ff86e0b4SJuan Pablo Conde 4994d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 50058fadd62SIgor Podgainõi #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 50158fadd62SIgor Podgainõi 5024d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 5034d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 5044d0b6632SMaksims Svecovs 5054d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 5064d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 5074d0b6632SMaksims Svecovs 5084d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 5094d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 5104d0b6632SMaksims Svecovs 511a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 512a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 513a57e18e4SArvind Ram Prakash 514a57e18e4SArvind Ram Prakash #define FPMR_IMPLEMENTED ULL(0x1) 515a57e18e4SArvind Ram Prakash 5166503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 5176503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 5186503ff29SAndre Przywara 5190563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 5200563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 5210563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 5220563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 5230563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 5240563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 5250563ab08SAlexei Fedorov /* 5260563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 5270563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 5280563ab08SAlexei Fedorov */ 5290563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 530b7e398d6SSoby Mathew 531dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 532dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 533dbcc44a1SAlexei Fedorov 534dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 535dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 5360bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 5379e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 5389e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 5399e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 540dc78e62dSjohpow01 5418cef63d6SBoyan Karatotev /* ID_AA64PFR2_EL1 definitions */ 5428cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 5438cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_SHIFT 12 5448cef63d6SBoyan Karatotev #define ID_AA64PFR2_EL1_GCIE_MASK ULL(0xf) 5458cef63d6SBoyan Karatotev 546f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 547f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 548f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 549f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 550f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 551f5478dedSAntonio Nino Diaz 552f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 553f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 554f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 555f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 556f5478dedSAntonio Nino Diaz 5573443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 5583443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 559a83103c8SAlexei Fedorov 560f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 561f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 562f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 563f5478dedSAntonio Nino Diaz 564f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 565f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 566f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 567f5478dedSAntonio Nino Diaz 568f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 569f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 570f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 571f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 572f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 573f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 574a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 575f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 576f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 577f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 578a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 579a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 580f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 581c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 582f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 583f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 584f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 585f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 586f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 587a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5885f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 589a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 590a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 591f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 592f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 593f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 594c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 595a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 596a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 597c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5985283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5999fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 6009fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 6019fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 602a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 603a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 604a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 605dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 60630f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 607a83103c8SAlexei Fedorov 608a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 609a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 610a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 611a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 612a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 613a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 614a83103c8SAlexei Fedorov /* 615a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 616a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 617a83103c8SAlexei Fedorov */ 618a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 619a83103c8SAlexei Fedorov 620a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 621a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 622a83103c8SAlexei Fedorov 623a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 624a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 625a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 626a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 627a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 628a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 629a83103c8SAlexei Fedorov /* 630a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 631a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 632a83103c8SAlexei Fedorov */ 633a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 634a83103c8SAlexei Fedorov 635a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 636a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 63737596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 63837596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 639a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 640a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 641a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 642a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 643a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 644a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 645a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 646f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 647f5478dedSAntonio Nino Diaz 648025b1b81SJohn Powell #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 649a1032bebSJohn Powell #define SCTLR2_CPTA_BIT (ULL(1) << 9) 650a1032bebSJohn Powell #define SCTLR2_CPTM_BIT (ULL(1) << 11) 651025b1b81SJohn Powell 652025b1b81SJohn Powell /* SCTLR2 currently has no RES1 fields so reset to 0 */ 653025b1b81SJohn Powell #define SCTLR2_RESET_VAL ULL(0) 654025b1b81SJohn Powell 655a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 656f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 657d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 658d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 659d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 66003d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 66103d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 662f5478dedSAntonio Nino Diaz 663f5478dedSAntonio Nino Diaz /* SCR definitions */ 66413b62814SBoyan Karatotev #if ENABLE_FEAT_GCIE 66513b62814SBoyan Karatotev #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5) | SCR_FIQ_BIT) 66613b62814SBoyan Karatotev #else 667f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 66813b62814SBoyan Karatotev #endif 66981c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 67081c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 671b3bcfd12SAndre Przywara #define SCR_FGTEN2_BIT (UL(1) << 59) 672b3bcfd12SAndre Przywara #define SCR_PFAREn_BIT (UL(1) << 53) 673a57e18e4SArvind Ram Prakash #define SCR_EnFPM_BIT (ULL(1) << 50) 6747e84f3cfSTushar Khandelwal #define SCR_MECEn_BIT (UL(1) << 49) 67581c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 67630655136SGovindraj Raja #define SCR_D128En_BIT (UL(1) << 47) 677cc2523bbSAndre Przywara #define SCR_AIEn_BIT (UL(1) << 46) 6786cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 6796cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 680062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 6814ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT (UL(1) << 44) 682d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 6836d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT (UL(1) << 42) 68419d52a83SAndre Przywara #define SCR_ENTP2_SHIFT U(41) 68519d52a83SAndre Przywara #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 686ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 687688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 688cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 68919d52a83SAndre Przywara #define SCR_ADEn_BIT (UL(1) << 37) 69019d52a83SAndre Przywara #define SCR_EnAS0_BIT (UL(1) << 36) 691a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 692a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6936cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 694d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 695d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 696d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 69777c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 698d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 699d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 700d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 701d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 702d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 703d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 704d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 705d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 706d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 707d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 708d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 709d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 710d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 711d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 712d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 713d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 714dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 715f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 716f5478dedSAntonio Nino Diaz 717f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 71883271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 7194fd9814fSJames Clark #define MDCR_EnPMS3_BIT (ULL(1) << 42) 720fc7dca72SBoyan Karatotev #define MDCR_E3BREC_BIT (ULL(1) << 38) 721fc7dca72SBoyan Karatotev #define MDCR_E3BREW_BIT (ULL(1) << 37) 72212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 72312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 72412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 725744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 726fc7dca72SBoyan Karatotev #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 727fc7dca72SBoyan Karatotev #define MDCR_SBRBE_ALL ULL(0x3) 728fc7dca72SBoyan Karatotev #define MDCR_SBRBE_NS ULL(0x1) 729985b6a6bSBoyan Karatotev #define MDCR_NSTB_EN_BIT (ULL(1) << 24) 730985b6a6bSBoyan Karatotev #define MDCR_NSTB_SS_BIT (ULL(1) << 25) 731ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 7320063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 73312f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 734e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 73512f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 73612f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 73712f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 73812f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 739e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 740e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 741f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 742ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 743ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 744ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 745985b6a6bSBoyan Karatotev #define MDCR_NSPB_SS_BIT (ULL(1) << 13) 746985b6a6bSBoyan Karatotev #define MDCR_NSPB_EN_BIT (ULL(1) << 12) 74799506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 748ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 749ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 750ba9e6a34SAndre Przywara #define MDCR_EnPM2_BIT (ULL(1) << 7) 751ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 752c1b0a97bSBoyan Karatotev #define MDCR_RLTE_BIT (ULL(1) << 0) 75333815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 754f5478dedSAntonio Nino Diaz 755f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 756a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_MTPME (ULL(1) << 28) 757a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HLP_BIT (ULL(1) << 26) 758a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2TB(x) ULL((x) << 24) 759a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2TB_EL1 ULL(0x3) 760a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HCCD_BIT (ULL(1) << 23) 761a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TTRF (ULL(1) << 19) 762a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPMD_BIT (ULL(1) << 17) 763a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPMS (ULL(1) << 14) 764a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2PB(x) ULL((x) << 12) 765a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_E2PB_EL1 ULL(0x3) 766a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDRA_BIT (ULL(1) << 11) 767a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDOSA_BIT (ULL(1) << 10) 768a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDA_BIT (ULL(1) << 9) 769a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TDE_BIT (ULL(1) << 8) 770a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPME_BIT (ULL(1) << 7) 771a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPM_BIT (ULL(1) << 6) 772a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_TPMCR_BIT (ULL(1) << 5) 773a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_HPMN_MASK ULL(0x1f) 774a9e3195cSSaivardhan Thatikonda #define MDCR_EL2_RESET_VAL ULL(0x0) 775f5478dedSAntonio Nino Diaz 776f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 777f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 778f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 779f5478dedSAntonio Nino Diaz 780f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 781f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 782f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 783f5478dedSAntonio Nino Diaz 784f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 785f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 786f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 787f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 788f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 789f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 790f5478dedSAntonio Nino Diaz 791f5478dedSAntonio Nino Diaz /* HCR definitions */ 7925fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 79333b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 79433b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 7955fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 796f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 797f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 79845aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7995fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 800f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 801f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 802f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 8035fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 8045fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 805f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 806f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 807f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 808f5478dedSAntonio Nino Diaz 809f5478dedSAntonio Nino Diaz /* ISR definitions */ 810f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 811f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 812f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 813f5478dedSAntonio Nino Diaz 814f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 815f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 816f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 817f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 818f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 819f5478dedSAntonio Nino Diaz 820f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 821f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 822f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 823f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 824f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 825f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 826f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 827f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 828f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 829f5478dedSAntonio Nino Diaz 830f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 831f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 83233b9be6dSChris Kay #define TAM_SHIFT U(30) 83333b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 834f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 835dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 836f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 837f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 838*a873d26fSBoyan Karatotev /* TCPAC is always set by default as the register is always present */ 839*a873d26fSBoyan Karatotev #define CPTR_EL3_RESET_VAL ((TAM_BIT | TTA_BIT) & \ 840*a873d26fSBoyan Karatotev ~(CPTR_EZ_BIT | ESM_BIT | TFP_BIT | TCPAC_BIT)) 841f5478dedSAntonio Nino Diaz 842f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 843f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 844f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 84533b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 84633b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 847dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 848dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 849f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 8507f471c59SMarek Vasut #define CPTR_EL2_ZEN_MASK ULL(0x3) 8517f471c59SMarek Vasut #define CPTR_EL2_ZEN_SHIFT U(16) 852dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 853a9e3195cSSaivardhan Thatikonda #define CPTR_EL2_TFP_BIT (ULL(1) << 10) 8547f471c59SMarek Vasut #define CPTR_EL2_TZ_BIT (ULL(1) << 8) 855f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 856f5478dedSAntonio Nino Diaz 85728bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 85828bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 85928bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 86028bbbf3bSManish Pandey 861f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 862f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 863f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 864f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 865f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 86630f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 86730f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 86830f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 86930f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 870f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 871f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 872f5478dedSAntonio Nino Diaz 873f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 874f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 875f5478dedSAntonio Nino Diaz 876f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 877f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 878f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 879f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 880f5478dedSAntonio Nino Diaz 881f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 882f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 883f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 884f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 885f5478dedSAntonio Nino Diaz 886f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 887f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 888f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 889f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 89030f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 89177c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 892f5478dedSAntonio Nino Diaz 893b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 894b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 895b4292bc6SAlexei Fedorov 89630f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 89730f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 89837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 89937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 90037596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 90137596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 90230f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 90330f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 90430f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 90537596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 90630f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 90737596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 90837596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 90930f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 91030f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 91130f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 91230f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 913025b1b81SJohn Powell #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 914c250cc3bSJohn Tsichritzis 915284c01c6SBoyan Karatotev /* 916284c01c6SBoyan Karatotev * SPSR_EL2 917284c01c6SBoyan Karatotev * M=0x9 (0b1001 EL2h) 918284c01c6SBoyan Karatotev * M[4]=0 919284c01c6SBoyan Karatotev * DAIF=0xF Exceptions masked on entry. 920284c01c6SBoyan Karatotev * BTYPE=0 BTI not yet supported. 921284c01c6SBoyan Karatotev * SSBS=0 Not yet supported. 922284c01c6SBoyan Karatotev * IL=0 Not an illegal exception return. 923284c01c6SBoyan Karatotev * SS=0 Not single stepping. 924284c01c6SBoyan Karatotev * PAN=1 RMM shouldn't access Unprivileged memory when running in VHE mode. 925284c01c6SBoyan Karatotev * UAO=0 926284c01c6SBoyan Karatotev * DIT=0 927284c01c6SBoyan Karatotev * TCO=0 928284c01c6SBoyan Karatotev * NZCV=0 929284c01c6SBoyan Karatotev */ 930284c01c6SBoyan Karatotev #define SPSR_EL2_REALM (SPSR_M_EL2H | (0xF << SPSR_DAIF_SHIFT) | \ 931284c01c6SBoyan Karatotev SPSR_PAN_BIT) 932284c01c6SBoyan Karatotev 933f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 934f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 935f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 936f5478dedSAntonio Nino Diaz 937f5478dedSAntonio Nino Diaz /* 938f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 939f5478dedSAntonio Nino Diaz */ 940f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 941f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 942f5478dedSAntonio Nino Diaz 943f5478dedSAntonio Nino Diaz /* 944f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 945f5478dedSAntonio Nino Diaz */ 946f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 947f5478dedSAntonio Nino Diaz 948f5478dedSAntonio Nino Diaz /* 9491b491eeaSElyes Haouas * TCR definitions 950f5478dedSAntonio Nino Diaz */ 951f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 952f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 953f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 954f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 955f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 956f5478dedSAntonio Nino Diaz 957f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 958f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 959cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 960f5478dedSAntonio Nino Diaz 9616de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 9626de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 9636de6965bSAntonio Nino Diaz 964f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 965f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 966f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 967f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 968f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 969f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 970f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 971f5478dedSAntonio Nino Diaz 972f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 973f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 974f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 975f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 976f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 977f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 978f5478dedSAntonio Nino Diaz 979f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 980f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 981f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 982f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 983f5478dedSAntonio Nino Diaz 984f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 985f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 986f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 987f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 988f5478dedSAntonio Nino Diaz 989f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 990f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 991f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 992f5478dedSAntonio Nino Diaz 9936de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 9946de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 9956de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 9966de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 9976de6965bSAntonio Nino Diaz 9986de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 9996de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 10006de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 10016de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 10026de6965bSAntonio Nino Diaz 10036de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 10046de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 10056de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 10066de6965bSAntonio Nino Diaz 1007f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 1008f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 1009f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 1010f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 1011f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 1012f5478dedSAntonio Nino Diaz 10136de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 10146de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 10156de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 10166de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 10176de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 10186de6965bSAntonio Nino Diaz 1019f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 1020f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 1021f5478dedSAntonio Nino Diaz 1022f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 1023f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 1024f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 1025f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 1026f5478dedSAntonio Nino Diaz 1027f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 1028f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 1029f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 1030f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 1031f5478dedSAntonio Nino Diaz 1032f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 1033f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 1034b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 1035f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 1036f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 1037f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 1038f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 1039f5478dedSAntonio Nino Diaz 1040f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 1041f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 1042f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 1043f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 1044f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 1045f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 1046f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 1047f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 1048f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 1049f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 1050f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 1051f5478dedSAntonio Nino Diaz 1052f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 1053f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 1054f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 1055f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 1056f5478dedSAntonio Nino Diaz 1057f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 1058c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 1059f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 1060f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 1061c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 1062c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 1063f5478dedSAntonio Nino Diaz 1064f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 1065c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 1066f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 1067f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1068f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1069c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1070c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 1071f5478dedSAntonio Nino Diaz 1072f5478dedSAntonio Nino Diaz /* 1073f5478dedSAntonio Nino Diaz * TTBR Definitions 1074f5478dedSAntonio Nino Diaz */ 1075f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 1076f5478dedSAntonio Nino Diaz 1077f5478dedSAntonio Nino Diaz /* 1078f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 1079f5478dedSAntonio Nino Diaz */ 1080f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 1081f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 1082f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 1083f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 1084f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 1085f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 1086f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 1087f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 1088f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 1089f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 1090f5478dedSAntonio Nino Diaz 1091f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1092f5478dedSAntonio Nino Diaz 1093f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 1094f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 1095f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 1096f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 1097f5478dedSAntonio Nino Diaz 1098f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 1099f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 1100f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 1101f5478dedSAntonio Nino Diaz 1102dd4f0885SVarun Wadekar /* Physical timer control macros */ 1103dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1104dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1105dd4f0885SVarun Wadekar 1106f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 1107f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 1108f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 1109f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 11101f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 11111f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 111230f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 1113f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 1114f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 1115f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1116f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1117f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1118f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 1119f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1120f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1121f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1122f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1123f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1124f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1125f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1126f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1127f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1128f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1129f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 11306d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1131f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1132f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1133f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1134f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1135f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1136f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1137f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1138f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1139f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 11401f461979SJustin Chadwell #define EC_BRK U(0x3c) 1141f5478dedSAntonio Nino Diaz 1142f5478dedSAntonio Nino Diaz /* 1143f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1144f5478dedSAntonio Nino Diaz * syndromes. 1145f5478dedSAntonio Nino Diaz */ 1146f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1147f5478dedSAntonio Nino Diaz 1148f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1149f5478dedSAntonio Nino Diaz 1150f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1151f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1152f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1153f5478dedSAntonio Nino Diaz 1154f5478dedSAntonio Nino Diaz /******************************************************************************* 1155f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1156f5478dedSAntonio Nino Diaz * instructions. 1157f5478dedSAntonio Nino Diaz ******************************************************************************/ 1158f5478dedSAntonio Nino Diaz 1159f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1160f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1161f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1162f5478dedSAntonio Nino Diaz 1163f5478dedSAntonio Nino Diaz /******************************************************************************* 1164f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1165f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1166f5478dedSAntonio Nino Diaz ******************************************************************************/ 1167f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1168f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1169f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1170f5478dedSAntonio Nino Diaz 1171f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1172f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1173f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1174f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1175f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1176f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1177f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1178f5478dedSAntonio Nino Diaz 1179f5478dedSAntonio Nino Diaz /******************************************************************************* 1180f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1181f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1182f5478dedSAntonio Nino Diaz ******************************************************************************/ 1183f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1184f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1185f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1186f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1187f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1188f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1189f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1190f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1191f5478dedSAntonio Nino Diaz 1192f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1193f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1194f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1195f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1196f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1197e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1198f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1199f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1200f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1201f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1202e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1203e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1204e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1205f5478dedSAntonio Nino Diaz 1206f5478dedSAntonio Nino Diaz /******************************************************************************* 1207f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1208f5478dedSAntonio Nino Diaz ******************************************************************************/ 1209f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1210f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1211f5478dedSAntonio Nino Diaz 1212f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1213f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1214f5478dedSAntonio Nino Diaz 1215f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1216f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1217f5478dedSAntonio Nino Diaz 1218f5478dedSAntonio Nino Diaz /******************************************************************************* 1219dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1220dc78e62dSjohpow01 ******************************************************************************/ 1221dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1222dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 122345c7328cSBoyan Karatotev #define SVCR S3_3_C4_C2_2 1224dc78e62dSjohpow01 1225dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 122645007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 122745007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 12289e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 122903d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 123003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 12319e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 12329e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1233dc78e62dSjohpow01 1234dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1235dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 123603d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1237dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 123803d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1239dc78e62dSjohpow01 1240dc78e62dSjohpow01 /******************************************************************************* 1241f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1242f5478dedSAntonio Nino Diaz ******************************************************************************/ 1243f5478dedSAntonio Nino Diaz /* 1244f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1245f5478dedSAntonio Nino Diaz */ 1246f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1247f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1248f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1249f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1250f5478dedSAntonio Nino Diaz 1251f5478dedSAntonio Nino Diaz /* 1252f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1253f5478dedSAntonio Nino Diaz * 1254f5478dedSAntonio Nino Diaz * Cache Policy 1255f5478dedSAntonio Nino Diaz * WT: Write Through 1256f5478dedSAntonio Nino Diaz * WB: Write Back 1257f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1258f5478dedSAntonio Nino Diaz * 1259f5478dedSAntonio Nino Diaz * Transient Hint 1260f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1261f5478dedSAntonio Nino Diaz * TR: Transient 1262f5478dedSAntonio Nino Diaz * 1263f5478dedSAntonio Nino Diaz * Allocation Policy 1264f5478dedSAntonio Nino Diaz * RA: Read Allocate 1265f5478dedSAntonio Nino Diaz * WA: Write Allocate 1266f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1267f5478dedSAntonio Nino Diaz * NA: No Allocation 1268f5478dedSAntonio Nino Diaz */ 1269f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1270f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1271f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1272f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1273f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1274f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1275f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1276f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1277f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1278f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1279f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1280f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1281f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1282f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1283f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1284f5478dedSAntonio Nino Diaz 1285f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1286f5478dedSAntonio Nino Diaz 1287f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1288f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1289f5478dedSAntonio Nino Diaz 1290f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1291f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1292f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 129330655136SGovindraj Raja 129430655136SGovindraj Raja #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 129530655136SGovindraj Raja #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1296f5478dedSAntonio Nino Diaz 1297f5478dedSAntonio Nino Diaz /******************************************************************************* 1298f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1299f5478dedSAntonio Nino Diaz ******************************************************************************/ 1300f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1301f5478dedSAntonio Nino Diaz 1302f5478dedSAntonio Nino Diaz /******************************************************************************* 1303ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1304f5478dedSAntonio Nino Diaz ******************************************************************************/ 1305f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1306f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1307f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1308f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1309f5478dedSAntonio Nino Diaz 13109448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 13119448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1312f5478dedSAntonio Nino Diaz /******************************************************************************* 1313873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1314f5478dedSAntonio Nino Diaz ******************************************************************************/ 1315f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1316f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1317f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1318f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1319f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1320f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1321f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1322f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1323f5478dedSAntonio Nino Diaz 1324f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1325f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1326f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1327f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1328f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1329f5478dedSAntonio Nino Diaz 1330f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1331f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1332f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1333f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1334f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1335f5478dedSAntonio Nino Diaz 1336f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1337f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1338f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1339f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1340f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1341f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1342f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1343f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1344f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1345f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1346f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1347f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1348f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1349f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1350f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1351f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1352f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1353f5478dedSAntonio Nino Diaz 1354f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1355f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1356f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1357f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1358f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1359f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1360f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1361f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1362f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1363f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1364f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1365f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1366f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1367f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1368f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1369f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1370f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1371f5478dedSAntonio Nino Diaz 137233b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 137333b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 137433b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 137533b9be6dSChris Kay 137633b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 137733b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 137833b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 137933b9be6dSChris Kay 138033b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 138133b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 138233b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 138333b9be6dSChris Kay 138433b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 138533b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 138633b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 138733b9be6dSChris Kay 1388f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1389f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1390f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1391f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1392f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1393f3ccf036SAlexei Fedorov 1394f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 139581e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 139681e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1397f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1398f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1399f5478dedSAntonio Nino Diaz 1400f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1401f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1402edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1403537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1404edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1405537fa859SLouis Mayencourt 1406537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1407537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1408f5478dedSAntonio Nino Diaz 1409c42aefd3SArvind Ram Prakash #define MPAMIDR_HAS_BW_CTRL_BIT (ULL(1) << 56) 1410f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1411f5478dedSAntonio Nino Diaz 1412c42aefd3SArvind Ram Prakash /* MPAM_PE_BW_CTRL register definitions */ 1413c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2 S3_4_C10_C5_4 1414c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1415c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_ENABLED_BIT (ULL(1) << 62) 1416c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_HARDLIM_BIT (ULL(1) << 61) 1417c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBWIDR_EL1_BIT (ULL(1) << 52) 1418c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBW0_EL1_BIT (ULL(1) << 51) 1419c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBW1_EL1_BIT (ULL(1) << 50) 1420c42aefd3SArvind Ram Prakash #define MPAMBW2_EL2_NTRAP_MPAMBWSM_EL1_BIT (ULL(1) << 49) 1421c42aefd3SArvind Ram Prakash 1422c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3 S3_6_C10_C5_4 1423c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_HW_SCALE_ENABLE_BIT (ULL(1) << 63) 1424c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_ENABLED_BIT (ULL(1) << 62) 1425c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_HARDLIM_BIT (ULL(1) << 61) 1426c42aefd3SArvind Ram Prakash #define MPAMBW3_EL3_NTRAPLOWER_BIT (ULL(1) << 49) 1427c42aefd3SArvind Ram Prakash 1428f5478dedSAntonio Nino Diaz /******************************************************************************* 1429873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1430873d4241Sjohpow01 ******************************************************************************/ 1431873d4241Sjohpow01 1432873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1433873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1434873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1435873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1436873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1437873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1438873d4241Sjohpow01 1439873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 144033b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 144133b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1442873d4241Sjohpow01 1443873d4241Sjohpow01 /* 1444873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1445873d4241Sjohpow01 * event counters. 1446873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1447873d4241Sjohpow01 */ 1448873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1449873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1450873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1451873d4241Sjohpow01 1452873d4241Sjohpow01 /* 1453873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1454873d4241Sjohpow01 * counters. 1455873d4241Sjohpow01 */ 1456873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1457873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1458873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1459873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1460873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1461873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1462873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1463873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1464873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1465873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1466873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1467873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1468873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1469873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1470873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1471873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1472873d4241Sjohpow01 1473873d4241Sjohpow01 /******************************************************************************* 147481c272b3SZelalem Aweke * Realm management extension register definitions 147581c272b3SZelalem Aweke ******************************************************************************/ 147681c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 147781c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 147881c272b3SZelalem Aweke 147978f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1480d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1481d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 148278f56ee7SAndre Przywara 148381c272b3SZelalem Aweke /******************************************************************************* 1484f5478dedSAntonio Nino Diaz * RAS system registers 1485f5478dedSAntonio Nino Diaz ******************************************************************************/ 1486f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1487f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1488f5478dedSAntonio Nino Diaz 1489f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1490f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1491f5478dedSAntonio Nino Diaz 1492f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1493f5478dedSAntonio Nino Diaz 1494f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1495f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1496f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1497f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1498f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1499f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1500f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1501f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1502f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1503f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1504f5478dedSAntonio Nino Diaz 1505af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1506af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1507f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1508f5478dedSAntonio Nino Diaz 1509f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1510f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1511f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1512f5478dedSAntonio Nino Diaz 1513f5478dedSAntonio Nino Diaz /******************************************************************************* 1514f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1515f5478dedSAntonio Nino Diaz ******************************************************************************/ 15165283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 15175283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 15185283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 15195283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 15205283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 15215283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 15225283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 15235283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1524f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 15255283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1526f5478dedSAntonio Nino Diaz 1527f5478dedSAntonio Nino Diaz /******************************************************************************* 1528f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1529f5478dedSAntonio Nino Diaz ******************************************************************************/ 1530f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1531f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1532f5478dedSAntonio Nino Diaz 15338074448fSJohn Tsichritzis /******************************************************************************* 15348074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 15358074448fSJohn Tsichritzis ******************************************************************************/ 15368074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 15378074448fSJohn Tsichritzis 15389dd94382SJustin Chadwell /******************************************************************************* 15399dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 15409dd94382SJustin Chadwell ******************************************************************************/ 15419dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 15429dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 15439dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 15449dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 15459dd94382SJustin Chadwell 154633c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 154733c665aeSHarrison Mutai 15489cf7f355SMadhukar Pappireddy /******************************************************************************* 15491ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 15501ae75529SAndre Przywara ******************************************************************************/ 15511ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 15521ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 15531ae75529SAndre Przywara 15541ae75529SAndre Przywara /******************************************************************************* 1555cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1556cb4ec47bSjohpow01 ******************************************************************************/ 1557cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1558ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1559ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1560ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1561ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1562ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1563ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1564ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1565cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1566cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1567cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1568cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1569cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1570ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1571cb4ec47bSjohpow01 1572cb4ec47bSjohpow01 /******************************************************************************* 15734a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 15744a530b4cSJuan Pablo Conde ******************************************************************************/ 15754a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 15764a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 15774a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 15784a530b4cSJuan Pablo Conde 15794a530b4cSJuan Pablo Conde /******************************************************************************* 1580ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1581d3331603SMark Brown ******************************************************************************/ 1582ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1583d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1584d3331603SMark Brown 1585d3331603SMark Brown /******************************************************************************* 1586ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1587062b6c6bSMark Brown ******************************************************************************/ 1588062b6c6bSMark Brown 1589ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1590062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1591ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1592062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1593ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1594062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1595062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1596ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1597062b6c6bSMark Brown 1598062b6c6bSMark Brown /******************************************************************************* 1599688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1600688ab57bSMark Brown ******************************************************************************/ 1601688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1602688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 160330f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1604d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1605d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1606d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 160730f05b4fSManish Pandey 160830f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1609688ab57bSMark Brown 1610688ab57bSMark Brown /******************************************************************************* 1611d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1612d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1613d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1614d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1615d6c76e6cSMadhukar Pappireddy 1616d6c76e6cSMadhukar Pappireddy /******************************************************************************* 16176d0433f0SJayanth Dodderi Chidanand * FEAT_THE - Translation Hardening Extension Registers 16186d0433f0SJayanth Dodderi Chidanand ******************************************************************************/ 16196d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1 S3_0_C13_C0_6 16206d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1 S3_0_C13_C0_3 16216d0433f0SJayanth Dodderi Chidanand 16226d0433f0SJayanth Dodderi Chidanand /******************************************************************************* 16234ec4e545SJayanth Dodderi Chidanand * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 16244ec4e545SJayanth Dodderi Chidanand ******************************************************************************/ 1625025b1b81SJohn Powell #define SCTLR2_EL3 S3_6_C1_C0_3 16264ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2 S3_4_C1_C0_3 16274ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1 S3_0_C1_C0_3 16284ec4e545SJayanth Dodderi Chidanand 16294ec4e545SJayanth Dodderi Chidanand /******************************************************************************* 163041ae0473SSona Mathew * FEAT_BRBE - Branch Record Buffer Extension Registers 163141ae0473SSona Mathew ******************************************************************************/ 163241ae0473SSona Mathew #define BRBCR_EL2 S2_4_C9_C0_0 163341ae0473SSona Mathew 163441ae0473SSona Mathew /******************************************************************************* 163519d52a83SAndre Przywara * FEAT_LS64_ACCDATA - LoadStore64B with status data 163619d52a83SAndre Przywara ******************************************************************************/ 163719d52a83SAndre Przywara #define ACCDATA_EL1 S3_0_C13_C0_5 163819d52a83SAndre Przywara 163919d52a83SAndre Przywara /******************************************************************************* 16409cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 16419cf7f355SMadhukar Pappireddy ******************************************************************************/ 1642d52ff2b3SArvind Ram Prakash #define CLUSTERPWRDN_EL1 S3_0_C15_C3_6 16439cf7f355SMadhukar Pappireddy 1644a57e18e4SArvind Ram Prakash /******************************************************************************* 1645a57e18e4SArvind Ram Prakash * FEAT_FPMR - Floating point Mode Register 1646a57e18e4SArvind Ram Prakash ******************************************************************************/ 1647a57e18e4SArvind Ram Prakash #define FPMR S3_3_C4_C4_2 1648a57e18e4SArvind Ram Prakash 16499cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 16509cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 16519cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 16529cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1653278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 16549cf7f355SMadhukar Pappireddy 16551f866fc9SAmr Mohamed /* CLUSTERPMMDCR register definitions */ 16561f866fc9SAmr Mohamed #define CLUSTERPMMDCR_SPME U(1) 16571f866fc9SAmr Mohamed 165868120783SChris Kay /******************************************************************************* 165968120783SChris Kay * Definitions for CPU Power/Performance Management registers 166068120783SChris Kay ******************************************************************************/ 166168120783SChris Kay 166268120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 16632590e819SBoyan Karatotev #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 166468120783SChris Kay 166568120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 16662590e819SBoyan Karatotev #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 166768120783SChris Kay 1668387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1669387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1670387b8801SAndre Przywara 1671f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1672f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1673f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1674f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1675f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1676f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1677f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1678f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 16791f866fc9SAmr Mohamed #define CLUSTERPMMDCR_EL3 S3_6_C15_C6_3 1680f99a69c3SArvind Ram Prakash 1681f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1682f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1683f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1684f99a69c3SArvind Ram Prakash 1685f801fdc2STushar Khandelwal /******************************************************************************* 1686f801fdc2STushar Khandelwal * FEAT_MEC - Memory Encryption Contexts 1687f801fdc2STushar Khandelwal ******************************************************************************/ 1688f801fdc2STushar Khandelwal #define MECIDR_EL2 S3_4_C10_C8_7 1689f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1690f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1691f801fdc2STushar Khandelwal 16924274b526SArvind Ram Prakash /****************************************************************************** 16934274b526SArvind Ram Prakash * FEAT_FGWTE3 - Fine Grained Write Trap 16944274b526SArvind Ram Prakash ******************************************************************************/ 16954274b526SArvind Ram Prakash #define FGWTE3_EL3 S3_6_C1_C1_5 16964274b526SArvind Ram Prakash 16974274b526SArvind Ram Prakash /* FGWTE3_EL3 Defintions */ 16984274b526SArvind Ram Prakash #define FGWTE3_EL3_VBAR_EL3_BIT (U(1) << 21) 16994274b526SArvind Ram Prakash #define FGWTE3_EL3_TTBR0_EL3_BIT (U(1) << 20) 17004274b526SArvind Ram Prakash #define FGWTE3_EL3_TPIDR_EL3_BIT (U(1) << 19) 17014274b526SArvind Ram Prakash #define FGWTE3_EL3_TCR_EL3_BIT (U(1) << 18) 17024274b526SArvind Ram Prakash #define FGWTE3_EL3_SPMROOTCR_EL3_BIT (U(1) << 17) 17034274b526SArvind Ram Prakash #define FGWTE3_EL3_SCTLR2_EL3_BIT (U(1) << 16) 17044274b526SArvind Ram Prakash #define FGWTE3_EL3_SCTLR_EL3_BIT (U(1) << 15) 17054274b526SArvind Ram Prakash #define FGWTE3_EL3_PIR_EL3_BIT (U(1) << 14) 17064274b526SArvind Ram Prakash #define FGWTE3_EL3_MECID_RL_A_EL3_BIT (U(1) << 12) 17074274b526SArvind Ram Prakash #define FGWTE3_EL3_MAIR2_EL3_BIT (U(1) << 10) 17084274b526SArvind Ram Prakash #define FGWTE3_EL3_MAIR_EL3_BIT (U(1) << 9) 17094274b526SArvind Ram Prakash #define FGWTE3_EL3_GPTBR_EL3_BIT (U(1) << 8) 17104274b526SArvind Ram Prakash #define FGWTE3_EL3_GPCCR_EL3_BIT (U(1) << 7) 17114274b526SArvind Ram Prakash #define FGWTE3_EL3_GCSPR_EL3_BIT (U(1) << 6) 17124274b526SArvind Ram Prakash #define FGWTE3_EL3_GCSCR_EL3_BIT (U(1) << 5) 17134274b526SArvind Ram Prakash #define FGWTE3_EL3_AMAIR2_EL3_BIT (U(1) << 4) 17144274b526SArvind Ram Prakash #define FGWTE3_EL3_AMAIR_EL3_BIT (U(1) << 3) 17154274b526SArvind Ram Prakash #define FGWTE3_EL3_AFSR1_EL3_BIT (U(1) << 2) 17164274b526SArvind Ram Prakash #define FGWTE3_EL3_AFSR0_EL3_BIT (U(1) << 1) 17174274b526SArvind Ram Prakash #define FGWTE3_EL3_ACTLR_EL3_BIT (U(1) << 0) 17184274b526SArvind Ram Prakash 17194274b526SArvind Ram Prakash #define FGWTE3_EL3_EARLY_INIT_VAL ( \ 17204274b526SArvind Ram Prakash FGWTE3_EL3_VBAR_EL3_BIT | \ 17214274b526SArvind Ram Prakash FGWTE3_EL3_TTBR0_EL3_BIT | \ 17224274b526SArvind Ram Prakash FGWTE3_EL3_SPMROOTCR_EL3_BIT | \ 17234274b526SArvind Ram Prakash FGWTE3_EL3_SCTLR2_EL3_BIT | \ 17244274b526SArvind Ram Prakash FGWTE3_EL3_PIR_EL3_BIT | \ 17254274b526SArvind Ram Prakash FGWTE3_EL3_MECID_RL_A_EL3_BIT | \ 17264274b526SArvind Ram Prakash FGWTE3_EL3_MAIR2_EL3_BIT | \ 17274274b526SArvind Ram Prakash FGWTE3_EL3_MAIR_EL3_BIT | \ 17284274b526SArvind Ram Prakash FGWTE3_EL3_GPTBR_EL3_BIT | \ 17294274b526SArvind Ram Prakash FGWTE3_EL3_GPCCR_EL3_BIT | \ 17304274b526SArvind Ram Prakash FGWTE3_EL3_GCSPR_EL3_BIT | \ 17314274b526SArvind Ram Prakash FGWTE3_EL3_GCSCR_EL3_BIT | \ 17324274b526SArvind Ram Prakash FGWTE3_EL3_AMAIR2_EL3_BIT | \ 17334274b526SArvind Ram Prakash FGWTE3_EL3_AMAIR_EL3_BIT | \ 17344274b526SArvind Ram Prakash FGWTE3_EL3_AFSR1_EL3_BIT | \ 17354274b526SArvind Ram Prakash FGWTE3_EL3_AFSR0_EL3_BIT) 17364274b526SArvind Ram Prakash 17374274b526SArvind Ram Prakash #if HW_ASSISTED_COHERENCY 17384274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT FGWTE3_EL3_SCTLR_EL3_BIT | 17394274b526SArvind Ram Prakash #else 17404274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT 17414274b526SArvind Ram Prakash #endif 17424274b526SArvind Ram Prakash 17434274b526SArvind Ram Prakash #if !(CRASH_REPORTING) 17444274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT FGWTE3_EL3_TPIDR_EL3_BIT | 17454274b526SArvind Ram Prakash #else 17464274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT 17474274b526SArvind Ram Prakash #endif 17484274b526SArvind Ram Prakash 17494274b526SArvind Ram Prakash #define FGWTE3_EL3_LATE_INIT_VAL ( \ 17504274b526SArvind Ram Prakash FGWTE3_EL3_EARLY_INIT_VAL | \ 17514274b526SArvind Ram Prakash FGWTE3_EL3_LATE_INIT_SCTLR_EL3_BIT \ 17524274b526SArvind Ram Prakash FGWTE3_EL3_LATE_INIT_TPIDR_EL3_BIT \ 17534274b526SArvind Ram Prakash FGWTE3_EL3_TCR_EL3_BIT | \ 17544274b526SArvind Ram Prakash FGWTE3_EL3_ACTLR_EL3_BIT) 17554274b526SArvind Ram Prakash 1756f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1757