xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 9e51f15ed16f0628320bf0ee45dfddad2a38d52e)
1f5478dedSAntonio Nino Diaz /*
233c665aeSHarrison Mutai  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
783c789bfcSManish Pandey  * Definitions for Exception vector offsets
793c789bfcSManish Pandey  ******************************************************************************/
803c789bfcSManish Pandey #define CURRENT_EL_SP0		0x0
813c789bfcSManish Pandey #define CURRENT_EL_SPX		0x200
823c789bfcSManish Pandey #define LOWER_EL_AARCH64	0x400
833c789bfcSManish Pandey #define LOWER_EL_AARCH32	0x600
843c789bfcSManish Pandey 
853c789bfcSManish Pandey #define SYNC_EXCEPTION		0x0
863c789bfcSManish Pandey #define IRQ_EXCEPTION		0x80
873c789bfcSManish Pandey #define FIQ_EXCEPTION		0x100
883c789bfcSManish Pandey #define SERROR_EXCEPTION	0x180
893c789bfcSManish Pandey 
903c789bfcSManish Pandey /*******************************************************************************
91f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
92f5478dedSAntonio Nino Diaz  ******************************************************************************/
93f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
94f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
95dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
96f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
97f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
98f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
99f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
100f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
101f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
102f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
103f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
104f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
105f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
106f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
107f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
108f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
109f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
110f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
111f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
112f5478dedSAntonio Nino Diaz 
113f5478dedSAntonio Nino Diaz /*******************************************************************************
11428f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
11528f39f02SMax Shvetsov  ******************************************************************************/
11628f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
11728f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
11828f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
11928f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
12028f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
12128f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
12228f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
12328f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
12428f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
125e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
126e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
127e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
128e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
129e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
130e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
131e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
132e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
13328f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
134d5384b69SAndre Przywara #define VNCR_EL2		S3_4_C2_C2_0
1352825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1362825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
137ea735bf5SAndre Przywara #define CONTEXTIDR_EL2		S3_4_C13_C0_1
138ea735bf5SAndre Przywara #define TTBR1_EL2		S3_4_C2_C0_1
13928f39f02SMax Shvetsov 
14028f39f02SMax Shvetsov /*******************************************************************************
141f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
142f5478dedSAntonio Nino Diaz  ******************************************************************************/
143f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
144e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
145f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
146f5478dedSAntonio Nino Diaz 
147f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
148f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
149f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
150f5478dedSAntonio Nino Diaz 
151f5478dedSAntonio Nino Diaz /*******************************************************************************
152f5478dedSAntonio Nino Diaz  * System register bit definitions
153f5478dedSAntonio Nino Diaz  ******************************************************************************/
154f5478dedSAntonio Nino Diaz /* CLIDR definitions */
155f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
156f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
157ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
158f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
159f5478dedSAntonio Nino Diaz 
160f5478dedSAntonio Nino Diaz /* CSSELR definitions */
161f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
162f5478dedSAntonio Nino Diaz 
163f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
164f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
165f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
166bd393704SAmbroise Vincent #if ERRATA_A53_827319
167bd393704SAmbroise Vincent #define DCCSW			DCCISW
168bd393704SAmbroise Vincent #else
169f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
170bd393704SAmbroise Vincent #endif
171f5478dedSAntonio Nino Diaz 
172a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK			ULL(0xf)
173a8d5d3d5SAndre Przywara 
174f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1796a0da736SJayanth Dodderi Chidanand 
180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
1826a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
183873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1846a0da736SJayanth Dodderi Chidanand 
185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1866a0da736SJayanth Dodderi Chidanand 
187e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
188e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
189e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1906a0da736SJayanth Dodderi Chidanand 
191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
1930c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
194*9e51f15eSSona Mathew #define SVE_IMPLEMENTED				ULL(0x1)
1956a0da736SJayanth Dodderi Chidanand 
1960376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
197db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
1986a0da736SJayanth Dodderi Chidanand 
199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
2016a0da736SJayanth Dodderi Chidanand 
202f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
203f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
204f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
205*9e51f15eSSona Mathew #define DIT_IMPLEMENTED				ULL(1)
2066a0da736SJayanth Dodderi Chidanand 
207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
208f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
209f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
210*9e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED			ULL(0x2)
211*9e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED			ULL(0x3)
2126a0da736SJayanth Dodderi Chidanand 
21381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
21481c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
21581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
216*9e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED			ULL(0)
217f5478dedSAntonio Nino Diaz 
2186a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2196a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2206a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2216a0da736SJayanth Dodderi Chidanand 
222e290a8fcSAlexei Fedorov /* Exception level handling */
223f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
224f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
225f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
226f5478dedSAntonio Nino Diaz 
2272031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2282031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2292031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2302031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
231*9e51f15eSSona Mathew 
2325de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2335de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2345de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
235*9e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED		ULL(1)
236*9e51f15eSSona Mathew 
237c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
238c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
239c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
240c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
241c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3P7	U(7)
242c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
2432031d616SManish V Badarkhe 
24430f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */
24530f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT		U(24)
24630f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK		ULL(0xf)
24730f05b4fSManish Pandey #define SEBEP_IMPLEMENTED		ULL(1)
24830f05b4fSManish Pandey 
249e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
250e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
251e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
252*9e51f15eSSona Mathew #define SPE_IMPLEMENTED			ULL(0x1)
253*9e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED		ULL(0x0)
254f5478dedSAntonio Nino Diaz 
255813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
256813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
257813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
258*9e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED			ULL(1)
259813524eaSManish V Badarkhe 
2600063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2610063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2620063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
263*9e51f15eSSona Mathew #define MTPMU_IMPLEMENTED		ULL(1)
264*9e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED		ULL(15)
2650063dd17SJavier Almansa Sobrino 
266744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
267744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
268744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
269*9e51f15eSSona Mathew #define BRBE_IMPLEMENTED		ULL(1)
270744ad974Sjohpow01 
27130f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */
27230f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT		U(48)
27330f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK		ULL(0xf)
27430f05b4fSManish Pandey #define EBEP_IMPLEMENTED		ULL(1)
27530f05b4fSManish Pandey 
2767c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2777c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2787c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2797c802c71STomas Pilar 
280f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2815283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2826a0da736SJayanth Dodderi Chidanand 
283f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2845283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
285f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2865283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
2876a0da736SJayanth Dodderi Chidanand 
288f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
2895283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
290f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
2915283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
292f5478dedSAntonio Nino Diaz 
2936a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
2946a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
295*9e51f15eSSona Mathew #define SB_IMPLEMENTED			ULL(0x1)
296*9e51f15eSSona Mathew #define SB_NOT_IMPLEMENTED		ULL(0x0)
2976a0da736SJayanth Dodderi Chidanand 
2989ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
2999ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
3009ff5f754SJuan Pablo Conde 
3014d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
3024d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1			S3_0_C0_C4_2
3034d0b6632SMaksims Svecovs 
3049ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
3059ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
3069ff5f754SJuan Pablo Conde 
3079ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
3089ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
3099ff5f754SJuan Pablo Conde 
3102559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
3112559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
3122559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
3132559b2c8SAntonio Nino Diaz 
314f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
315f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
316f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
317f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
318f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
319f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
320f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
321f5478dedSAntonio Nino Diaz 
32229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
32329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
32429d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH		ULL(0x2)
325*9e51f15eSSona Mathew #define ECV_IMPLEMENTED				ULL(0x1)
32629d0ee54SJimmy Brisson 
327110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
328110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
329*9e51f15eSSona Mathew #define FGT_IMPLEMENTED				ULL(0x1)
330*9e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED			ULL(0x0)
331110ee433SJimmy Brisson 
332f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
333f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
334f5478dedSAntonio Nino Diaz 
335f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
336f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
337f5478dedSAntonio Nino Diaz 
338f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
339f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
340*9e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED			ULL(0x1)
341f5478dedSAntonio Nino Diaz 
3426cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3436cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3446cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
345*9e51f15eSSona Mathew #define TWED_IMPLEMENTED			ULL(0x1)
3466cac724dSjohpow01 
347a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
348a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
349*9e51f15eSSona Mathew #define PAN_IMPLEMENTED				ULL(0x1)
350*9e51f15eSSona Mathew #define PAN2_IMPLEMENTED			ULL(0x2)
351*9e51f15eSSona Mathew #define PAN3_IMPLEMENTED			ULL(0x3)
352a83103c8SAlexei Fedorov 
35337596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
35437596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
35537596fcbSDaniel Boulby 
356cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
357cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
358*9e51f15eSSona Mathew #define HCX_IMPLEMENTED				ULL(0x1)
359cb4ec47bSjohpow01 
3602559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3612559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
362cedfa04bSSathees Balya 
363cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
364cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
365cedfa04bSSathees Balya 
366d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
367d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
368d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
369d0ec1cc4Sjohpow01 
37030f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT		U(4)
37130f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK		ULL(0xf)
37230f05b4fSManish Pandey 
3732559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3742559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3752559b2c8SAntonio Nino Diaz 
3766a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3776a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
378*9e51f15eSSona Mathew #define NV2_IMPLEMENTED				ULL(0x2)
3796a0da736SJayanth Dodderi Chidanand 
380d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
381d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
382d3331603SMark Brown 
383062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
384062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
385062b6c6bSMark Brown 
386062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
387062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
388062b6c6bSMark Brown 
389062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
390062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
391062b6c6bSMark Brown 
392062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
393062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
394062b6c6bSMark Brown 
395d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
396d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
397d3331603SMark Brown 
398f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
399f5478dedSAntonio Nino Diaz 
4009fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
4019fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
4029fc59639SAlexei Fedorov #define BTI_IMPLEMENTED			ULL(1)	/* The BTI mechanism is implemented */
4039fc59639SAlexei Fedorov 
40430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
40530f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
406*9e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED		ULL(0)	/* No architectural SSBS support */
40730f05b4fSManish Pandey 
408b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
409b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
410b7e398d6SSoby Mathew 
411ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
412ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
413ff86e0b4SJuan Pablo Conde 
41430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT	U(36)
41530f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK	ULL(0xf)
41630f05b4fSManish Pandey #define NMI_IMPLEMENTED			ULL(1)
41730f05b4fSManish Pandey 
41830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
41930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
42030f05b4fSManish Pandey #define GCS_IMPLEMENTED			ULL(1)
42130f05b4fSManish Pandey 
422*9e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED		ULL(0x1)
423ff86e0b4SJuan Pablo Conde 
4244d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
4254d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
4264d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
4274d0b6632SMaksims Svecovs 
4284d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
4294d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
4304d0b6632SMaksims Svecovs 
4314d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
4324d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
4334d0b6632SMaksims Svecovs 
4346503ff29SAndre Przywara #define VDISR_EL2				S3_4_C12_C1_1
4356503ff29SAndre Przywara #define VSESR_EL2				S3_4_C5_C2_3
4366503ff29SAndre Przywara 
4370563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
4380563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
4390563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
4400563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
4410563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
4420563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
4430563ab08SAlexei Fedorov /*
4440563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
4450563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
4460563ab08SAlexei Fedorov  */
4470563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
448b7e398d6SSoby Mathew 
449dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
450dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
451dbcc44a1SAlexei Fedorov 
452dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
453dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
4540bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH		U(4)
455*9e51f15eSSona Mathew #define SME_IMPLEMENTED				ULL(0x1)
456*9e51f15eSSona Mathew #define SME2_IMPLEMENTED			ULL(0x2)
457*9e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED			ULL(0x0)
458dc78e62dSjohpow01 
459f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
460f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
461f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
462f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
463f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
464f5478dedSAntonio Nino Diaz 
465f5478dedSAntonio Nino Diaz /* SCTLR definitions */
466f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
467f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
468f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
469f5478dedSAntonio Nino Diaz 
4703443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4713443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
472a83103c8SAlexei Fedorov 
473f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
474f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
475f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
476f5478dedSAntonio Nino Diaz 
477f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
478f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
479f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
480f5478dedSAntonio Nino Diaz 
481f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
482f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
483f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
484f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
485f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
486f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
487a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
488f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
489f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
490f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
491a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
492a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
493f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
494c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
495f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
496f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
497f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
498f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
499f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
500a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
5015f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
502a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
503a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
504f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
505f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
506f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
507c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
508a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
509a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
510c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
5115283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
5129fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
5139fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
5149fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
515a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
516a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
517a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
518dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
51930f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT	(ULL(1) << 62)
520a83103c8SAlexei Fedorov 
521a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
522a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
523a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
524a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
525a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
526a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
527a83103c8SAlexei Fedorov /*
528a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
529a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
530a83103c8SAlexei Fedorov  */
531a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
532a83103c8SAlexei Fedorov 
533a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
534a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
535a83103c8SAlexei Fedorov 
536a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
537a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
538a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
539a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
540a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
541a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
542a83103c8SAlexei Fedorov /*
543a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
544a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
545a83103c8SAlexei Fedorov  */
546a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
547a83103c8SAlexei Fedorov 
548a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
549a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
55037596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
55137596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
552a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
553a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
554a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
555a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
556a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
557a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
558a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
559f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
560f5478dedSAntonio Nino Diaz 
561a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
562f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
563d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
564d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
565d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
56603d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT	U(24)
56703d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK	ULL(0x3)
568f5478dedSAntonio Nino Diaz 
569f5478dedSAntonio Nino Diaz /* SCR definitions */
570f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
57181c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
57281c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
57381c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
5746cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
5756cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
576062b6c6bSMark Brown #define SCR_PIEN_BIT		(UL(1) << 45)
577d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
578ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
579688ab57bSMark Brown #define SCR_GCSEn_BIT		(UL(1) << 39)
580cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
581dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
582dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
583a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
584a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
5856cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
586d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
587d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
588d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
58977c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
590d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
591d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
592d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
593d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
594d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
595d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
596d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
597d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
598d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
599d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
600d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
601d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
602d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
603d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
604d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
605d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
606dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
607f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
608f5478dedSAntonio Nino Diaz 
609f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
61012f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
61112f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
61212f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
613744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
614744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
61540ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
61640ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
617ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT		(ULL(1) << 26)
6180063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
61912f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
620e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
62112f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
62212f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
62312f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
62412f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
625e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
626e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
627f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
628ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
629ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
630ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
631f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
632ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
63399506facSBoyan Karatotev #define MDCR_NSPBE_BIT		(ULL(1) << 11)
634ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
635ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
636ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
63733815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
638f5478dedSAntonio Nino Diaz 
639f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
6400063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
641c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT	(U(1) << 26)
64240ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
64340ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
644c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
645e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
646c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
647f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
648f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
649f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
650f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
651f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
652f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
653f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
654f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
655f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
656f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
657c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK	U(0x1f)
658f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
659f5478dedSAntonio Nino Diaz 
660f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
661f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
662f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
663f5478dedSAntonio Nino Diaz 
664f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
665f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
666f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
667f5478dedSAntonio Nino Diaz 
668f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
669f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
670f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
671f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
672f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
673f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
674f5478dedSAntonio Nino Diaz 
675f5478dedSAntonio Nino Diaz /* HCR definitions */
6765fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
67733b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
67833b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
6795fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
680f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
681f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
68245aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
6835fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
684f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
685f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
686f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
6875fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
6885fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
689f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
690f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
691f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
692f5478dedSAntonio Nino Diaz 
693f5478dedSAntonio Nino Diaz /* ISR definitions */
694f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
695f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
696f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
697f5478dedSAntonio Nino Diaz 
698f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
699f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
700f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
701f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
702f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
703f5478dedSAntonio Nino Diaz 
704f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
705f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
706f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
707f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
708f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
709f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
710f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
711f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
712f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
713f5478dedSAntonio Nino Diaz 
714f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
715f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
71633b9be6dSChris Kay #define TAM_SHIFT		U(30)
71733b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
718f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
719dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
720f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
721f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
722dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
723dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
724f5478dedSAntonio Nino Diaz 
725f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
726f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
727f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
72833b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
72933b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
730dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
731dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
732f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
733dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
734f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
735f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
736f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
737f5478dedSAntonio Nino Diaz 
73828bbbf3bSManish Pandey /* VTCR_EL2 definitions */
73928bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
74028bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
74128bbbf3bSManish Pandey 
742f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
743f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
744f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
745f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
746f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
74730f05b4fSManish Pandey #define SPSR_V_BIT		(U(1) << 28)
74830f05b4fSManish Pandey #define SPSR_C_BIT		(U(1) << 29)
74930f05b4fSManish Pandey #define SPSR_Z_BIT		(U(1) << 30)
75030f05b4fSManish Pandey #define SPSR_N_BIT		(U(1) << 31)
751f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
752f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
753f5478dedSAntonio Nino Diaz 
754f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
755f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
756f5478dedSAntonio Nino Diaz 
757f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
758f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
759f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
760f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
761f5478dedSAntonio Nino Diaz 
762f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
763f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
764f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
765f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
766f5478dedSAntonio Nino Diaz 
767f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
768f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
769f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
770f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
77130f05b4fSManish Pandey #define SPSR_M_EL1H		U(0x5)
77277c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
773f5478dedSAntonio Nino Diaz 
774b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
775b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
776b4292bc6SAlexei Fedorov 
77730f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64	U(10)
77830f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64	U(0x3)
77937596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64	U(12)
78037596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
78137596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
78237596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
78330f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64	BIT_64(13)
78430f05b4fSManish Pandey #define SPSR_IL_BIT		BIT_64(20)
78530f05b4fSManish Pandey #define SPSR_SS_BIT		BIT_64(21)
78637596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
78730f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64	BIT_64(23)
78837596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
78937596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
79030f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64	BIT_64(32)
79130f05b4fSManish Pandey #define SPSR_PPEND_BIT		BIT(33)
79230f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64	BIT_64(34)
79330f05b4fSManish Pandey #define SPSR_NZCV		(SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
794c250cc3bSJohn Tsichritzis 
795f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
796f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
797f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
798f5478dedSAntonio Nino Diaz 
799f5478dedSAntonio Nino Diaz /*
800f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
801f5478dedSAntonio Nino Diaz  */
802f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
803f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
804f5478dedSAntonio Nino Diaz 
805f5478dedSAntonio Nino Diaz /*
806f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
807f5478dedSAntonio Nino Diaz  */
808f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
809f5478dedSAntonio Nino Diaz 
810f5478dedSAntonio Nino Diaz /*
8111b491eeaSElyes Haouas  * TCR definitions
812f5478dedSAntonio Nino Diaz  */
813f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
814f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
815f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
816f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
817f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
818f5478dedSAntonio Nino Diaz 
819f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
820f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
821cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
822f5478dedSAntonio Nino Diaz 
8236de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
8246de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
8256de6965bSAntonio Nino Diaz 
826f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
827f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
828f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
829f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
830f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
831f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
832f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
833f5478dedSAntonio Nino Diaz 
834f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
835f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
836f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
837f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
838f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
839f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
840f5478dedSAntonio Nino Diaz 
841f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
842f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
843f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
844f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
845f5478dedSAntonio Nino Diaz 
846f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
847f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
848f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
849f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
850f5478dedSAntonio Nino Diaz 
851f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
852f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
853f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
854f5478dedSAntonio Nino Diaz 
8556de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
8566de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
8576de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
8586de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
8596de6965bSAntonio Nino Diaz 
8606de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
8616de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
8626de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
8636de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
8646de6965bSAntonio Nino Diaz 
8656de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
8666de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
8676de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
8686de6965bSAntonio Nino Diaz 
869f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
870f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
871f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
872f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
873f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
874f5478dedSAntonio Nino Diaz 
8756de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
8766de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
8776de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
8786de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
8796de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
8806de6965bSAntonio Nino Diaz 
881f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
882f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
883f5478dedSAntonio Nino Diaz 
884f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
885f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
886f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
887f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
888f5478dedSAntonio Nino Diaz 
889f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
890f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
891f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
892f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
893f5478dedSAntonio Nino Diaz 
894f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
895f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
896b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
897f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
898f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
899f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
900f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
901f5478dedSAntonio Nino Diaz 
902f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
903f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
904f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
905f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
906f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
907f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
908f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
909f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
910f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
911f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
912f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
913f5478dedSAntonio Nino Diaz 
914f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
915f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
916f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
917f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
918f5478dedSAntonio Nino Diaz 
919f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
920c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
921f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
922f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
923c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
924c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
925f5478dedSAntonio Nino Diaz 
926f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
927c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
928f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
929f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
930f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
931c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
932c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
933f5478dedSAntonio Nino Diaz 
934f5478dedSAntonio Nino Diaz /*
935f5478dedSAntonio Nino Diaz  * TTBR Definitions
936f5478dedSAntonio Nino Diaz  */
937f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
938f5478dedSAntonio Nino Diaz 
939f5478dedSAntonio Nino Diaz /*
940f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
941f5478dedSAntonio Nino Diaz  */
942f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
943f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
944f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
945f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
946f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
947f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
948f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
949f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
950f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
951f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
952f5478dedSAntonio Nino Diaz 
953f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
954f5478dedSAntonio Nino Diaz 
955f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
956f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
957f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
958f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
959f5478dedSAntonio Nino Diaz 
960f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
961f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
962f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
963f5478dedSAntonio Nino Diaz 
964dd4f0885SVarun Wadekar /* Physical timer control macros */
965dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
966dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
967dd4f0885SVarun Wadekar 
968f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
969f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
970f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
971f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
9721f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
9731f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
97430f05b4fSManish Pandey #define ESR_IL_BIT			(U(1) << 25)
975f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
976f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
977f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
978f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
979f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
980f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
981f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
982f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
983f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
984f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
985f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
986f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
987f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
988f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
989f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
990f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
991f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
9926d22b089SManish Pandey #define EC_IMP_DEF_EL3			U(0x1f)
993f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
994f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
995f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
996f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
997f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
998f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
999f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
1000f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
1001f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
10021f461979SJustin Chadwell #define EC_BRK				U(0x3c)
1003f5478dedSAntonio Nino Diaz 
1004f5478dedSAntonio Nino Diaz /*
1005f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
1006f5478dedSAntonio Nino Diaz  * syndromes.
1007f5478dedSAntonio Nino Diaz  */
1008f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
1009f5478dedSAntonio Nino Diaz 
1010f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
1011f5478dedSAntonio Nino Diaz 
1012f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
1013f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
1014f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
1015f5478dedSAntonio Nino Diaz 
1016f5478dedSAntonio Nino Diaz /*******************************************************************************
1017f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
1018f5478dedSAntonio Nino Diaz  * instructions.
1019f5478dedSAntonio Nino Diaz  ******************************************************************************/
1020f5478dedSAntonio Nino Diaz 
1021f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
1022f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
1023f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1024f5478dedSAntonio Nino Diaz 
1025f5478dedSAntonio Nino Diaz /*******************************************************************************
1026f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1027f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1028f5478dedSAntonio Nino Diaz  ******************************************************************************/
1029f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
1030f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
1031f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
1032f5478dedSAntonio Nino Diaz 
1033f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1034f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
1035f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
1036f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
1037f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
1038f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
1039f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
1040f5478dedSAntonio Nino Diaz 
1041f5478dedSAntonio Nino Diaz /*******************************************************************************
1042f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1043f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1044f5478dedSAntonio Nino Diaz  ******************************************************************************/
1045f5478dedSAntonio Nino Diaz /* Physical Count register. */
1046f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
1047f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
1048f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
1049f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
1050f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
1051f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
1052f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
1053f5478dedSAntonio Nino Diaz 
1054f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
1055f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
1056f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
1057f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
1058f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1059e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
1060f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
1061f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
1062f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
1063f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
1064e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
1065e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
1066e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
1067f5478dedSAntonio Nino Diaz 
1068f5478dedSAntonio Nino Diaz /*******************************************************************************
1069f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
1070f5478dedSAntonio Nino Diaz  ******************************************************************************/
1071f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
1072f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
1073f5478dedSAntonio Nino Diaz 
1074f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
1075f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
1076f5478dedSAntonio Nino Diaz 
1077f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
1078f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
1079f5478dedSAntonio Nino Diaz 
1080f5478dedSAntonio Nino Diaz /*******************************************************************************
1081dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
1082dc78e62dSjohpow01  ******************************************************************************/
1083dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1084dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1085dc78e62dSjohpow01 
1086dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
108745007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
108845007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
1089*9e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED			U(0x1)
109003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
109103d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
1092*9e51f15eSSona Mathew #define SME_INST_IMPLEMENTED			ULL(0x0)
1093*9e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED			ULL(0x1)
1094dc78e62dSjohpow01 
1095dc78e62dSjohpow01 /* SMCR_ELx definitions */
1096dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
109703d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX		U(0x1ff)
1098dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
109903d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1100dc78e62dSjohpow01 
1101dc78e62dSjohpow01 /*******************************************************************************
1102f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1103f5478dedSAntonio Nino Diaz  ******************************************************************************/
1104f5478dedSAntonio Nino Diaz /*
1105f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1106f5478dedSAntonio Nino Diaz  */
1107f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1108f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1109f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1110f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1111f5478dedSAntonio Nino Diaz 
1112f5478dedSAntonio Nino Diaz /*
1113f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1114f5478dedSAntonio Nino Diaz  *
1115f5478dedSAntonio Nino Diaz  * Cache Policy
1116f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1117f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1118f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1119f5478dedSAntonio Nino Diaz  *
1120f5478dedSAntonio Nino Diaz  * Transient Hint
1121f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1122f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1123f5478dedSAntonio Nino Diaz  *
1124f5478dedSAntonio Nino Diaz  * Allocation Policy
1125f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1126f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1127f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1128f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1129f5478dedSAntonio Nino Diaz  */
1130f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1131f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1132f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1133f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1134f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1135f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1136f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1137f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1138f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1139f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1140f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1141f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1142f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1143f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1144f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1145f5478dedSAntonio Nino Diaz 
1146f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1147f5478dedSAntonio Nino Diaz 
1148f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1149f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1150f5478dedSAntonio Nino Diaz 
1151f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1152f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1153f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1154f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1155f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1156f5478dedSAntonio Nino Diaz 
1157f5478dedSAntonio Nino Diaz /*******************************************************************************
1158f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1159f5478dedSAntonio Nino Diaz  ******************************************************************************/
1160f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1161f5478dedSAntonio Nino Diaz 
1162f5478dedSAntonio Nino Diaz /*******************************************************************************
1163ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1164f5478dedSAntonio Nino Diaz  ******************************************************************************/
1165f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1166f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1167f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1168f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1169f5478dedSAntonio Nino Diaz 
11709448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
11719448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1172f5478dedSAntonio Nino Diaz /*******************************************************************************
1173873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1174f5478dedSAntonio Nino Diaz  ******************************************************************************/
1175f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1176f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1177f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1178f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1179f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1180f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1181f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1182f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1183f5478dedSAntonio Nino Diaz 
1184f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1185f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1186f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1187f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1188f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1189f5478dedSAntonio Nino Diaz 
1190f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1191f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1192f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1193f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1194f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1195f5478dedSAntonio Nino Diaz 
1196f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1197f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1198f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1199f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1200f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1201f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1202f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1203f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1204f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1205f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1206f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1207f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1208f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1209f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1210f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1211f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1212f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1213f5478dedSAntonio Nino Diaz 
1214f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1215f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1216f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1217f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1218f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1219f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1220f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1221f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1222f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1223f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1224f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1225f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1226f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1227f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1228f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1229f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1230f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1231f5478dedSAntonio Nino Diaz 
123233b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
123333b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
123433b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
123533b9be6dSChris Kay 
123633b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
123733b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
123833b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
123933b9be6dSChris Kay 
124033b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
124133b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
124233b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
124333b9be6dSChris Kay 
124433b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
124533b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
124633b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
124733b9be6dSChris Kay 
1248f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1249f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1250f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1251f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1252f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1253f3ccf036SAlexei Fedorov 
1254f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
125581e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
125681e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1257f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1258f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1259f5478dedSAntonio Nino Diaz 
1260f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1261f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1262edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT		(ULL(1) << 62)
1263537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1264edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL		MPAM3_EL3_TRAPLOWER_BIT
1265537fa859SLouis Mayencourt 
1266537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1267537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1268f5478dedSAntonio Nino Diaz 
1269f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1270f5478dedSAntonio Nino Diaz 
1271f5478dedSAntonio Nino Diaz /*******************************************************************************
1272873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1273873d4241Sjohpow01  ******************************************************************************/
1274873d4241Sjohpow01 
1275873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1276873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1277873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1278873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1279873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1280873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1281873d4241Sjohpow01 
1282873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
128333b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
128433b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1285873d4241Sjohpow01 
1286873d4241Sjohpow01 /*
1287873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1288873d4241Sjohpow01  * event counters.
1289873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1290873d4241Sjohpow01  */
1291873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1292873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1293873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1294873d4241Sjohpow01 
1295873d4241Sjohpow01 /*
1296873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1297873d4241Sjohpow01  * counters.
1298873d4241Sjohpow01  */
1299873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1300873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1301873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1302873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1303873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1304873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1305873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1306873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1307873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1308873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1309873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1310873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1311873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1312873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1313873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1314873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1315873d4241Sjohpow01 
1316873d4241Sjohpow01 /*******************************************************************************
131781c272b3SZelalem Aweke  * Realm management extension register definitions
131881c272b3SZelalem Aweke  ******************************************************************************/
131981c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
132081c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
132181c272b3SZelalem Aweke 
132278f56ee7SAndre Przywara #define SCXTNUM_EL2			S3_4_C13_C0_7
1323d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1			S3_0_C13_C0_7
1324d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0			S3_3_C13_C0_7
132578f56ee7SAndre Przywara 
132681c272b3SZelalem Aweke /*******************************************************************************
1327f5478dedSAntonio Nino Diaz  * RAS system registers
1328f5478dedSAntonio Nino Diaz  ******************************************************************************/
1329f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1330f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1331f5478dedSAntonio Nino Diaz 
1332f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1333f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1334f5478dedSAntonio Nino Diaz 
1335f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1336f5478dedSAntonio Nino Diaz 
1337f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1338f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1339f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1340f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1341f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1342f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1343f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1344f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1345f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1346f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1347f5478dedSAntonio Nino Diaz 
1348af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1349af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1350f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1351f5478dedSAntonio Nino Diaz 
1352f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1353f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1354f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1355f5478dedSAntonio Nino Diaz 
1356f5478dedSAntonio Nino Diaz /*******************************************************************************
1357f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1358f5478dedSAntonio Nino Diaz  ******************************************************************************/
13595283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
13605283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
13615283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
13625283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
13635283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
13645283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
13655283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
13665283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1367f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
13685283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1369f5478dedSAntonio Nino Diaz 
1370f5478dedSAntonio Nino Diaz /*******************************************************************************
1371f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1372f5478dedSAntonio Nino Diaz  ******************************************************************************/
1373f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1374f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1375f5478dedSAntonio Nino Diaz 
13768074448fSJohn Tsichritzis /*******************************************************************************
13778074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
13788074448fSJohn Tsichritzis  ******************************************************************************/
13798074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
13808074448fSJohn Tsichritzis 
13819dd94382SJustin Chadwell /*******************************************************************************
13829dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
13839dd94382SJustin Chadwell  ******************************************************************************/
13849dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
13859dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
13869dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
13879dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
13889dd94382SJustin Chadwell 
138933c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT	(UL(1) << 16)
139033c665aeSHarrison Mutai 
13919cf7f355SMadhukar Pappireddy /*******************************************************************************
13921ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
13931ae75529SAndre Przywara  ******************************************************************************/
13941ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
13951ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
13961ae75529SAndre Przywara 
13971ae75529SAndre Przywara /*******************************************************************************
1398cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1399cb4ec47bSjohpow01  ******************************************************************************/
1400cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1401ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1402ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1403ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1404ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1405ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1406ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1407ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1408cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1409cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1410cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1411cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1412cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1413ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL	ULL(0x0)
1414cb4ec47bSjohpow01 
1415cb4ec47bSjohpow01 /*******************************************************************************
14164a530b4cSJuan Pablo Conde  * FEAT_FGT - Definitions for Fine-Grained Trap registers
14174a530b4cSJuan Pablo Conde  ******************************************************************************/
14184a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL	ULL(0x180000000000000)
14194a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL	ULL(0xC4000000000000)
14204a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL	ULL(0xC4000000000000)
14214a530b4cSJuan Pablo Conde 
14224a530b4cSJuan Pablo Conde /*******************************************************************************
1423ed9bb824SMadhukar Pappireddy  * FEAT_TCR2 - Extended Translation Control Registers
1424d3331603SMark Brown  ******************************************************************************/
1425ed9bb824SMadhukar Pappireddy #define TCR2_EL1		S3_0_C2_C0_3
1426d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1427d3331603SMark Brown 
1428d3331603SMark Brown /*******************************************************************************
1429ed9bb824SMadhukar Pappireddy  * Permission indirection and overlay Registers
1430062b6c6bSMark Brown  ******************************************************************************/
1431062b6c6bSMark Brown 
1432ed9bb824SMadhukar Pappireddy #define PIRE0_EL1		S3_0_C10_C2_2
1433062b6c6bSMark Brown #define PIRE0_EL2		S3_4_C10_C2_2
1434ed9bb824SMadhukar Pappireddy #define PIR_EL1			S3_0_C10_C2_3
1435062b6c6bSMark Brown #define PIR_EL2			S3_4_C10_C2_3
1436ed9bb824SMadhukar Pappireddy #define POR_EL1			S3_0_C10_C2_4
1437062b6c6bSMark Brown #define POR_EL2			S3_4_C10_C2_4
1438062b6c6bSMark Brown #define S2PIR_EL2		S3_4_C10_C2_5
1439ed9bb824SMadhukar Pappireddy #define S2POR_EL1		S3_0_C10_C2_5
1440062b6c6bSMark Brown 
1441062b6c6bSMark Brown /*******************************************************************************
1442688ab57bSMark Brown  * FEAT_GCS - Guarded Control Stack Registers
1443688ab57bSMark Brown  ******************************************************************************/
1444688ab57bSMark Brown #define GCSCR_EL2		S3_4_C2_C5_0
1445688ab57bSMark Brown #define GCSPR_EL2		S3_4_C2_C5_1
144630f05b4fSManish Pandey #define GCSCR_EL1		S3_0_C2_C5_0
1447d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1		S3_0_C2_C5_2
1448d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1		S3_0_C2_C5_1
1449d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0		S3_3_C2_C5_1
145030f05b4fSManish Pandey 
145130f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT	(UL(1) << 6)
1452688ab57bSMark Brown 
1453688ab57bSMark Brown /*******************************************************************************
1454d6c76e6cSMadhukar Pappireddy  * FEAT_TRF - Trace Filter Control Registers
1455d6c76e6cSMadhukar Pappireddy  ******************************************************************************/
1456d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2		S3_4_C1_C2_1
1457d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1		S3_0_C1_C2_1
1458d6c76e6cSMadhukar Pappireddy 
1459d6c76e6cSMadhukar Pappireddy /*******************************************************************************
14609cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
14619cf7f355SMadhukar Pappireddy  ******************************************************************************/
14629cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
14639cf7f355SMadhukar Pappireddy 
14649cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
14659cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
14669cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
14679cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
1468278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET	BIT(1)
14699cf7f355SMadhukar Pappireddy 
147068120783SChris Kay /*******************************************************************************
147168120783SChris Kay  * Definitions for CPU Power/Performance Management registers
147268120783SChris Kay  ******************************************************************************/
147368120783SChris Kay 
147468120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
147568120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
147668120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
147768120783SChris Kay 
147868120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
147968120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
148068120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
148168120783SChris Kay 
1482387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */
1483387b8801SAndre Przywara #define SYSREG_SB			S0_3_C3_C0_7
1484387b8801SAndre Przywara 
1485f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1486