1f5478dedSAntonio Nino Diaz /* 233c665aeSHarrison Mutai * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 94f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 95f5478dedSAntonio Nino Diaz ******************************************************************************/ 96f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 97f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 98dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 99f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 100f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 101f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 102f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 103f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 104f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 105f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 106f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 108f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 109f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 110f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 111f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 112f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 113f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 114f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 115f5478dedSAntonio Nino Diaz 116f5478dedSAntonio Nino Diaz /******************************************************************************* 11728f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 11828f39f02SMax Shvetsov ******************************************************************************/ 11928f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 12033e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 12133e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 12233e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 12333e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 12428f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 12528f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 12633e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 12733e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 12828f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 12928f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 13028f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 13128f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 13228f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 133e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 134e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 135e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 136e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 137e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 138e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 139e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 140e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 14128f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 142d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1432825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1442825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 145ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 146ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 14728f39f02SMax Shvetsov 14828f39f02SMax Shvetsov /******************************************************************************* 149f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 150f5478dedSAntonio Nino Diaz ******************************************************************************/ 151f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 152e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 153f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 154f5478dedSAntonio Nino Diaz 155f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 156f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 157f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 158f5478dedSAntonio Nino Diaz 159f5478dedSAntonio Nino Diaz /******************************************************************************* 160f5478dedSAntonio Nino Diaz * System register bit definitions 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 163f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 164f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 165ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 166f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 167f5478dedSAntonio Nino Diaz 168f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 169f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 170f5478dedSAntonio Nino Diaz 171f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 172f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 173f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 174bd393704SAmbroise Vincent #if ERRATA_A53_827319 175bd393704SAmbroise Vincent #define DCCSW DCCISW 176bd393704SAmbroise Vincent #else 177f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 178bd393704SAmbroise Vincent #endif 179f5478dedSAntonio Nino Diaz 180a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 181a8d5d3d5SAndre Przywara 182f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1876a0da736SJayanth Dodderi Chidanand 188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 1906a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 191873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 1926a0da736SJayanth Dodderi Chidanand 193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 1946a0da736SJayanth Dodderi Chidanand 195e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 196e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 197e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 1986a0da736SJayanth Dodderi Chidanand 199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2010c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2029e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2036a0da736SJayanth Dodderi Chidanand 2040376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 205db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2066a0da736SJayanth Dodderi Chidanand 207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 208f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2096a0da736SJayanth Dodderi Chidanand 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 212f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2139e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2146a0da736SJayanth Dodderi Chidanand 215f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 216f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 217f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2189e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2199e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2206a0da736SJayanth Dodderi Chidanand 22181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 22281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 22381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2249e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 225f5478dedSAntonio Nino Diaz 2266a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2276a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2286a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2296a0da736SJayanth Dodderi Chidanand 230e290a8fcSAlexei Fedorov /* Exception level handling */ 231f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 232f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 233f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 234f5478dedSAntonio Nino Diaz 23583271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 23683271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 23783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 23883271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 23983271d5aSArvind Ram Prakash 2402031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2412031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2422031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2432031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2449e51f15eSSona Mathew 2455de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2465de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2475de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2489e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2499e51f15eSSona Mathew 250c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 251c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 252c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 253c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 254515d2d46SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P8 U(8) 255c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2562031d616SManish V Badarkhe 25730f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 25830f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 25930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 26030f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 26130f05b4fSManish Pandey 262e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 263e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 264e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2659e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 2669e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 267f5478dedSAntonio Nino Diaz 268813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 269813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 270813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 2719e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 272813524eaSManish V Badarkhe 2730063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2740063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2750063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2769e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 2779e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 2780063dd17SJavier Almansa Sobrino 279744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 280744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 281744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 2829e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 283744ad974Sjohpow01 28430f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 28530f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 28630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 28730f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 28830f05b4fSManish Pandey 2897c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2907c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2917c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2927c802c71STomas Pilar 293f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 2956a0da736SJayanth Dodderi Chidanand 296f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 2975283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 298f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 2995283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3006a0da736SJayanth Dodderi Chidanand 301f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3025283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 303f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3045283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 305f5478dedSAntonio Nino Diaz 3066a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT U(36) 3076a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK ULL(0xf) 3089e51f15eSSona Mathew #define SB_IMPLEMENTED ULL(0x1) 3099e51f15eSSona Mathew #define SB_NOT_IMPLEMENTED ULL(0x0) 3106a0da736SJayanth Dodderi Chidanand 3119ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3129ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3139ff5f754SJuan Pablo Conde 3144d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 3154d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 3164d0b6632SMaksims Svecovs 3179ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3189ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3199ff5f754SJuan Pablo Conde 3209ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3219ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3229ff5f754SJuan Pablo Conde 3232559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3242559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3252559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3262559b2c8SAntonio Nino Diaz 327f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 328f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 329f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 330f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 331f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 332f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 333f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 334f5478dedSAntonio Nino Diaz 33529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 33629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 33729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 3389e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 33929d0ee54SJimmy Brisson 340110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 341110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 34233e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 3439e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 3449e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 345110ee433SJimmy Brisson 346f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 347f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 348f5478dedSAntonio Nino Diaz 349f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 350f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 351f5478dedSAntonio Nino Diaz 352f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 353f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 3549e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 355f5478dedSAntonio Nino Diaz 3566cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3576cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3586cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3599e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 3606cac724dSjohpow01 361a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 362a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 3639e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 3649e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 3659e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 366a83103c8SAlexei Fedorov 36737596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 36837596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 36937596fcbSDaniel Boulby 370cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 371cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 3729e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 373cb4ec47bSjohpow01 3742559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3752559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 376cedfa04bSSathees Balya 377cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 378cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 379cedfa04bSSathees Balya 380d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 381d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 382d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 383d0ec1cc4Sjohpow01 38430f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 38530f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 38630f05b4fSManish Pandey 3872559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 3882559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 3892559b2c8SAntonio Nino Diaz 3906a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 3916a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 3929e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 3936a0da736SJayanth Dodderi Chidanand 394d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 395d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 396d3331603SMark Brown 397062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 398062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 399062b6c6bSMark Brown 400062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 401062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 402062b6c6bSMark Brown 403062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 404062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 405062b6c6bSMark Brown 406062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 407062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 408062b6c6bSMark Brown 409d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 410d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 411d3331603SMark Brown 412f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 413f5478dedSAntonio Nino Diaz 4149fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4159fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4169fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4179fc59639SAlexei Fedorov 41830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 41930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 4209e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 42130f05b4fSManish Pandey 422b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 423b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 424b7e398d6SSoby Mathew 425ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 426ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 427ff86e0b4SJuan Pablo Conde 42830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 42930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 43030f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 43130f05b4fSManish Pandey 43230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 43330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 43430f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 43530f05b4fSManish Pandey 4369e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED ULL(0x1) 437ff86e0b4SJuan Pablo Conde 4384d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 4394d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 4404d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 4414d0b6632SMaksims Svecovs 4424d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 4434d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 4444d0b6632SMaksims Svecovs 4454d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 4464d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 4474d0b6632SMaksims Svecovs 4486503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 4496503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 4506503ff29SAndre Przywara 4510563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 4520563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 4530563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 4540563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 4550563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 4560563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 4570563ab08SAlexei Fedorov /* 4580563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 4590563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 4600563ab08SAlexei Fedorov */ 4610563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 462b7e398d6SSoby Mathew 463dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 464dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 465dbcc44a1SAlexei Fedorov 466dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 467dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 4680bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 4699e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 4709e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 4719e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 472dc78e62dSjohpow01 473f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 474f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 475f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 476f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 477f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 478f5478dedSAntonio Nino Diaz 479f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 480f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 481f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 482f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 483f5478dedSAntonio Nino Diaz 4843443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 4853443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 486a83103c8SAlexei Fedorov 487f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 488f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 489f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 490f5478dedSAntonio Nino Diaz 491f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 492f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 493f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 494f5478dedSAntonio Nino Diaz 495f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 496f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 497f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 498f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 499f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 500f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 501a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 502f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 503f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 504f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 505a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 506a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 507f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 508c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 509f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 510f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 511f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 512f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 513f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 514a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5155f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 516a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 517a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 518f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 519f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 520f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 521c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 522a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 523a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 524c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5255283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5269fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 5279fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 5289fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 529a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 530a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 531a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 532dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 53330f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 534a83103c8SAlexei Fedorov 535a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 536a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 537a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 538a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 539a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 540a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 541a83103c8SAlexei Fedorov /* 542a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 543a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 544a83103c8SAlexei Fedorov */ 545a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 546a83103c8SAlexei Fedorov 547a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 548a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 549a83103c8SAlexei Fedorov 550a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 551a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 552a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 553a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 554a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 555a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 556a83103c8SAlexei Fedorov /* 557a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 558a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 559a83103c8SAlexei Fedorov */ 560a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 561a83103c8SAlexei Fedorov 562a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 563a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 56437596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 56537596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 566a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 567a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 568a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 569a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 570a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 571a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 572a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 573f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 574f5478dedSAntonio Nino Diaz 575a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 576f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 577d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 578d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 579d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 58003d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 58103d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 582f5478dedSAntonio Nino Diaz 583f5478dedSAntonio Nino Diaz /* SCR definitions */ 584f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 58581c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 58633e6aaacSArvind Ram Prakash #define SCR_FGTEN2_BIT (UL(1) << 59) 58781c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 58881c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 5896cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 5906cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 591062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 592d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 593ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 594688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 595cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 596dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT U(41) 597dc78e62dSjohpow01 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 598a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 599a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6006cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 601d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 602d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 603d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 60477c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 605d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 606d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 607d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 608d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 609d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 610d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 611d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 612d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 613d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 614d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 615d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 616d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 617d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 618d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 619d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 620d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 621dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 622f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 623f5478dedSAntonio Nino Diaz 624f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 62583271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 626*9890eab5SBoyan Karatotev #define MDCR_E3BREC (ULL(1) << 38) 627*9890eab5SBoyan Karatotev #define MDCR_E3BREW (ULL(1) << 37) 62812f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 62912f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 63012f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 631744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 632744ad974Sjohpow01 #define MDCR_SBRBE_MASK ULL(0x3) 63340ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 63440ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 635ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 6360063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 63712f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 638e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 63912f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 64012f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 64112f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 64212f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 643e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 644e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 645f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 646ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 647ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 648ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 649f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 650ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 65199506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 652ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 653ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 654ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 65533815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 656f5478dedSAntonio Nino Diaz 657f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 6580063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 659c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT (U(1) << 26) 66040ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 66140ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 662c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT (U(1) << 23) 663e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 664c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT (U(1) << 17) 665f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 666f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 667f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 668f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 669f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 670f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 671f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 672f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 673f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 674f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 675c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK U(0x1f) 676f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 677f5478dedSAntonio Nino Diaz 678f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 679f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 680f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 681f5478dedSAntonio Nino Diaz 682f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 683f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 684f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 685f5478dedSAntonio Nino Diaz 686f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 687f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 688f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 689f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 690f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 691f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 692f5478dedSAntonio Nino Diaz 693f5478dedSAntonio Nino Diaz /* HCR definitions */ 6945fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 69533b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 69633b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 6975fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 698f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 699f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 70045aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7015fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 702f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 703f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 704f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 7055fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 7065fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 707f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 708f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 709f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 710f5478dedSAntonio Nino Diaz 711f5478dedSAntonio Nino Diaz /* ISR definitions */ 712f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 713f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 714f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 715f5478dedSAntonio Nino Diaz 716f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 717f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 718f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 719f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 720f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 721f5478dedSAntonio Nino Diaz 722f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 723f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 724f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 725f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 726f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 727f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 728f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 729f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 730f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 731f5478dedSAntonio Nino Diaz 732f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 733f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 73433b9be6dSChris Kay #define TAM_SHIFT U(30) 73533b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 736f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 737dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 738f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 739f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 740dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 741dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 742f5478dedSAntonio Nino Diaz 743f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 744f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 745f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 74633b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 74733b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 748dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 749dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 750f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 751dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 752f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 753f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 754f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 755f5478dedSAntonio Nino Diaz 75628bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 75728bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 75828bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 75928bbbf3bSManish Pandey 760f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 761f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 762f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 763f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 764f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 76530f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 76630f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 76730f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 76830f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 769f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 770f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 771f5478dedSAntonio Nino Diaz 772f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 773f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 774f5478dedSAntonio Nino Diaz 775f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 776f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 777f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 778f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 779f5478dedSAntonio Nino Diaz 780f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 781f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 782f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 783f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 784f5478dedSAntonio Nino Diaz 785f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 786f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 787f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 788f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 78930f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 79077c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 791f5478dedSAntonio Nino Diaz 792b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 793b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 794b4292bc6SAlexei Fedorov 79530f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 79630f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 79737596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 79837596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 79937596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 80037596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 80130f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 80230f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 80330f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 80437596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 80530f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 80637596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 80737596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 80830f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 80930f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 81030f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 81130f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 812c250cc3bSJohn Tsichritzis 813f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 814f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 815f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 816f5478dedSAntonio Nino Diaz 817f5478dedSAntonio Nino Diaz /* 818f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 819f5478dedSAntonio Nino Diaz */ 820f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 821f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 822f5478dedSAntonio Nino Diaz 823f5478dedSAntonio Nino Diaz /* 824f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 825f5478dedSAntonio Nino Diaz */ 826f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 827f5478dedSAntonio Nino Diaz 828f5478dedSAntonio Nino Diaz /* 8291b491eeaSElyes Haouas * TCR definitions 830f5478dedSAntonio Nino Diaz */ 831f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 832f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 833f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 834f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 835f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 836f5478dedSAntonio Nino Diaz 837f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 838f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 839cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 840f5478dedSAntonio Nino Diaz 8416de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 8426de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 8436de6965bSAntonio Nino Diaz 844f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 845f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 846f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 847f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 848f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 849f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 850f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 851f5478dedSAntonio Nino Diaz 852f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 853f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 854f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 855f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 856f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 857f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 858f5478dedSAntonio Nino Diaz 859f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 860f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 861f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 862f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 863f5478dedSAntonio Nino Diaz 864f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 865f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 866f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 867f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 868f5478dedSAntonio Nino Diaz 869f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 870f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 871f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 872f5478dedSAntonio Nino Diaz 8736de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 8746de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 8756de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 8766de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 8776de6965bSAntonio Nino Diaz 8786de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 8796de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 8806de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 8816de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 8826de6965bSAntonio Nino Diaz 8836de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 8846de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 8856de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 8866de6965bSAntonio Nino Diaz 887f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 888f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 889f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 890f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 891f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 892f5478dedSAntonio Nino Diaz 8936de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 8946de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 8956de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 8966de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 8976de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 8986de6965bSAntonio Nino Diaz 899f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 900f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 901f5478dedSAntonio Nino Diaz 902f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 903f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 904f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 905f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 906f5478dedSAntonio Nino Diaz 907f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 908f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 909f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 910f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 911f5478dedSAntonio Nino Diaz 912f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 913f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 914b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 915f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 916f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 917f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 918f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 919f5478dedSAntonio Nino Diaz 920f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 921f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 922f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 923f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 924f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 925f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 926f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 927f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 928f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 929f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 930f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 931f5478dedSAntonio Nino Diaz 932f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 933f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 934f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 935f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 936f5478dedSAntonio Nino Diaz 937f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 938c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 939f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 940f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 941c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 942c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 943f5478dedSAntonio Nino Diaz 944f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 945c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 946f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 947f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 948f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 949c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 950c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 951f5478dedSAntonio Nino Diaz 952f5478dedSAntonio Nino Diaz /* 953f5478dedSAntonio Nino Diaz * TTBR Definitions 954f5478dedSAntonio Nino Diaz */ 955f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 956f5478dedSAntonio Nino Diaz 957f5478dedSAntonio Nino Diaz /* 958f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 959f5478dedSAntonio Nino Diaz */ 960f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 961f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 962f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 963f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 964f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 965f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 966f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 967f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 968f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 969f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 970f5478dedSAntonio Nino Diaz 971f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 972f5478dedSAntonio Nino Diaz 973f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 974f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 975f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 976f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 977f5478dedSAntonio Nino Diaz 978f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 979f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 980f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 981f5478dedSAntonio Nino Diaz 982dd4f0885SVarun Wadekar /* Physical timer control macros */ 983dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 984dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 985dd4f0885SVarun Wadekar 986f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 987f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 988f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 989f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 9901f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 9911f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 99230f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 993f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 994f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 995f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 996f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 997f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 998f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 999f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1000f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1001f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1002f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1003f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1004f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1005f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1006f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1007f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1008f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1009f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 10106d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1011f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1012f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1013f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1014f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1015f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1016f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1017f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1018f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1019f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 10201f461979SJustin Chadwell #define EC_BRK U(0x3c) 1021f5478dedSAntonio Nino Diaz 1022f5478dedSAntonio Nino Diaz /* 1023f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1024f5478dedSAntonio Nino Diaz * syndromes. 1025f5478dedSAntonio Nino Diaz */ 1026f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1027f5478dedSAntonio Nino Diaz 1028f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1029f5478dedSAntonio Nino Diaz 1030f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1031f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1032f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1033f5478dedSAntonio Nino Diaz 1034f5478dedSAntonio Nino Diaz /******************************************************************************* 1035f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1036f5478dedSAntonio Nino Diaz * instructions. 1037f5478dedSAntonio Nino Diaz ******************************************************************************/ 1038f5478dedSAntonio Nino Diaz 1039f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1040f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1041f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1042f5478dedSAntonio Nino Diaz 1043f5478dedSAntonio Nino Diaz /******************************************************************************* 1044f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1045f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1046f5478dedSAntonio Nino Diaz ******************************************************************************/ 1047f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1048f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1049f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1050f5478dedSAntonio Nino Diaz 1051f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1052f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1053f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1054f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1055f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1056f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1057f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1058f5478dedSAntonio Nino Diaz 1059f5478dedSAntonio Nino Diaz /******************************************************************************* 1060f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1061f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1062f5478dedSAntonio Nino Diaz ******************************************************************************/ 1063f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1064f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1065f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1066f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1067f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1068f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1069f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1070f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1071f5478dedSAntonio Nino Diaz 1072f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1073f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1074f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1075f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1076f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1077e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1078f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1079f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1080f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1081f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1082e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1083e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1084e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1085f5478dedSAntonio Nino Diaz 1086f5478dedSAntonio Nino Diaz /******************************************************************************* 1087f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1088f5478dedSAntonio Nino Diaz ******************************************************************************/ 1089f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1090f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1091f5478dedSAntonio Nino Diaz 1092f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1093f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1094f5478dedSAntonio Nino Diaz 1095f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1096f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1097f5478dedSAntonio Nino Diaz 1098f5478dedSAntonio Nino Diaz /******************************************************************************* 1099dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1100dc78e62dSjohpow01 ******************************************************************************/ 1101dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1102dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 1103dc78e62dSjohpow01 1104dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 110545007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 110645007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 11079e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 110803d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 110903d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 11109e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 11119e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1112dc78e62dSjohpow01 1113dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1114dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 111503d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1116dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 111703d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1118dc78e62dSjohpow01 1119dc78e62dSjohpow01 /******************************************************************************* 1120f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1121f5478dedSAntonio Nino Diaz ******************************************************************************/ 1122f5478dedSAntonio Nino Diaz /* 1123f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1124f5478dedSAntonio Nino Diaz */ 1125f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1126f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1127f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1128f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1129f5478dedSAntonio Nino Diaz 1130f5478dedSAntonio Nino Diaz /* 1131f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1132f5478dedSAntonio Nino Diaz * 1133f5478dedSAntonio Nino Diaz * Cache Policy 1134f5478dedSAntonio Nino Diaz * WT: Write Through 1135f5478dedSAntonio Nino Diaz * WB: Write Back 1136f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1137f5478dedSAntonio Nino Diaz * 1138f5478dedSAntonio Nino Diaz * Transient Hint 1139f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1140f5478dedSAntonio Nino Diaz * TR: Transient 1141f5478dedSAntonio Nino Diaz * 1142f5478dedSAntonio Nino Diaz * Allocation Policy 1143f5478dedSAntonio Nino Diaz * RA: Read Allocate 1144f5478dedSAntonio Nino Diaz * WA: Write Allocate 1145f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1146f5478dedSAntonio Nino Diaz * NA: No Allocation 1147f5478dedSAntonio Nino Diaz */ 1148f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1149f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1150f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1151f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1152f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1153f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1154f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1155f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1156f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1157f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1158f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1159f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1160f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1161f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1162f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1163f5478dedSAntonio Nino Diaz 1164f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1165f5478dedSAntonio Nino Diaz 1166f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1167f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1168f5478dedSAntonio Nino Diaz 1169f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1170f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1171f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 1172f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 1173f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1174f5478dedSAntonio Nino Diaz 1175f5478dedSAntonio Nino Diaz /******************************************************************************* 1176f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1177f5478dedSAntonio Nino Diaz ******************************************************************************/ 1178f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1179f5478dedSAntonio Nino Diaz 1180f5478dedSAntonio Nino Diaz /******************************************************************************* 1181ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1182f5478dedSAntonio Nino Diaz ******************************************************************************/ 1183f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1184f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1185f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1186f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1187f5478dedSAntonio Nino Diaz 11889448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 11899448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1190f5478dedSAntonio Nino Diaz /******************************************************************************* 1191873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1192f5478dedSAntonio Nino Diaz ******************************************************************************/ 1193f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1194f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1195f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1196f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1197f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1198f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1199f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1200f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1201f5478dedSAntonio Nino Diaz 1202f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1203f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1204f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1205f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1206f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1207f5478dedSAntonio Nino Diaz 1208f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1209f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1210f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1211f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1212f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1213f5478dedSAntonio Nino Diaz 1214f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1215f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1216f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1217f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1218f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1219f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1220f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1221f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1222f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1223f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1224f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1225f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1226f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1227f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1228f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1229f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1230f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1231f5478dedSAntonio Nino Diaz 1232f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1233f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1234f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1235f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1236f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1237f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1238f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1239f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1240f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1241f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1242f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1243f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1244f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1245f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1246f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1247f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1248f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1249f5478dedSAntonio Nino Diaz 125033b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 125133b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 125233b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 125333b9be6dSChris Kay 125433b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 125533b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 125633b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 125733b9be6dSChris Kay 125833b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 125933b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 126033b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 126133b9be6dSChris Kay 126233b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 126333b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 126433b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 126533b9be6dSChris Kay 1266f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1267f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1268f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1269f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1270f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1271f3ccf036SAlexei Fedorov 1272f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 127381e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 127481e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1275f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1276f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1277f5478dedSAntonio Nino Diaz 1278f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1279f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1280edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1281537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1282edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1283537fa859SLouis Mayencourt 1284537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1285537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1286f5478dedSAntonio Nino Diaz 1287f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1288f5478dedSAntonio Nino Diaz 1289f5478dedSAntonio Nino Diaz /******************************************************************************* 1290873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1291873d4241Sjohpow01 ******************************************************************************/ 1292873d4241Sjohpow01 1293873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1294873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1295873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1296873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1297873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1298873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1299873d4241Sjohpow01 1300873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 130133b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 130233b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1303873d4241Sjohpow01 1304873d4241Sjohpow01 /* 1305873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1306873d4241Sjohpow01 * event counters. 1307873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1308873d4241Sjohpow01 */ 1309873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1310873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1311873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1312873d4241Sjohpow01 1313873d4241Sjohpow01 /* 1314873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1315873d4241Sjohpow01 * counters. 1316873d4241Sjohpow01 */ 1317873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1318873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1319873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1320873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1321873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1322873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1323873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1324873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1325873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1326873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1327873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1328873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1329873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1330873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1331873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1332873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1333873d4241Sjohpow01 1334873d4241Sjohpow01 /******************************************************************************* 133581c272b3SZelalem Aweke * Realm management extension register definitions 133681c272b3SZelalem Aweke ******************************************************************************/ 133781c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 133881c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 133981c272b3SZelalem Aweke 134078f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1341d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1342d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 134378f56ee7SAndre Przywara 134481c272b3SZelalem Aweke /******************************************************************************* 1345f5478dedSAntonio Nino Diaz * RAS system registers 1346f5478dedSAntonio Nino Diaz ******************************************************************************/ 1347f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1348f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1349f5478dedSAntonio Nino Diaz 1350f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1351f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1352f5478dedSAntonio Nino Diaz 1353f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1354f5478dedSAntonio Nino Diaz 1355f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1356f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1357f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1358f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1359f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1360f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1361f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1362f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1363f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1364f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1365f5478dedSAntonio Nino Diaz 1366af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1367af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1368f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1369f5478dedSAntonio Nino Diaz 1370f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1371f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1372f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1373f5478dedSAntonio Nino Diaz 1374f5478dedSAntonio Nino Diaz /******************************************************************************* 1375f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1376f5478dedSAntonio Nino Diaz ******************************************************************************/ 13775283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 13785283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 13795283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 13805283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 13815283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 13825283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 13835283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 13845283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1385f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 13865283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1387f5478dedSAntonio Nino Diaz 1388f5478dedSAntonio Nino Diaz /******************************************************************************* 1389f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1390f5478dedSAntonio Nino Diaz ******************************************************************************/ 1391f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1392f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1393f5478dedSAntonio Nino Diaz 13948074448fSJohn Tsichritzis /******************************************************************************* 13958074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 13968074448fSJohn Tsichritzis ******************************************************************************/ 13978074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 13988074448fSJohn Tsichritzis 13999dd94382SJustin Chadwell /******************************************************************************* 14009dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 14019dd94382SJustin Chadwell ******************************************************************************/ 14029dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 14039dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 14049dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 14059dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 14069dd94382SJustin Chadwell 140733c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 140833c665aeSHarrison Mutai 14099cf7f355SMadhukar Pappireddy /******************************************************************************* 14101ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 14111ae75529SAndre Przywara ******************************************************************************/ 14121ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 14131ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 14141ae75529SAndre Przywara 14151ae75529SAndre Przywara /******************************************************************************* 1416cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1417cb4ec47bSjohpow01 ******************************************************************************/ 1418cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1419ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1420ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1421ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1422ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1423ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1424ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1425ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1426cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1427cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1428cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1429cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1430cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1431ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1432cb4ec47bSjohpow01 1433cb4ec47bSjohpow01 /******************************************************************************* 14344a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 14354a530b4cSJuan Pablo Conde ******************************************************************************/ 14364a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 14374a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 14384a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 14394a530b4cSJuan Pablo Conde 14404a530b4cSJuan Pablo Conde /******************************************************************************* 1441ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1442d3331603SMark Brown ******************************************************************************/ 1443ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1444d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1445d3331603SMark Brown 1446d3331603SMark Brown /******************************************************************************* 1447ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1448062b6c6bSMark Brown ******************************************************************************/ 1449062b6c6bSMark Brown 1450ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1451062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1452ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1453062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1454ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1455062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1456062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1457ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1458062b6c6bSMark Brown 1459062b6c6bSMark Brown /******************************************************************************* 1460688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1461688ab57bSMark Brown ******************************************************************************/ 1462688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1463688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 146430f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1465d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1466d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1467d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 146830f05b4fSManish Pandey 146930f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1470688ab57bSMark Brown 1471688ab57bSMark Brown /******************************************************************************* 1472d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1473d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1474d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1475d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1476d6c76e6cSMadhukar Pappireddy 1477d6c76e6cSMadhukar Pappireddy /******************************************************************************* 14789cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 14799cf7f355SMadhukar Pappireddy ******************************************************************************/ 14809cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 14819cf7f355SMadhukar Pappireddy 14829cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 14839cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 14849cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 14859cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1486278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 14879cf7f355SMadhukar Pappireddy 148868120783SChris Kay /******************************************************************************* 148968120783SChris Kay * Definitions for CPU Power/Performance Management registers 149068120783SChris Kay ******************************************************************************/ 149168120783SChris Kay 149268120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 149368120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 149468120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 149568120783SChris Kay 149668120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 149768120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 149868120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 149968120783SChris Kay 1500387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1501387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1502387b8801SAndre Przywara 1503f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1504f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1505f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1506f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1507f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1508f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1509f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1510f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1511f99a69c3SArvind Ram Prakash 1512f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1513f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1514f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1515f99a69c3SArvind Ram Prakash 1516f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1517