xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 9448f2b88e4afcea5ef671211882f09e7f64f9df)
1f5478dedSAntonio Nino Diaz /*
2ed804406SRohit Mathew  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
85f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
88f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
89f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
91f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
93f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
94f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
95f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
96f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
97f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
98f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
99f5478dedSAntonio Nino Diaz 
100f5478dedSAntonio Nino Diaz /*******************************************************************************
10128f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10228f39f02SMax Shvetsov  ******************************************************************************/
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
112e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
113e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
114e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
115e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
116e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
117e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
118e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
119e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
1222825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1232825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
12428f39f02SMax Shvetsov 
12528f39f02SMax Shvetsov /*******************************************************************************
126f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
127f5478dedSAntonio Nino Diaz  ******************************************************************************/
128f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
129e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
130f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
131f5478dedSAntonio Nino Diaz 
132f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
135f5478dedSAntonio Nino Diaz 
136f5478dedSAntonio Nino Diaz /*******************************************************************************
137f5478dedSAntonio Nino Diaz  * System register bit definitions
138f5478dedSAntonio Nino Diaz  ******************************************************************************/
139f5478dedSAntonio Nino Diaz /* CLIDR definitions */
140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
141f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
144f5478dedSAntonio Nino Diaz 
145f5478dedSAntonio Nino Diaz /* CSSELR definitions */
146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
147f5478dedSAntonio Nino Diaz 
148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
149f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
150f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
151bd393704SAmbroise Vincent #if ERRATA_A53_827319
152bd393704SAmbroise Vincent #define DCCSW			DCCISW
153bd393704SAmbroise Vincent #else
154f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
155bd393704SAmbroise Vincent #endif
156f5478dedSAntonio Nino Diaz 
157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1626a0da736SJayanth Dodderi Chidanand 
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
165873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED		U(0x0)
1666a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
167873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1686a0da736SJayanth Dodderi Chidanand 
169f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1706a0da736SJayanth Dodderi Chidanand 
171e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
172e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
173e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1746a0da736SJayanth Dodderi Chidanand 
175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
1776a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED		ULL(0x1)
1780c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
1796a0da736SJayanth Dodderi Chidanand 
1800376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
181db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
1826a0da736SJayanth Dodderi Chidanand 
183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
1856a0da736SJayanth Dodderi Chidanand 
186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
187f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED		U(1)
1906a0da736SJayanth Dodderi Chidanand 
191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
1946a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED		ULL(0x2)
1956a0da736SJayanth Dodderi Chidanand 
19681c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
19781c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
19881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
19981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
20081c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1			U(1)
201f5478dedSAntonio Nino Diaz 
2026a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2036a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2046a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED		ULL(0x0)
2056a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2066a0da736SJayanth Dodderi Chidanand 
207e290a8fcSAlexei Fedorov /* Exception level handling */
208f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
209f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
210f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
211f5478dedSAntonio Nino Diaz 
2122031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2132031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2142031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2152031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
2162031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2175de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2185de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2195de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
2205de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
2212031d616SManish V Badarkhe 
222e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
223e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
224e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
2256a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED	ULL(0x1)
2266a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED   ULL(0x0)
227f5478dedSAntonio Nino Diaz 
228813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
229813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
230813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
231813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
232813524eaSManish V Badarkhe 
2330063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2340063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2350063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2360063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
2370063dd17SJavier Almansa Sobrino 
238744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
239744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
240744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
241744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SUPPORTED	ULL(1)
242744ad974Sjohpow01 
2437c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2447c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2457c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2467c802c71STomas Pilar 
247f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2485283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2496a0da736SJayanth Dodderi Chidanand 
250f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2515283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
252f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2535283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
2546a0da736SJayanth Dodderi Chidanand 
255f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
2565283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
257f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
2585283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
259f5478dedSAntonio Nino Diaz 
2606a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
2616a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
2626a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED	ULL(0x1)
2636a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED	ULL(0x0)
2646a0da736SJayanth Dodderi Chidanand 
2659ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
2669ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
2679ff5f754SJuan Pablo Conde 
2689ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
2699ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
2709ff5f754SJuan Pablo Conde 
2719ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
2729ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
2739ff5f754SJuan Pablo Conde 
2742559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2752559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2762559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2772559b2c8SAntonio Nino Diaz 
278f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
279f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
280f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
281f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
282f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
283f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
284f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
285f5478dedSAntonio Nino Diaz 
28629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
28729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
28829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
28929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
29029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
29129d0ee54SJimmy Brisson 
292110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
293110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
294110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
295110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
296110ee433SJimmy Brisson 
297f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
298f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
299f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
300f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
301f5478dedSAntonio Nino Diaz 
302f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
303f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
304f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
305f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
306f5478dedSAntonio Nino Diaz 
307f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
308f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
309f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
310f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
311f5478dedSAntonio Nino Diaz 
3126cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3136cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3146cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
3156cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
3166cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
3176cac724dSjohpow01 
318a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
319a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
320a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
321a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
322a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
323a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
324a83103c8SAlexei Fedorov 
32537596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
32637596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
32737596fcbSDaniel Boulby 
328cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
329cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
330cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED		ULL(0x1)
331cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED	ULL(0x0)
332cb4ec47bSjohpow01 
3332559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3342559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
335cedfa04bSSathees Balya 
336cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
337cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
338cedfa04bSSathees Balya 
339d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
340d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
341d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
342d0ec1cc4Sjohpow01 
3432559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3442559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3452559b2c8SAntonio Nino Diaz 
3466a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3476a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
3486a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED	ULL(0x0)
3496a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED		ULL(0x1)
3506a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED		ULL(0x2)
3516a0da736SJayanth Dodderi Chidanand 
352d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
353d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
354d3331603SMark Brown 
355d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
356d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
357d3331603SMark Brown 
358f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
359f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
360f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
361f5478dedSAntonio Nino Diaz 
362f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
363f5478dedSAntonio Nino Diaz 
3649fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
3659fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
3669fc59639SAlexei Fedorov 
3679fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
3689fc59639SAlexei Fedorov 
369b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
370b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
371b7e398d6SSoby Mathew 
372ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
373ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
374ff86e0b4SJuan Pablo Conde 
375ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED	ULL(0x1)
376ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED	ULL(0x0)
377ff86e0b4SJuan Pablo Conde 
3780563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
3790563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
3800563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
3810563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
3820563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
3830563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
3840563ab08SAlexei Fedorov /*
3850563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
3860563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
3870563ab08SAlexei Fedorov  */
3880563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
389b7e398d6SSoby Mathew 
390dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
391dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
392dbcc44a1SAlexei Fedorov 
393dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT	U(24)
394dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK	ULL(0xf)
395dc78e62dSjohpow01 
396f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
397f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
398f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
399f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
400f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
401f5478dedSAntonio Nino Diaz 
402f5478dedSAntonio Nino Diaz /* SCTLR definitions */
403f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
404f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
405f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
406f5478dedSAntonio Nino Diaz 
4073443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4083443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
409a83103c8SAlexei Fedorov 
410f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
411f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
412f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
413f5478dedSAntonio Nino Diaz 
414f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
415f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
416f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
417f5478dedSAntonio Nino Diaz 
418f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
419f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
420f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
421f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
422f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
423f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
424a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
425f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
426f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
427f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
428a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
429a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
430f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
431c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
432f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
433f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
434f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
435f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
436f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
437a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
4385f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
439a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
440a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
441f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
442f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
443f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
444c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
445a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
446a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
447c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
4485283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
4499fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
4509fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
4519fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
452a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
453a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
454a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
455dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
456a83103c8SAlexei Fedorov 
457a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
458a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
459a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
460a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
461a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
462a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
463a83103c8SAlexei Fedorov /*
464a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
465a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
466a83103c8SAlexei Fedorov  */
467a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
468a83103c8SAlexei Fedorov 
469a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
470a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
471a83103c8SAlexei Fedorov 
472a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
473a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
474a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
475a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
476a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
477a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
478a83103c8SAlexei Fedorov /*
479a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
480a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
481a83103c8SAlexei Fedorov  */
482a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
483a83103c8SAlexei Fedorov 
484a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
485a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
48637596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
48737596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
488a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
489a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
490a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
491a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
492a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
493a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
494a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
495f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
496f5478dedSAntonio Nino Diaz 
497a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
498f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
499d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
500d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
501d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
502f5478dedSAntonio Nino Diaz 
503f5478dedSAntonio Nino Diaz /* SCR definitions */
504f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
50581c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
50681c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
50781c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
5086cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
5096cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
510d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
511ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
512cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
513dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
514dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
515a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
516a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
5176cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
518d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
519d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
520d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
52177c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
522d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
523d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
524d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
525d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
526d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
527d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
528d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
529d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
530d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
531d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
532d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
533d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
534d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
535d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
536d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
537d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
538dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
539f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
540f5478dedSAntonio Nino Diaz 
541f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
54212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
54312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
54412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
545744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
546744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
54740ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
54840ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
54940ff9074SManish V Badarkhe #define MDCR_NSTBE		(ULL(1) << 26)
5500063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
55112f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
552e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
55312f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
55412f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
55512f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
55612f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
557e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
558e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
559f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
560ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
561ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
562ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
563f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
564ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
565ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
566ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
567ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
568ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL	ULL(0x0)
569f5478dedSAntonio Nino Diaz 
570f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
5710063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
572e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP		(U(1) << 26)
57340ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
57440ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
575e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD		(U(1) << 23)
576e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
577e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD		(U(1) << 17)
578f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
579f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
580f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
581f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
582f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
583f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
584f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
585f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
586f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
587f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
588f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
589f5478dedSAntonio Nino Diaz 
590f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
591f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
592f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
593f5478dedSAntonio Nino Diaz 
594f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
595f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
596f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
597f5478dedSAntonio Nino Diaz 
598f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
599f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
600f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
601f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
602f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
603f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
604f5478dedSAntonio Nino Diaz 
605f5478dedSAntonio Nino Diaz /* HCR definitions */
6065fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
60733b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
60833b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
6095fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
610f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
611f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
61245aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
6135fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
614f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
615f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
616f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
6175fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
6185fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
619f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
620f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
621f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
622f5478dedSAntonio Nino Diaz 
623f5478dedSAntonio Nino Diaz /* ISR definitions */
624f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
625f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
626f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
627f5478dedSAntonio Nino Diaz 
628f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
629f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
630f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
631f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
632f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
633f5478dedSAntonio Nino Diaz 
634f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
635f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
636f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
637f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
638f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
639f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
640f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
641f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
642f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
643f5478dedSAntonio Nino Diaz 
644f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
645f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
64633b9be6dSChris Kay #define TAM_SHIFT		U(30)
64733b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
648f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
649dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
650f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
651f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
652dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
653dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
654f5478dedSAntonio Nino Diaz 
655f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
656f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
657f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
65833b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
65933b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
660dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
661dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
662f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
663dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
664f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
665f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
666f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
667f5478dedSAntonio Nino Diaz 
66828bbbf3bSManish Pandey /* VTCR_EL2 definitions */
66928bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
67028bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
67128bbbf3bSManish Pandey 
672f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
673f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
674f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
675f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
676f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
677f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
678f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
679f5478dedSAntonio Nino Diaz 
680f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
681f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
682f5478dedSAntonio Nino Diaz 
683f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
684f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
685f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
686f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
687f5478dedSAntonio Nino Diaz 
688f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
689f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
690f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
691f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
692f5478dedSAntonio Nino Diaz 
693f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
694f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
695f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
696f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
69777c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
698f5478dedSAntonio Nino Diaz 
699b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
700b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
701b4292bc6SAlexei Fedorov 
70237596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12)
70337596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
70437596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
70537596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
70637596fcbSDaniel Boulby 
70737596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
70837596fcbSDaniel Boulby 
70937596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
71037596fcbSDaniel Boulby 
71137596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
712c250cc3bSJohn Tsichritzis 
713f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
714f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
715f5478dedSAntonio Nino Diaz 
716f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
717f5478dedSAntonio Nino Diaz 
718f5478dedSAntonio Nino Diaz /*
719f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
720f5478dedSAntonio Nino Diaz  */
721f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
722f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
723f5478dedSAntonio Nino Diaz 
724f5478dedSAntonio Nino Diaz /*
725f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
726f5478dedSAntonio Nino Diaz  */
727f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
728f5478dedSAntonio Nino Diaz 
729f5478dedSAntonio Nino Diaz /*
730f5478dedSAntonio Nino Diaz  * TCR defintions
731f5478dedSAntonio Nino Diaz  */
732f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
733f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
734f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
735f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
736f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
737f5478dedSAntonio Nino Diaz 
738f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
739f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
740cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
741f5478dedSAntonio Nino Diaz 
7426de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
7436de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
7446de6965bSAntonio Nino Diaz 
745f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
746f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
747f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
748f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
749f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
750f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
751f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
752f5478dedSAntonio Nino Diaz 
753f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
754f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
755f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
756f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
757f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
758f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
759f5478dedSAntonio Nino Diaz 
760f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
761f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
762f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
763f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
764f5478dedSAntonio Nino Diaz 
765f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
766f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
767f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
768f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
769f5478dedSAntonio Nino Diaz 
770f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
771f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
772f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
773f5478dedSAntonio Nino Diaz 
7746de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
7756de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
7766de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
7776de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
7786de6965bSAntonio Nino Diaz 
7796de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
7806de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
7816de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
7826de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
7836de6965bSAntonio Nino Diaz 
7846de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
7856de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
7866de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
7876de6965bSAntonio Nino Diaz 
788f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
789f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
790f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
791f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
792f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
793f5478dedSAntonio Nino Diaz 
7946de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
7956de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
7966de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
7976de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
7986de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
7996de6965bSAntonio Nino Diaz 
800f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
801f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
802f5478dedSAntonio Nino Diaz 
803f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
804f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
805f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
806f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
807f5478dedSAntonio Nino Diaz 
808f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
809f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
810f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
811f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
812f5478dedSAntonio Nino Diaz 
813f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
814f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
815b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
816f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
817f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
818f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
819f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
820f5478dedSAntonio Nino Diaz 
821f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
822f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
823f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
824f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
825f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
826f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
827f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
828f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
829f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
830f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
831f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
832f5478dedSAntonio Nino Diaz 
833f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
834f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
835f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
836f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
837f5478dedSAntonio Nino Diaz 
838f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
839c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
840f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
841f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
842c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
843c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
844f5478dedSAntonio Nino Diaz 
845f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
846c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
847f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
848f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
849f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
850c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
851c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
852f5478dedSAntonio Nino Diaz 
853f5478dedSAntonio Nino Diaz /*
854f5478dedSAntonio Nino Diaz  * TTBR Definitions
855f5478dedSAntonio Nino Diaz  */
856f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
857f5478dedSAntonio Nino Diaz 
858f5478dedSAntonio Nino Diaz /*
859f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
860f5478dedSAntonio Nino Diaz  */
861f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
862f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
863f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
864f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
865f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
866f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
867f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
868f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
869f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
870f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
871f5478dedSAntonio Nino Diaz 
872f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
873f5478dedSAntonio Nino Diaz 
874f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
875f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
876f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
877f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
878f5478dedSAntonio Nino Diaz 
879f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
880f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
881f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
882f5478dedSAntonio Nino Diaz 
883dd4f0885SVarun Wadekar /* Physical timer control macros */
884dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
885dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
886dd4f0885SVarun Wadekar 
887f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
888f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
889f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
890f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
8911f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
8921f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
893f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
894f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
895f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
896f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
897f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
898f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
899f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
900f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
901f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
902f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
903f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
904f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
905f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
906f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
907f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
908f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
909f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
910f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
911f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
912f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
913f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
914f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
915f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
916f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
917f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
918f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
9191f461979SJustin Chadwell #define EC_BRK				U(0x3c)
920f5478dedSAntonio Nino Diaz 
921f5478dedSAntonio Nino Diaz /*
922f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
923f5478dedSAntonio Nino Diaz  * syndromes.
924f5478dedSAntonio Nino Diaz  */
925f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
926f5478dedSAntonio Nino Diaz 
927f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
928f5478dedSAntonio Nino Diaz 
929f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
930f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
931f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
932f5478dedSAntonio Nino Diaz 
933f5478dedSAntonio Nino Diaz /*******************************************************************************
934f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
935f5478dedSAntonio Nino Diaz  * instructions.
936f5478dedSAntonio Nino Diaz  ******************************************************************************/
937f5478dedSAntonio Nino Diaz 
938f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
939f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
940f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
941f5478dedSAntonio Nino Diaz 
942f5478dedSAntonio Nino Diaz /*******************************************************************************
943f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
944f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
945f5478dedSAntonio Nino Diaz  ******************************************************************************/
946f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
947f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
948f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
949f5478dedSAntonio Nino Diaz 
950f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
951f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
952f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
953f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
954f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
955f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
956f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
957f5478dedSAntonio Nino Diaz 
958f5478dedSAntonio Nino Diaz /*******************************************************************************
959f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
960f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
961f5478dedSAntonio Nino Diaz  ******************************************************************************/
962f5478dedSAntonio Nino Diaz /* Physical Count register. */
963f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
964f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
965f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
966f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
967f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
968f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
969f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
970f5478dedSAntonio Nino Diaz 
971f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
972f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
973f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
974f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
975f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
976e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
977f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
978f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
979f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
980f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
981e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
982e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
983e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
984f5478dedSAntonio Nino Diaz 
985f5478dedSAntonio Nino Diaz /*******************************************************************************
986f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
987f5478dedSAntonio Nino Diaz  ******************************************************************************/
988f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
989f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
990f5478dedSAntonio Nino Diaz 
991f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
992f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
993f5478dedSAntonio Nino Diaz 
994f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
995f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
996f5478dedSAntonio Nino Diaz 
997f5478dedSAntonio Nino Diaz /*******************************************************************************
998dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
999dc78e62dSjohpow01  ******************************************************************************/
1000dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1001dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1002dc78e62dSjohpow01 
1003dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
1004dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1_FA64_BIT	(UL(1) << 63)
1005dc78e62dSjohpow01 
1006dc78e62dSjohpow01 /* SMCR_ELx definitions */
1007dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
1008dc78e62dSjohpow01 #define SMCR_ELX_LEN_MASK		U(0x1ff)
1009dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
1010dc78e62dSjohpow01 
1011dc78e62dSjohpow01 /*******************************************************************************
1012f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1013f5478dedSAntonio Nino Diaz  ******************************************************************************/
1014f5478dedSAntonio Nino Diaz /*
1015f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1016f5478dedSAntonio Nino Diaz  */
1017f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1018f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1019f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1020f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1021f5478dedSAntonio Nino Diaz 
1022f5478dedSAntonio Nino Diaz /*
1023f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1024f5478dedSAntonio Nino Diaz  *
1025f5478dedSAntonio Nino Diaz  * Cache Policy
1026f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1027f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1028f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1029f5478dedSAntonio Nino Diaz  *
1030f5478dedSAntonio Nino Diaz  * Transient Hint
1031f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1032f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1033f5478dedSAntonio Nino Diaz  *
1034f5478dedSAntonio Nino Diaz  * Allocation Policy
1035f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1036f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1037f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1038f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1039f5478dedSAntonio Nino Diaz  */
1040f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1041f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1042f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1043f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1044f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1045f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1046f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1047f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1048f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1049f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1050f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1051f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1052f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1053f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1054f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1055f5478dedSAntonio Nino Diaz 
1056f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1057f5478dedSAntonio Nino Diaz 
1058f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1059f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1060f5478dedSAntonio Nino Diaz 
1061f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1062f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1063f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1064f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1065f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1066f5478dedSAntonio Nino Diaz 
1067f5478dedSAntonio Nino Diaz /*******************************************************************************
1068f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1069f5478dedSAntonio Nino Diaz  ******************************************************************************/
1070f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1071f5478dedSAntonio Nino Diaz 
1072f5478dedSAntonio Nino Diaz /*******************************************************************************
1073ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1074f5478dedSAntonio Nino Diaz  ******************************************************************************/
1075f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1076f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1077f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1078f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1079f5478dedSAntonio Nino Diaz 
1080*9448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
1081*9448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1082f5478dedSAntonio Nino Diaz /*******************************************************************************
1083873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1084f5478dedSAntonio Nino Diaz  ******************************************************************************/
1085f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1086f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1087f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1088f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1089f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1090f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1091f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1092f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1093f5478dedSAntonio Nino Diaz 
1094f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1095f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1096f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1097f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1098f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1099f5478dedSAntonio Nino Diaz 
1100f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1101f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1102f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1103f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1104f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1105f5478dedSAntonio Nino Diaz 
1106f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1107f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1108f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1109f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1110f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1111f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1112f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1113f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1114f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1115f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1116f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1117f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1118f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1119f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1120f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1121f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1122f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1123f5478dedSAntonio Nino Diaz 
1124f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1125f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1126f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1127f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1128f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1129f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1130f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1131f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1132f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1133f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1134f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1135f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1136f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1137f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1138f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1139f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1140f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1141f5478dedSAntonio Nino Diaz 
114233b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
114333b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
114433b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
114533b9be6dSChris Kay 
114633b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
114733b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
114833b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
114933b9be6dSChris Kay 
115033b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
115133b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
115233b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
115333b9be6dSChris Kay 
115433b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
115533b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
115633b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
115733b9be6dSChris Kay 
1158f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1159f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1160f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1161f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1162f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1163f3ccf036SAlexei Fedorov 
1164f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
116581e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
116681e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1167f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1168f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1169f5478dedSAntonio Nino Diaz 
1170f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1171f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1172537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1173537fa859SLouis Mayencourt 
1174537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1175537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1176f5478dedSAntonio Nino Diaz 
1177f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1178f5478dedSAntonio Nino Diaz 
1179f5478dedSAntonio Nino Diaz /*******************************************************************************
1180873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1181873d4241Sjohpow01  ******************************************************************************/
1182873d4241Sjohpow01 
1183873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1184873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1185873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1186873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1187873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1188873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1189873d4241Sjohpow01 
1190873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
119133b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
119233b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1193873d4241Sjohpow01 
1194873d4241Sjohpow01 /*
1195873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1196873d4241Sjohpow01  * event counters.
1197873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1198873d4241Sjohpow01  */
1199873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1200873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1201873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1202873d4241Sjohpow01 
1203873d4241Sjohpow01 /*
1204873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1205873d4241Sjohpow01  * counters.
1206873d4241Sjohpow01  */
1207873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1208873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1209873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1210873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1211873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1212873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1213873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1214873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1215873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1216873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1217873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1218873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1219873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1220873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1221873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1222873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1223873d4241Sjohpow01 
1224873d4241Sjohpow01 /*******************************************************************************
122581c272b3SZelalem Aweke  * Realm management extension register definitions
122681c272b3SZelalem Aweke  ******************************************************************************/
122781c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
122881c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
122981c272b3SZelalem Aweke 
123081c272b3SZelalem Aweke /*******************************************************************************
1231f5478dedSAntonio Nino Diaz  * RAS system registers
1232f5478dedSAntonio Nino Diaz  ******************************************************************************/
1233f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1234f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1235f5478dedSAntonio Nino Diaz 
1236f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1237f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1238f5478dedSAntonio Nino Diaz 
1239f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1240f5478dedSAntonio Nino Diaz 
1241f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1242f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1243f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1244f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1245f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1246f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1247f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1248f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1249f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1250f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1251f5478dedSAntonio Nino Diaz 
1252af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1253af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1254f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1255f5478dedSAntonio Nino Diaz 
1256f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1257f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1258f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1259f5478dedSAntonio Nino Diaz 
1260f5478dedSAntonio Nino Diaz /*******************************************************************************
1261f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1262f5478dedSAntonio Nino Diaz  ******************************************************************************/
12635283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
12645283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
12655283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
12665283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
12675283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
12685283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
12695283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
12705283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1271f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
12725283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1273f5478dedSAntonio Nino Diaz 
1274f5478dedSAntonio Nino Diaz /*******************************************************************************
1275f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1276f5478dedSAntonio Nino Diaz  ******************************************************************************/
1277f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1278f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1279f5478dedSAntonio Nino Diaz 
12808074448fSJohn Tsichritzis /*******************************************************************************
12818074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
12828074448fSJohn Tsichritzis  ******************************************************************************/
12838074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
12848074448fSJohn Tsichritzis 
12859dd94382SJustin Chadwell /*******************************************************************************
12869dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
12879dd94382SJustin Chadwell  ******************************************************************************/
12889dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
12899dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
12909dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
12919dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
12929dd94382SJustin Chadwell 
12939cf7f355SMadhukar Pappireddy /*******************************************************************************
12941ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
12951ae75529SAndre Przywara  ******************************************************************************/
12961ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
12971ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
12981ae75529SAndre Przywara 
12991ae75529SAndre Przywara /*******************************************************************************
1300cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1301cb4ec47bSjohpow01  ******************************************************************************/
1302cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1303cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1304cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1305cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1306cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1307cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1308cb4ec47bSjohpow01 
1309cb4ec47bSjohpow01 /*******************************************************************************
1310d3331603SMark Brown  * FEAT_TCR2 - Extended Translation Control Register
1311d3331603SMark Brown  ******************************************************************************/
1312d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1313d3331603SMark Brown 
1314d3331603SMark Brown /*******************************************************************************
13159cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
13169cf7f355SMadhukar Pappireddy  ******************************************************************************/
13179cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
13189cf7f355SMadhukar Pappireddy 
13199cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
13209cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
13219cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
13229cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
13239cf7f355SMadhukar Pappireddy 
132468120783SChris Kay /*******************************************************************************
132568120783SChris Kay  * Definitions for CPU Power/Performance Management registers
132668120783SChris Kay  ******************************************************************************/
132768120783SChris Kay 
132868120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
132968120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
133068120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
133168120783SChris Kay 
133268120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
133368120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
133468120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
133568120783SChris Kay 
1336f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1337