xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 83271d5a5aae06c23c59a32c30a0fe83fb82e79f)
1f5478dedSAntonio Nino Diaz /*
233c665aeSHarrison Mutai  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
783c789bfcSManish Pandey  * Definitions for Exception vector offsets
793c789bfcSManish Pandey  ******************************************************************************/
803c789bfcSManish Pandey #define CURRENT_EL_SP0		0x0
813c789bfcSManish Pandey #define CURRENT_EL_SPX		0x200
823c789bfcSManish Pandey #define LOWER_EL_AARCH64	0x400
833c789bfcSManish Pandey #define LOWER_EL_AARCH32	0x600
843c789bfcSManish Pandey 
853c789bfcSManish Pandey #define SYNC_EXCEPTION		0x0
863c789bfcSManish Pandey #define IRQ_EXCEPTION		0x80
873c789bfcSManish Pandey #define FIQ_EXCEPTION		0x100
883c789bfcSManish Pandey #define SERROR_EXCEPTION	0x180
893c789bfcSManish Pandey 
903c789bfcSManish Pandey /*******************************************************************************
91f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
92f5478dedSAntonio Nino Diaz  ******************************************************************************/
93f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
94f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
95dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
96f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
97f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
98f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
99f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
100f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
101f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
102f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
103f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
104f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
105f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
106f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
107f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
108f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
109f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
110f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
111f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
112f5478dedSAntonio Nino Diaz 
113f5478dedSAntonio Nino Diaz /*******************************************************************************
11428f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
11528f39f02SMax Shvetsov  ******************************************************************************/
11628f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
11728f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
11828f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
11928f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
12028f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
12128f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
12228f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
12328f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
12428f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
125e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
126e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
127e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
128e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
129e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
130e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
131e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
132e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
13328f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
134d5384b69SAndre Przywara #define VNCR_EL2		S3_4_C2_C2_0
1352825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1362825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
137ea735bf5SAndre Przywara #define CONTEXTIDR_EL2		S3_4_C13_C0_1
138ea735bf5SAndre Przywara #define TTBR1_EL2		S3_4_C2_C0_1
13928f39f02SMax Shvetsov 
14028f39f02SMax Shvetsov /*******************************************************************************
141f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
142f5478dedSAntonio Nino Diaz  ******************************************************************************/
143f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
144e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
145f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
146f5478dedSAntonio Nino Diaz 
147f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
148f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
149f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
150f5478dedSAntonio Nino Diaz 
151f5478dedSAntonio Nino Diaz /*******************************************************************************
152f5478dedSAntonio Nino Diaz  * System register bit definitions
153f5478dedSAntonio Nino Diaz  ******************************************************************************/
154f5478dedSAntonio Nino Diaz /* CLIDR definitions */
155f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
156f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
157ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
158f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
159f5478dedSAntonio Nino Diaz 
160f5478dedSAntonio Nino Diaz /* CSSELR definitions */
161f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
162f5478dedSAntonio Nino Diaz 
163f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
164f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
165f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
166bd393704SAmbroise Vincent #if ERRATA_A53_827319
167bd393704SAmbroise Vincent #define DCCSW			DCCISW
168bd393704SAmbroise Vincent #else
169f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
170bd393704SAmbroise Vincent #endif
171f5478dedSAntonio Nino Diaz 
172a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK			ULL(0xf)
173a8d5d3d5SAndre Przywara 
174f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1796a0da736SJayanth Dodderi Chidanand 
180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
1826a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
183873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1846a0da736SJayanth Dodderi Chidanand 
185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1866a0da736SJayanth Dodderi Chidanand 
187e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
188e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
189e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1906a0da736SJayanth Dodderi Chidanand 
191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
1930c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
1949e51f15eSSona Mathew #define SVE_IMPLEMENTED				ULL(0x1)
1956a0da736SJayanth Dodderi Chidanand 
1960376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
197db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
1986a0da736SJayanth Dodderi Chidanand 
199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
2016a0da736SJayanth Dodderi Chidanand 
202f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
203f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
204f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
2059e51f15eSSona Mathew #define DIT_IMPLEMENTED				ULL(1)
2066a0da736SJayanth Dodderi Chidanand 
207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
208f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
209f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
2109e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED			ULL(0x2)
2119e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED			ULL(0x3)
2126a0da736SJayanth Dodderi Chidanand 
21381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
21481c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
21581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
2169e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED			ULL(0)
217f5478dedSAntonio Nino Diaz 
2186a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2196a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2206a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2216a0da736SJayanth Dodderi Chidanand 
222e290a8fcSAlexei Fedorov /* Exception level handling */
223f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
224f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
225f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
226f5478dedSAntonio Nino Diaz 
227*83271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */
228*83271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT		U(0)
229*83271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK		ULL(0xf)
230*83271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED		ULL(0xb)
231*83271d5aSArvind Ram Prakash 
2322031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2332031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2342031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2352031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2369e51f15eSSona Mathew 
2375de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2385de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2395de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
2409e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED		ULL(1)
2419e51f15eSSona Mathew 
242c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
243c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
244c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
245c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
246515d2d46SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P8	U(8)
247c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
2482031d616SManish V Badarkhe 
24930f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */
25030f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT		U(24)
25130f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK		ULL(0xf)
25230f05b4fSManish Pandey #define SEBEP_IMPLEMENTED		ULL(1)
25330f05b4fSManish Pandey 
254e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
255e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
256e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
2579e51f15eSSona Mathew #define SPE_IMPLEMENTED			ULL(0x1)
2589e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED		ULL(0x0)
259f5478dedSAntonio Nino Diaz 
260813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
261813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
262813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
2639e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED			ULL(1)
264813524eaSManish V Badarkhe 
2650063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2660063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2670063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2689e51f15eSSona Mathew #define MTPMU_IMPLEMENTED		ULL(1)
2699e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED		ULL(15)
2700063dd17SJavier Almansa Sobrino 
271744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
272744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
273744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
2749e51f15eSSona Mathew #define BRBE_IMPLEMENTED		ULL(1)
275744ad974Sjohpow01 
27630f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */
27730f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT		U(48)
27830f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK		ULL(0xf)
27930f05b4fSManish Pandey #define EBEP_IMPLEMENTED		ULL(1)
28030f05b4fSManish Pandey 
2817c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2827c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2837c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2847c802c71STomas Pilar 
285f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2865283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2876a0da736SJayanth Dodderi Chidanand 
288f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2895283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
290f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2915283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
2926a0da736SJayanth Dodderi Chidanand 
293f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
2945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
295f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
2965283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
297f5478dedSAntonio Nino Diaz 
2986a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
2996a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
3009e51f15eSSona Mathew #define SB_IMPLEMENTED			ULL(0x1)
3019e51f15eSSona Mathew #define SB_NOT_IMPLEMENTED		ULL(0x0)
3026a0da736SJayanth Dodderi Chidanand 
3039ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
3049ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
3059ff5f754SJuan Pablo Conde 
3064d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
3074d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1			S3_0_C0_C4_2
3084d0b6632SMaksims Svecovs 
3099ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
3109ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
3119ff5f754SJuan Pablo Conde 
3129ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
3139ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
3149ff5f754SJuan Pablo Conde 
3152559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
3162559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
3172559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
3182559b2c8SAntonio Nino Diaz 
319f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
320f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
321f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
322f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
323f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
324f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
325f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
326f5478dedSAntonio Nino Diaz 
32729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
32829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
32929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH		ULL(0x2)
3309e51f15eSSona Mathew #define ECV_IMPLEMENTED				ULL(0x1)
33129d0ee54SJimmy Brisson 
332110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
333110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
3349e51f15eSSona Mathew #define FGT_IMPLEMENTED				ULL(0x1)
3359e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED			ULL(0x0)
336110ee433SJimmy Brisson 
337f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
338f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
339f5478dedSAntonio Nino Diaz 
340f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
341f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
342f5478dedSAntonio Nino Diaz 
343f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
344f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
3459e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED			ULL(0x1)
346f5478dedSAntonio Nino Diaz 
3476cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3486cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3496cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
3509e51f15eSSona Mathew #define TWED_IMPLEMENTED			ULL(0x1)
3516cac724dSjohpow01 
352a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
353a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
3549e51f15eSSona Mathew #define PAN_IMPLEMENTED				ULL(0x1)
3559e51f15eSSona Mathew #define PAN2_IMPLEMENTED			ULL(0x2)
3569e51f15eSSona Mathew #define PAN3_IMPLEMENTED			ULL(0x3)
357a83103c8SAlexei Fedorov 
35837596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
35937596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
36037596fcbSDaniel Boulby 
361cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
362cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
3639e51f15eSSona Mathew #define HCX_IMPLEMENTED				ULL(0x1)
364cb4ec47bSjohpow01 
3652559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3662559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
367cedfa04bSSathees Balya 
368cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
369cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
370cedfa04bSSathees Balya 
371d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
372d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
373d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
374d0ec1cc4Sjohpow01 
37530f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT		U(4)
37630f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK		ULL(0xf)
37730f05b4fSManish Pandey 
3782559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3792559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3802559b2c8SAntonio Nino Diaz 
3816a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3826a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
3839e51f15eSSona Mathew #define NV2_IMPLEMENTED				ULL(0x2)
3846a0da736SJayanth Dodderi Chidanand 
385d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
386d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
387d3331603SMark Brown 
388062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
389062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
390062b6c6bSMark Brown 
391062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
392062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
393062b6c6bSMark Brown 
394062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
395062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
396062b6c6bSMark Brown 
397062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
398062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
399062b6c6bSMark Brown 
400d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
401d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
402d3331603SMark Brown 
403f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
404f5478dedSAntonio Nino Diaz 
4059fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
4069fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
4079fc59639SAlexei Fedorov #define BTI_IMPLEMENTED			ULL(1)	/* The BTI mechanism is implemented */
4089fc59639SAlexei Fedorov 
40930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
41030f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
4119e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED		ULL(0)	/* No architectural SSBS support */
41230f05b4fSManish Pandey 
413b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
414b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
415b7e398d6SSoby Mathew 
416ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
417ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
418ff86e0b4SJuan Pablo Conde 
41930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT	U(36)
42030f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK	ULL(0xf)
42130f05b4fSManish Pandey #define NMI_IMPLEMENTED			ULL(1)
42230f05b4fSManish Pandey 
42330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
42430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
42530f05b4fSManish Pandey #define GCS_IMPLEMENTED			ULL(1)
42630f05b4fSManish Pandey 
4279e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED		ULL(0x1)
428ff86e0b4SJuan Pablo Conde 
4294d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
4304d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
4314d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
4324d0b6632SMaksims Svecovs 
4334d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
4344d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
4354d0b6632SMaksims Svecovs 
4364d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
4374d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
4384d0b6632SMaksims Svecovs 
4396503ff29SAndre Przywara #define VDISR_EL2				S3_4_C12_C1_1
4406503ff29SAndre Przywara #define VSESR_EL2				S3_4_C5_C2_3
4416503ff29SAndre Przywara 
4420563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
4430563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
4440563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
4450563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
4460563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
4470563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
4480563ab08SAlexei Fedorov /*
4490563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
4500563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
4510563ab08SAlexei Fedorov  */
4520563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
453b7e398d6SSoby Mathew 
454dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
455dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
456dbcc44a1SAlexei Fedorov 
457dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
458dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
4590bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH		U(4)
4609e51f15eSSona Mathew #define SME_IMPLEMENTED				ULL(0x1)
4619e51f15eSSona Mathew #define SME2_IMPLEMENTED			ULL(0x2)
4629e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED			ULL(0x0)
463dc78e62dSjohpow01 
464f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
465f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
466f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
467f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
468f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
469f5478dedSAntonio Nino Diaz 
470f5478dedSAntonio Nino Diaz /* SCTLR definitions */
471f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
472f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
473f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
474f5478dedSAntonio Nino Diaz 
4753443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4763443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
477a83103c8SAlexei Fedorov 
478f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
479f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
480f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
481f5478dedSAntonio Nino Diaz 
482f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
483f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
484f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
485f5478dedSAntonio Nino Diaz 
486f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
487f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
488f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
489f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
490f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
491f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
492a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
493f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
494f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
495f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
496a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
497a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
498f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
499c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
500f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
501f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
502f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
503f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
504f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
505a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
5065f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
507a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
508a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
509f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
510f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
511f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
512c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
513a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
514a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
515c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
5165283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
5179fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
5189fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
5199fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
520a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
521a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
522a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
523dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
52430f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT	(ULL(1) << 62)
525a83103c8SAlexei Fedorov 
526a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
527a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
528a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
529a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
530a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
531a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
532a83103c8SAlexei Fedorov /*
533a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
534a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
535a83103c8SAlexei Fedorov  */
536a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
537a83103c8SAlexei Fedorov 
538a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
539a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
540a83103c8SAlexei Fedorov 
541a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
542a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
543a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
544a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
545a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
546a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
547a83103c8SAlexei Fedorov /*
548a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
549a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
550a83103c8SAlexei Fedorov  */
551a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
552a83103c8SAlexei Fedorov 
553a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
554a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
55537596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
55637596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
557a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
558a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
559a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
560a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
561a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
562a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
563a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
564f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
565f5478dedSAntonio Nino Diaz 
566a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
567f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
568d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
569d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
570d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
57103d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT	U(24)
57203d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK	ULL(0x3)
573f5478dedSAntonio Nino Diaz 
574f5478dedSAntonio Nino Diaz /* SCR definitions */
575f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
57681c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
57781c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
57881c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
5796cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
5806cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
581062b6c6bSMark Brown #define SCR_PIEN_BIT		(UL(1) << 45)
582d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
583ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
584688ab57bSMark Brown #define SCR_GCSEn_BIT		(UL(1) << 39)
585cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
586dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
587dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
588a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
589a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
5906cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
591d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
592d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
593d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
59477c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
595d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
596d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
597d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
598d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
599d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
600d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
601d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
602d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
603d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
604d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
605d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
606d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
607d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
608d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
609d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
610d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
611dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
612f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
613f5478dedSAntonio Nino Diaz 
614f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
615*83271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT		(ULL(1) << 43)
61612f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
61712f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
61812f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
619744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
620744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
62140ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
62240ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
623ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT		(ULL(1) << 26)
6240063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
62512f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
626e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
62712f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
62812f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
62912f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
63012f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
631e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
632e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
633f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
634ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
635ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
636ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
637f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
638ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
63999506facSBoyan Karatotev #define MDCR_NSPBE_BIT		(ULL(1) << 11)
640ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
641ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
642ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
64333815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
644f5478dedSAntonio Nino Diaz 
645f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
6460063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
647c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT	(U(1) << 26)
64840ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
64940ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
650c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
651e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
652c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
653f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
654f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
655f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
656f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
657f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
658f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
659f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
660f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
661f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
662f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
663c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK	U(0x1f)
664f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
665f5478dedSAntonio Nino Diaz 
666f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
667f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
668f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
669f5478dedSAntonio Nino Diaz 
670f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
671f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
672f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
673f5478dedSAntonio Nino Diaz 
674f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
675f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
676f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
677f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
678f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
679f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
680f5478dedSAntonio Nino Diaz 
681f5478dedSAntonio Nino Diaz /* HCR definitions */
6825fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
68333b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
68433b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
6855fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
686f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
687f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
68845aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
6895fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
690f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
691f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
692f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
6935fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
6945fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
695f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
696f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
697f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
698f5478dedSAntonio Nino Diaz 
699f5478dedSAntonio Nino Diaz /* ISR definitions */
700f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
701f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
702f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
703f5478dedSAntonio Nino Diaz 
704f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
705f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
706f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
707f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
708f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
709f5478dedSAntonio Nino Diaz 
710f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
711f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
712f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
713f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
714f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
715f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
716f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
717f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
718f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
719f5478dedSAntonio Nino Diaz 
720f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
721f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
72233b9be6dSChris Kay #define TAM_SHIFT		U(30)
72333b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
724f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
725dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
726f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
727f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
728dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
729dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
730f5478dedSAntonio Nino Diaz 
731f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
732f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
733f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
73433b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
73533b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
736dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
737dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
738f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
739dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
740f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
741f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
742f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
743f5478dedSAntonio Nino Diaz 
74428bbbf3bSManish Pandey /* VTCR_EL2 definitions */
74528bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
74628bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
74728bbbf3bSManish Pandey 
748f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
749f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
750f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
751f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
752f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
75330f05b4fSManish Pandey #define SPSR_V_BIT		(U(1) << 28)
75430f05b4fSManish Pandey #define SPSR_C_BIT		(U(1) << 29)
75530f05b4fSManish Pandey #define SPSR_Z_BIT		(U(1) << 30)
75630f05b4fSManish Pandey #define SPSR_N_BIT		(U(1) << 31)
757f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
758f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
759f5478dedSAntonio Nino Diaz 
760f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
761f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
762f5478dedSAntonio Nino Diaz 
763f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
764f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
765f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
766f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
767f5478dedSAntonio Nino Diaz 
768f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
769f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
770f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
771f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
772f5478dedSAntonio Nino Diaz 
773f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
774f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
775f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
776f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
77730f05b4fSManish Pandey #define SPSR_M_EL1H		U(0x5)
77877c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
779f5478dedSAntonio Nino Diaz 
780b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
781b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
782b4292bc6SAlexei Fedorov 
78330f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64	U(10)
78430f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64	U(0x3)
78537596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64	U(12)
78637596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
78737596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
78837596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
78930f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64	BIT_64(13)
79030f05b4fSManish Pandey #define SPSR_IL_BIT		BIT_64(20)
79130f05b4fSManish Pandey #define SPSR_SS_BIT		BIT_64(21)
79237596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
79330f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64	BIT_64(23)
79437596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
79537596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
79630f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64	BIT_64(32)
79730f05b4fSManish Pandey #define SPSR_PPEND_BIT		BIT(33)
79830f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64	BIT_64(34)
79930f05b4fSManish Pandey #define SPSR_NZCV		(SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
800c250cc3bSJohn Tsichritzis 
801f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
802f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
803f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
804f5478dedSAntonio Nino Diaz 
805f5478dedSAntonio Nino Diaz /*
806f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
807f5478dedSAntonio Nino Diaz  */
808f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
809f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
810f5478dedSAntonio Nino Diaz 
811f5478dedSAntonio Nino Diaz /*
812f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
813f5478dedSAntonio Nino Diaz  */
814f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
815f5478dedSAntonio Nino Diaz 
816f5478dedSAntonio Nino Diaz /*
8171b491eeaSElyes Haouas  * TCR definitions
818f5478dedSAntonio Nino Diaz  */
819f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
820f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
821f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
822f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
823f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
824f5478dedSAntonio Nino Diaz 
825f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
826f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
827cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
828f5478dedSAntonio Nino Diaz 
8296de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
8306de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
8316de6965bSAntonio Nino Diaz 
832f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
833f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
834f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
835f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
836f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
837f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
838f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
839f5478dedSAntonio Nino Diaz 
840f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
841f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
842f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
843f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
844f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
845f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
846f5478dedSAntonio Nino Diaz 
847f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
848f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
849f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
850f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
851f5478dedSAntonio Nino Diaz 
852f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
853f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
854f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
855f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
856f5478dedSAntonio Nino Diaz 
857f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
858f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
859f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
860f5478dedSAntonio Nino Diaz 
8616de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
8626de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
8636de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
8646de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
8656de6965bSAntonio Nino Diaz 
8666de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
8676de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
8686de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
8696de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
8706de6965bSAntonio Nino Diaz 
8716de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
8726de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
8736de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
8746de6965bSAntonio Nino Diaz 
875f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
876f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
877f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
878f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
879f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
880f5478dedSAntonio Nino Diaz 
8816de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
8826de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
8836de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
8846de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
8856de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
8866de6965bSAntonio Nino Diaz 
887f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
888f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
889f5478dedSAntonio Nino Diaz 
890f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
891f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
892f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
893f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
894f5478dedSAntonio Nino Diaz 
895f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
896f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
897f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
898f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
899f5478dedSAntonio Nino Diaz 
900f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
901f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
902b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
903f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
904f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
905f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
906f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
907f5478dedSAntonio Nino Diaz 
908f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
909f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
910f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
911f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
912f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
913f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
914f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
915f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
916f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
917f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
918f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
919f5478dedSAntonio Nino Diaz 
920f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
921f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
922f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
923f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
924f5478dedSAntonio Nino Diaz 
925f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
926c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
927f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
928f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
929c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
930c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
931f5478dedSAntonio Nino Diaz 
932f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
933c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
934f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
935f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
936f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
937c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
938c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
939f5478dedSAntonio Nino Diaz 
940f5478dedSAntonio Nino Diaz /*
941f5478dedSAntonio Nino Diaz  * TTBR Definitions
942f5478dedSAntonio Nino Diaz  */
943f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
944f5478dedSAntonio Nino Diaz 
945f5478dedSAntonio Nino Diaz /*
946f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
947f5478dedSAntonio Nino Diaz  */
948f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
949f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
950f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
951f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
952f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
953f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
954f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
955f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
956f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
957f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
958f5478dedSAntonio Nino Diaz 
959f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
960f5478dedSAntonio Nino Diaz 
961f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
962f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
963f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
964f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
965f5478dedSAntonio Nino Diaz 
966f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
967f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
968f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
969f5478dedSAntonio Nino Diaz 
970dd4f0885SVarun Wadekar /* Physical timer control macros */
971dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
972dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
973dd4f0885SVarun Wadekar 
974f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
975f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
976f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
977f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
9781f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
9791f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
98030f05b4fSManish Pandey #define ESR_IL_BIT			(U(1) << 25)
981f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
982f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
983f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
984f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
985f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
986f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
987f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
988f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
989f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
990f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
991f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
992f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
993f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
994f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
995f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
996f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
997f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
9986d22b089SManish Pandey #define EC_IMP_DEF_EL3			U(0x1f)
999f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
1000f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
1001f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
1002f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
1003f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
1004f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
1005f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
1006f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
1007f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
10081f461979SJustin Chadwell #define EC_BRK				U(0x3c)
1009f5478dedSAntonio Nino Diaz 
1010f5478dedSAntonio Nino Diaz /*
1011f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
1012f5478dedSAntonio Nino Diaz  * syndromes.
1013f5478dedSAntonio Nino Diaz  */
1014f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
1015f5478dedSAntonio Nino Diaz 
1016f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
1017f5478dedSAntonio Nino Diaz 
1018f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
1019f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
1020f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
1021f5478dedSAntonio Nino Diaz 
1022f5478dedSAntonio Nino Diaz /*******************************************************************************
1023f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
1024f5478dedSAntonio Nino Diaz  * instructions.
1025f5478dedSAntonio Nino Diaz  ******************************************************************************/
1026f5478dedSAntonio Nino Diaz 
1027f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
1028f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
1029f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1030f5478dedSAntonio Nino Diaz 
1031f5478dedSAntonio Nino Diaz /*******************************************************************************
1032f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1033f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1034f5478dedSAntonio Nino Diaz  ******************************************************************************/
1035f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
1036f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
1037f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
1038f5478dedSAntonio Nino Diaz 
1039f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1040f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
1041f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
1042f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
1043f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
1044f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
1045f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
1046f5478dedSAntonio Nino Diaz 
1047f5478dedSAntonio Nino Diaz /*******************************************************************************
1048f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1049f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1050f5478dedSAntonio Nino Diaz  ******************************************************************************/
1051f5478dedSAntonio Nino Diaz /* Physical Count register. */
1052f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
1053f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
1054f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
1055f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
1056f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
1057f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
1058f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
1059f5478dedSAntonio Nino Diaz 
1060f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
1061f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
1062f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
1063f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
1064f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1065e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
1066f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
1067f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
1068f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
1069f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
1070e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
1071e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
1072e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
1073f5478dedSAntonio Nino Diaz 
1074f5478dedSAntonio Nino Diaz /*******************************************************************************
1075f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
1076f5478dedSAntonio Nino Diaz  ******************************************************************************/
1077f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
1078f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
1079f5478dedSAntonio Nino Diaz 
1080f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
1081f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
1082f5478dedSAntonio Nino Diaz 
1083f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
1084f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
1085f5478dedSAntonio Nino Diaz 
1086f5478dedSAntonio Nino Diaz /*******************************************************************************
1087dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
1088dc78e62dSjohpow01  ******************************************************************************/
1089dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1090dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1091dc78e62dSjohpow01 
1092dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
109345007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
109445007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
10959e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED			U(0x1)
109603d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
109703d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
10989e51f15eSSona Mathew #define SME_INST_IMPLEMENTED			ULL(0x0)
10999e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED			ULL(0x1)
1100dc78e62dSjohpow01 
1101dc78e62dSjohpow01 /* SMCR_ELx definitions */
1102dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
110303d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX		U(0x1ff)
1104dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
110503d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1106dc78e62dSjohpow01 
1107dc78e62dSjohpow01 /*******************************************************************************
1108f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1109f5478dedSAntonio Nino Diaz  ******************************************************************************/
1110f5478dedSAntonio Nino Diaz /*
1111f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1112f5478dedSAntonio Nino Diaz  */
1113f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1114f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1115f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1116f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1117f5478dedSAntonio Nino Diaz 
1118f5478dedSAntonio Nino Diaz /*
1119f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1120f5478dedSAntonio Nino Diaz  *
1121f5478dedSAntonio Nino Diaz  * Cache Policy
1122f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1123f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1124f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1125f5478dedSAntonio Nino Diaz  *
1126f5478dedSAntonio Nino Diaz  * Transient Hint
1127f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1128f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1129f5478dedSAntonio Nino Diaz  *
1130f5478dedSAntonio Nino Diaz  * Allocation Policy
1131f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1132f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1133f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1134f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1135f5478dedSAntonio Nino Diaz  */
1136f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1137f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1138f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1139f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1140f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1141f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1142f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1143f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1144f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1145f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1146f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1147f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1148f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1149f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1150f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1151f5478dedSAntonio Nino Diaz 
1152f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1153f5478dedSAntonio Nino Diaz 
1154f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1155f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1156f5478dedSAntonio Nino Diaz 
1157f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1158f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1159f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1160f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1161f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1162f5478dedSAntonio Nino Diaz 
1163f5478dedSAntonio Nino Diaz /*******************************************************************************
1164f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1165f5478dedSAntonio Nino Diaz  ******************************************************************************/
1166f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1167f5478dedSAntonio Nino Diaz 
1168f5478dedSAntonio Nino Diaz /*******************************************************************************
1169ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1170f5478dedSAntonio Nino Diaz  ******************************************************************************/
1171f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1172f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1173f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1174f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1175f5478dedSAntonio Nino Diaz 
11769448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
11779448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1178f5478dedSAntonio Nino Diaz /*******************************************************************************
1179873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1180f5478dedSAntonio Nino Diaz  ******************************************************************************/
1181f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1182f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1183f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1184f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1185f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1186f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1187f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1188f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1189f5478dedSAntonio Nino Diaz 
1190f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1191f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1192f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1193f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1194f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1195f5478dedSAntonio Nino Diaz 
1196f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1197f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1198f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1199f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1200f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1201f5478dedSAntonio Nino Diaz 
1202f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1203f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1204f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1205f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1206f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1207f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1208f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1209f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1210f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1211f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1212f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1213f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1214f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1215f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1216f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1217f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1218f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1219f5478dedSAntonio Nino Diaz 
1220f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1221f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1222f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1223f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1224f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1225f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1226f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1227f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1228f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1229f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1230f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1231f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1232f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1233f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1234f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1235f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1236f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1237f5478dedSAntonio Nino Diaz 
123833b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
123933b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
124033b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
124133b9be6dSChris Kay 
124233b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
124333b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
124433b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
124533b9be6dSChris Kay 
124633b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
124733b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
124833b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
124933b9be6dSChris Kay 
125033b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
125133b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
125233b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
125333b9be6dSChris Kay 
1254f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1255f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1256f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1257f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1258f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1259f3ccf036SAlexei Fedorov 
1260f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
126181e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
126281e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1263f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1264f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1265f5478dedSAntonio Nino Diaz 
1266f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1267f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1268edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT		(ULL(1) << 62)
1269537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1270edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL		MPAM3_EL3_TRAPLOWER_BIT
1271537fa859SLouis Mayencourt 
1272537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1273537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1274f5478dedSAntonio Nino Diaz 
1275f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1276f5478dedSAntonio Nino Diaz 
1277f5478dedSAntonio Nino Diaz /*******************************************************************************
1278873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1279873d4241Sjohpow01  ******************************************************************************/
1280873d4241Sjohpow01 
1281873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1282873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1283873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1284873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1285873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1286873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1287873d4241Sjohpow01 
1288873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
128933b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
129033b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1291873d4241Sjohpow01 
1292873d4241Sjohpow01 /*
1293873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1294873d4241Sjohpow01  * event counters.
1295873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1296873d4241Sjohpow01  */
1297873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1298873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1299873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1300873d4241Sjohpow01 
1301873d4241Sjohpow01 /*
1302873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1303873d4241Sjohpow01  * counters.
1304873d4241Sjohpow01  */
1305873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1306873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1307873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1308873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1309873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1310873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1311873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1312873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1313873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1314873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1315873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1316873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1317873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1318873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1319873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1320873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1321873d4241Sjohpow01 
1322873d4241Sjohpow01 /*******************************************************************************
132381c272b3SZelalem Aweke  * Realm management extension register definitions
132481c272b3SZelalem Aweke  ******************************************************************************/
132581c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
132681c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
132781c272b3SZelalem Aweke 
132878f56ee7SAndre Przywara #define SCXTNUM_EL2			S3_4_C13_C0_7
1329d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1			S3_0_C13_C0_7
1330d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0			S3_3_C13_C0_7
133178f56ee7SAndre Przywara 
133281c272b3SZelalem Aweke /*******************************************************************************
1333f5478dedSAntonio Nino Diaz  * RAS system registers
1334f5478dedSAntonio Nino Diaz  ******************************************************************************/
1335f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1336f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1337f5478dedSAntonio Nino Diaz 
1338f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1339f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1340f5478dedSAntonio Nino Diaz 
1341f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1342f5478dedSAntonio Nino Diaz 
1343f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1344f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1345f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1346f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1347f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1348f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1349f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1350f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1351f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1352f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1353f5478dedSAntonio Nino Diaz 
1354af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1355af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1356f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1357f5478dedSAntonio Nino Diaz 
1358f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1359f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1360f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1361f5478dedSAntonio Nino Diaz 
1362f5478dedSAntonio Nino Diaz /*******************************************************************************
1363f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1364f5478dedSAntonio Nino Diaz  ******************************************************************************/
13655283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
13665283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
13675283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
13685283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
13695283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
13705283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
13715283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
13725283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1373f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
13745283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1375f5478dedSAntonio Nino Diaz 
1376f5478dedSAntonio Nino Diaz /*******************************************************************************
1377f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1378f5478dedSAntonio Nino Diaz  ******************************************************************************/
1379f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1380f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1381f5478dedSAntonio Nino Diaz 
13828074448fSJohn Tsichritzis /*******************************************************************************
13838074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
13848074448fSJohn Tsichritzis  ******************************************************************************/
13858074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
13868074448fSJohn Tsichritzis 
13879dd94382SJustin Chadwell /*******************************************************************************
13889dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
13899dd94382SJustin Chadwell  ******************************************************************************/
13909dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
13919dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
13929dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
13939dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
13949dd94382SJustin Chadwell 
139533c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT	(UL(1) << 16)
139633c665aeSHarrison Mutai 
13979cf7f355SMadhukar Pappireddy /*******************************************************************************
13981ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
13991ae75529SAndre Przywara  ******************************************************************************/
14001ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
14011ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
14021ae75529SAndre Przywara 
14031ae75529SAndre Przywara /*******************************************************************************
1404cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1405cb4ec47bSjohpow01  ******************************************************************************/
1406cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1407ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1408ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1409ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1410ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1411ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1412ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1413ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1414cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1415cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1416cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1417cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1418cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1419ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL	ULL(0x0)
1420cb4ec47bSjohpow01 
1421cb4ec47bSjohpow01 /*******************************************************************************
14224a530b4cSJuan Pablo Conde  * FEAT_FGT - Definitions for Fine-Grained Trap registers
14234a530b4cSJuan Pablo Conde  ******************************************************************************/
14244a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL	ULL(0x180000000000000)
14254a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL	ULL(0xC4000000000000)
14264a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL	ULL(0xC4000000000000)
14274a530b4cSJuan Pablo Conde 
14284a530b4cSJuan Pablo Conde /*******************************************************************************
1429ed9bb824SMadhukar Pappireddy  * FEAT_TCR2 - Extended Translation Control Registers
1430d3331603SMark Brown  ******************************************************************************/
1431ed9bb824SMadhukar Pappireddy #define TCR2_EL1		S3_0_C2_C0_3
1432d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1433d3331603SMark Brown 
1434d3331603SMark Brown /*******************************************************************************
1435ed9bb824SMadhukar Pappireddy  * Permission indirection and overlay Registers
1436062b6c6bSMark Brown  ******************************************************************************/
1437062b6c6bSMark Brown 
1438ed9bb824SMadhukar Pappireddy #define PIRE0_EL1		S3_0_C10_C2_2
1439062b6c6bSMark Brown #define PIRE0_EL2		S3_4_C10_C2_2
1440ed9bb824SMadhukar Pappireddy #define PIR_EL1			S3_0_C10_C2_3
1441062b6c6bSMark Brown #define PIR_EL2			S3_4_C10_C2_3
1442ed9bb824SMadhukar Pappireddy #define POR_EL1			S3_0_C10_C2_4
1443062b6c6bSMark Brown #define POR_EL2			S3_4_C10_C2_4
1444062b6c6bSMark Brown #define S2PIR_EL2		S3_4_C10_C2_5
1445ed9bb824SMadhukar Pappireddy #define S2POR_EL1		S3_0_C10_C2_5
1446062b6c6bSMark Brown 
1447062b6c6bSMark Brown /*******************************************************************************
1448688ab57bSMark Brown  * FEAT_GCS - Guarded Control Stack Registers
1449688ab57bSMark Brown  ******************************************************************************/
1450688ab57bSMark Brown #define GCSCR_EL2		S3_4_C2_C5_0
1451688ab57bSMark Brown #define GCSPR_EL2		S3_4_C2_C5_1
145230f05b4fSManish Pandey #define GCSCR_EL1		S3_0_C2_C5_0
1453d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1		S3_0_C2_C5_2
1454d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1		S3_0_C2_C5_1
1455d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0		S3_3_C2_C5_1
145630f05b4fSManish Pandey 
145730f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT	(UL(1) << 6)
1458688ab57bSMark Brown 
1459688ab57bSMark Brown /*******************************************************************************
1460d6c76e6cSMadhukar Pappireddy  * FEAT_TRF - Trace Filter Control Registers
1461d6c76e6cSMadhukar Pappireddy  ******************************************************************************/
1462d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2		S3_4_C1_C2_1
1463d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1		S3_0_C1_C2_1
1464d6c76e6cSMadhukar Pappireddy 
1465d6c76e6cSMadhukar Pappireddy /*******************************************************************************
14669cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
14679cf7f355SMadhukar Pappireddy  ******************************************************************************/
14689cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
14699cf7f355SMadhukar Pappireddy 
14709cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
14719cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
14729cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
14739cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
1474278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET	BIT(1)
14759cf7f355SMadhukar Pappireddy 
147668120783SChris Kay /*******************************************************************************
147768120783SChris Kay  * Definitions for CPU Power/Performance Management registers
147868120783SChris Kay  ******************************************************************************/
147968120783SChris Kay 
148068120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
148168120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
148268120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
148368120783SChris Kay 
148468120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
148568120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
148668120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
148768120783SChris Kay 
1488387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */
1489387b8801SAndre Przywara #define SYSREG_SB			S0_3_C3_C0_7
1490387b8801SAndre Przywara 
1491f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1			S3_0_C15_C5_0
1492f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1		S3_0_C15_C5_1
1493f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1		S3_0_C15_C6_0
1494f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1		S3_0_C15_C5_3
1495f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1		S3_0_C15_C5_4
1496f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1		S3_0_C15_C5_5
1497f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1		S3_0_C15_C6_1
1498f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1		S3_0_C15_C6_2
1499f99a69c3SArvind Ram Prakash 
1500f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT		BIT(0)
1501f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT		U(11)
1502f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK		U(0x1f)
1503f99a69c3SArvind Ram Prakash 
1504f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1505