xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 81c272b3b71af38bc5cfb10bbe5722e328a1578e)
1f5478dedSAntonio Nino Diaz /*
2873d4241Sjohpow01  * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3dd4f0885SVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
98f5478dedSAntonio Nino Diaz 
99f5478dedSAntonio Nino Diaz /*******************************************************************************
10028f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10128f39f02SMax Shvetsov  ******************************************************************************/
10228f39f02SMax Shvetsov 
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
11228f39f02SMax Shvetsov #define MPAMVPM0_EL2		S3_4_C10_C5_0
11328f39f02SMax Shvetsov #define MPAMVPM1_EL2		S3_4_C10_C5_1
11428f39f02SMax Shvetsov #define MPAMVPM2_EL2		S3_4_C10_C5_2
11528f39f02SMax Shvetsov #define MPAMVPM3_EL2		S3_4_C10_C5_3
11628f39f02SMax Shvetsov #define MPAMVPM4_EL2		S3_4_C10_C5_4
11728f39f02SMax Shvetsov #define MPAMVPM5_EL2		S3_4_C10_C5_5
11828f39f02SMax Shvetsov #define MPAMVPM6_EL2		S3_4_C10_C5_6
11928f39f02SMax Shvetsov #define MPAMVPM7_EL2		S3_4_C10_C5_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
1222825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1232825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
12428f39f02SMax Shvetsov 
12528f39f02SMax Shvetsov /*******************************************************************************
126f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
127f5478dedSAntonio Nino Diaz  ******************************************************************************/
128f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
129e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
130f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
131f5478dedSAntonio Nino Diaz 
132f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
135f5478dedSAntonio Nino Diaz 
136f5478dedSAntonio Nino Diaz /*******************************************************************************
137f5478dedSAntonio Nino Diaz  * System register bit definitions
138f5478dedSAntonio Nino Diaz  ******************************************************************************/
139f5478dedSAntonio Nino Diaz /* CLIDR definitions */
140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
141f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
144f5478dedSAntonio Nino Diaz 
145f5478dedSAntonio Nino Diaz /* CSSELR definitions */
146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
147f5478dedSAntonio Nino Diaz 
148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
149f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
150f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
151bd393704SAmbroise Vincent #if ERRATA_A53_827319
152bd393704SAmbroise Vincent #define DCCSW			DCCISW
153bd393704SAmbroise Vincent #else
154f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
155bd393704SAmbroise Vincent #endif
156f5478dedSAntonio Nino Diaz 
157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT	U(0)
159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT	U(4)
160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT	U(8)
161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT	U(12)
162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT	U(44)
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK	ULL(0xf)
164873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED	U(0x0)
165873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1	U(0x1)
166873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1	U(0x2)
167f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK	ULL(0xf)
168e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT	U(24)
169e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH	U(4)
170e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK	ULL(0xf)
171f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT	U(32)
172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK	ULL(0xf)
1730c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH	U(4)
1740376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT	U(36)
175db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK	ULL(0xf)
176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT	U(40)
177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK	ULL(0xf)
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT	U(48)
179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK	ULL(0xf)
180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH	U(4)
181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED	U(1)
182f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT	U(56)
183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK	ULL(0xf)
184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH	U(4)
185*81c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
186*81c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
187*81c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
188*81c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
189*81c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1			U(1)
190f5478dedSAntonio Nino Diaz 
191e290a8fcSAlexei Fedorov /* Exception level handling */
192f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
193f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
194f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
195f5478dedSAntonio Nino Diaz 
1962031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
1972031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
1982031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
1992031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
2002031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2015de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2025de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2035de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
2045de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
2052031d616SManish V Badarkhe 
206e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
207e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT	U(32)
208e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK	ULL(0xf)
209f5478dedSAntonio Nino Diaz 
210813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
211813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
212813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
213813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
214813524eaSManish V Badarkhe 
2150063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2160063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2170063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2180063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
2190063dd17SJavier Almansa Sobrino 
2207c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2217c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60)
2227c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK  ULL(0xf)
2237c802c71STomas Pilar 
224f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2255283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1	S3_0_C0_C6_1
226f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT	U(28)
2275283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK	ULL(0xf)
228f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT	U(24)
2295283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK	ULL(0xf)
230f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT	U(8)
2315283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK	ULL(0xf)
232f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT	U(4)
2335283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK	ULL(0xf)
234f5478dedSAntonio Nino Diaz 
2352559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2362559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2372559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2382559b2c8SAntonio Nino Diaz 
239f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
240f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
241f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
242f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
243f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
244f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
245f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
246f5478dedSAntonio Nino Diaz 
24729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
24829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
24929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
25029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
25129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
25229d0ee54SJimmy Brisson 
253110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
254110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
255110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
256110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
257110ee433SJimmy Brisson 
258f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
259f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
260f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
261f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
262f5478dedSAntonio Nino Diaz 
263f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
264f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
265f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
266f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
267f5478dedSAntonio Nino Diaz 
268f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
269f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
270f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
271f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
272f5478dedSAntonio Nino Diaz 
2736cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
2746cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
2756cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
2766cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
2776cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
2786cac724dSjohpow01 
279a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
280a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
281a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
282a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
283a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
284a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
285a83103c8SAlexei Fedorov 
28637596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
28737596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
28837596fcbSDaniel Boulby 
289cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT              U(40)
290cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK               ULL(0xf)
291cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED          ULL(0x1)
292cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED      ULL(0x0)
293cb4ec47bSjohpow01 
2942559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
2952559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1		S3_0_C0_C7_2
296cedfa04bSSathees Balya 
297cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT	U(28)
298cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK	ULL(0xf)
299cedfa04bSSathees Balya 
3002559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT	U(0)
3012559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK	ULL(0xf)
3022559b2c8SAntonio Nino Diaz 
303f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
304f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
305f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
306f5478dedSAntonio Nino Diaz 
307f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
308f5478dedSAntonio Nino Diaz 
3099fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
3109fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
3119fc59639SAlexei Fedorov 
3129fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
3139fc59639SAlexei Fedorov 
314b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
315b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
316b7e398d6SSoby Mathew 
3170563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
3180563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
3190563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
3200563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
3210563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
3220563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
3230563ab08SAlexei Fedorov /*
3240563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
3250563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
3260563ab08SAlexei Fedorov  */
3270563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
328b7e398d6SSoby Mathew 
329dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
330dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
331dbcc44a1SAlexei Fedorov 
332f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
333f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
334f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
335f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
336f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
337f5478dedSAntonio Nino Diaz 
338f5478dedSAntonio Nino Diaz /* SCTLR definitions */
339f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
340f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
341f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
342f5478dedSAntonio Nino Diaz 
3433443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
3443443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
345a83103c8SAlexei Fedorov 
346f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
347f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
348f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
349f5478dedSAntonio Nino Diaz 
350f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
351f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
352f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
353f5478dedSAntonio Nino Diaz 
354f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
355f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
356f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
357f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
358f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
359f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
360a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
361f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
362f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
363f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
364a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
365a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
366f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
367c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
368f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
369f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
370f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
371f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
372f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
373a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
3745f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
375a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
376a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
377f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
378f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
379f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
380c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
381a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
382a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
383c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
3845283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
3859fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
3869fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
3879fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
388a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
389a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
390a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
391a83103c8SAlexei Fedorov 
392a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
393a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
394a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
395a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
396a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
397a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
398a83103c8SAlexei Fedorov /*
399a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
400a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
401a83103c8SAlexei Fedorov  */
402a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
403a83103c8SAlexei Fedorov 
404a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
405a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
406a83103c8SAlexei Fedorov 
407a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
408a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
409a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
410a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
411a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
412a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
413a83103c8SAlexei Fedorov /*
414a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
415a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
416a83103c8SAlexei Fedorov  */
417a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
418a83103c8SAlexei Fedorov 
419a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
420a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
42137596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
42237596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
423a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
424a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
425a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
426a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
427a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
428a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
429a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
430f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
431f5478dedSAntonio Nino Diaz 
432a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
433f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
434d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
435d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
436d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
437f5478dedSAntonio Nino Diaz 
438f5478dedSAntonio Nino Diaz /* SCR definitions */
439f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
440*81c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
441*81c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
442*81c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
4436cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
4446cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
445cb4ec47bSjohpow01 #define SCR_HXEn_BIT            (UL(1) << 38)
446873d4241Sjohpow01 #define SCR_AMVOFFEN_BIT	(UL(1) << 35)
4476cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
448d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
449d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
450d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
451d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
452d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
453d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
454d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
455d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
456d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
457d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
458d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
459d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
460d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
461d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
462d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
463d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
464d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
465d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
466d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
467f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK	U(0x2f8f)
468f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
469f5478dedSAntonio Nino Diaz 
470f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
47112f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
47212f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
47312f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
47440ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
47540ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
47640ff9074SManish V Badarkhe #define MDCR_NSTBE		(ULL(1) << 26)
4770063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
47812f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
479e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
48012f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
48112f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
48212f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
48312f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
484e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
485e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
486f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
487ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
488ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
489ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
490f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
491ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
492ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
493ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
494ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
495ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL	ULL(0x0)
496f5478dedSAntonio Nino Diaz 
497f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
4980063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
499e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP		(U(1) << 26)
50040ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
50140ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
502e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD		(U(1) << 23)
503e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
504e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD		(U(1) << 17)
505f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
506f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
507f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
508f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
509f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
510f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
511f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
512f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
513f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
514f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
515f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
516f5478dedSAntonio Nino Diaz 
517f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
518f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
519f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
520f5478dedSAntonio Nino Diaz 
521f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
522f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
523f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
524f5478dedSAntonio Nino Diaz 
525f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
526f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
527f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
528f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
529f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
530f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
531f5478dedSAntonio Nino Diaz 
532f5478dedSAntonio Nino Diaz /* HCR definitions */
5335fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
534873d4241Sjohpow01 #define HCR_AMVOFFEN_BIT	(ULL(1) << 51)
5355fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
536f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
537f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
53845aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
5395fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
540f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
541f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
542f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
5435fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
5445fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
545f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
546f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
547f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
548f5478dedSAntonio Nino Diaz 
549f5478dedSAntonio Nino Diaz /* ISR definitions */
550f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
551f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
552f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
553f5478dedSAntonio Nino Diaz 
554f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
555f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
556f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
557f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
558f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
559f5478dedSAntonio Nino Diaz 
560f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
561f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
562f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
563f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
564f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
565f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
566f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
567f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
568f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
569f5478dedSAntonio Nino Diaz 
570f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
571f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
572f5478dedSAntonio Nino Diaz #define TAM_BIT			(U(1) << 30)
573f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
574f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
575f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
5760c5e7d1cSMax Shvetsov #define CPTR_EL3_RESET_VAL	(TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT & ~(CPTR_EZ_BIT))
577f5478dedSAntonio Nino Diaz 
578f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
579f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
580f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
581f5478dedSAntonio Nino Diaz #define CPTR_EL2_TAM_BIT	(U(1) << 30)
582f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
583f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
584f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
585f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
586f5478dedSAntonio Nino Diaz 
587f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
588f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
589f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
590f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
591f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
592f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
593f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
594f5478dedSAntonio Nino Diaz 
595f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
596f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
597f5478dedSAntonio Nino Diaz 
598f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
599f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
600f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
601f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
602f5478dedSAntonio Nino Diaz 
603f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
604f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
605f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
606f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
607f5478dedSAntonio Nino Diaz 
608f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
609f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
610f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
611f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
612f5478dedSAntonio Nino Diaz 
613b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
614b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
615b4292bc6SAlexei Fedorov 
61637596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12)
61737596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
61837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
61937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
62037596fcbSDaniel Boulby 
62137596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
62237596fcbSDaniel Boulby 
62337596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
62437596fcbSDaniel Boulby 
62537596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
626c250cc3bSJohn Tsichritzis 
627f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
628f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
629f5478dedSAntonio Nino Diaz 
630f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
631f5478dedSAntonio Nino Diaz 
632f5478dedSAntonio Nino Diaz /*
633f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
634f5478dedSAntonio Nino Diaz  */
635f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
636f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
637f5478dedSAntonio Nino Diaz 
638f5478dedSAntonio Nino Diaz /*
639f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
640f5478dedSAntonio Nino Diaz  */
641f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
642f5478dedSAntonio Nino Diaz 
643f5478dedSAntonio Nino Diaz /*
644f5478dedSAntonio Nino Diaz  * TCR defintions
645f5478dedSAntonio Nino Diaz  */
646f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
647f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
648f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
649f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
650f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
651f5478dedSAntonio Nino Diaz 
652f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
653f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
654cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
655f5478dedSAntonio Nino Diaz 
6566de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
6576de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
6586de6965bSAntonio Nino Diaz 
659f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
660f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
661f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
662f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
663f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
664f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
665f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
666f5478dedSAntonio Nino Diaz 
667f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
668f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
669f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
670f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
671f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
672f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
673f5478dedSAntonio Nino Diaz 
674f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
675f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
676f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
677f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
678f5478dedSAntonio Nino Diaz 
679f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
680f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
681f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
682f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
683f5478dedSAntonio Nino Diaz 
684f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
685f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
686f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
687f5478dedSAntonio Nino Diaz 
6886de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
6896de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
6906de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
6916de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
6926de6965bSAntonio Nino Diaz 
6936de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
6946de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
6956de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
6966de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
6976de6965bSAntonio Nino Diaz 
6986de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
6996de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
7006de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
7016de6965bSAntonio Nino Diaz 
702f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
703f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
704f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
705f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
706f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
707f5478dedSAntonio Nino Diaz 
7086de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
7096de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
7106de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
7116de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
7126de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
7136de6965bSAntonio Nino Diaz 
714f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
715f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
716f5478dedSAntonio Nino Diaz 
717f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
718f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
719f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
720f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
721f5478dedSAntonio Nino Diaz 
722f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
723f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
724f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
725f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
726f5478dedSAntonio Nino Diaz 
727f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
728f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
729b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
730f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
731f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
732f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
733f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
734f5478dedSAntonio Nino Diaz 
735f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
736f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
737f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
738f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
739f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
740f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
741f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
742f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
743f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
744f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
745f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
746f5478dedSAntonio Nino Diaz 
747f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
748f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
749f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
750f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
751f5478dedSAntonio Nino Diaz 
752f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
753c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
754f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
755f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
756c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
757c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
758f5478dedSAntonio Nino Diaz 
759f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
760c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
761f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
762f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
763f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
764c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
765c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
766f5478dedSAntonio Nino Diaz 
767f5478dedSAntonio Nino Diaz /*
768f5478dedSAntonio Nino Diaz  * TTBR Definitions
769f5478dedSAntonio Nino Diaz  */
770f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
771f5478dedSAntonio Nino Diaz 
772f5478dedSAntonio Nino Diaz /*
773f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
774f5478dedSAntonio Nino Diaz  */
775f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
776f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
777f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
778f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
779f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
780f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
781f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
782f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
783f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
784f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
785f5478dedSAntonio Nino Diaz 
786f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
787f5478dedSAntonio Nino Diaz 
788f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
789f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
790f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
791f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
792f5478dedSAntonio Nino Diaz 
793f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
794f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
795f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
796f5478dedSAntonio Nino Diaz 
797dd4f0885SVarun Wadekar /* Physical timer control macros */
798dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
799dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
800dd4f0885SVarun Wadekar 
801f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
802f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
803f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
804f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
8051f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
8061f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
807f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
808f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
809f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
810f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
811f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
812f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
813f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
814f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
815f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
816f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
817f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
818f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
819f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
820f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
821f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
822f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
823f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
824f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
825f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
826f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
827f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
828f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
829f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
830f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
831f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
832f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
8331f461979SJustin Chadwell #define EC_BRK				U(0x3c)
834f5478dedSAntonio Nino Diaz 
835f5478dedSAntonio Nino Diaz /*
836f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
837f5478dedSAntonio Nino Diaz  * syndromes.
838f5478dedSAntonio Nino Diaz  */
839f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
840f5478dedSAntonio Nino Diaz 
841f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
842f5478dedSAntonio Nino Diaz 
843f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
844f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
845f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
846f5478dedSAntonio Nino Diaz 
847f5478dedSAntonio Nino Diaz /*******************************************************************************
848f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
849f5478dedSAntonio Nino Diaz  * instructions.
850f5478dedSAntonio Nino Diaz  ******************************************************************************/
851f5478dedSAntonio Nino Diaz 
852f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
853f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
854f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
855f5478dedSAntonio Nino Diaz 
856f5478dedSAntonio Nino Diaz /*******************************************************************************
857f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
858f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
859f5478dedSAntonio Nino Diaz  ******************************************************************************/
860f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
861f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
862f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
863f5478dedSAntonio Nino Diaz 
864f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
865f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
866f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
867f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
868f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
869f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
870f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
871f5478dedSAntonio Nino Diaz 
872f5478dedSAntonio Nino Diaz /*******************************************************************************
873f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
874f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
875f5478dedSAntonio Nino Diaz  ******************************************************************************/
876f5478dedSAntonio Nino Diaz /* Physical Count register. */
877f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
878f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
879f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
880f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
881f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
882f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
883f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
884f5478dedSAntonio Nino Diaz 
885f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
886f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
887f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
888f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
889f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
890e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
891f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
892f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
893f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
894f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
895e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
896e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
897e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
898f5478dedSAntonio Nino Diaz 
899f5478dedSAntonio Nino Diaz /*******************************************************************************
900f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
901f5478dedSAntonio Nino Diaz  ******************************************************************************/
902f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
903f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
904f5478dedSAntonio Nino Diaz 
905f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
906f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
907f5478dedSAntonio Nino Diaz 
908f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
909f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
910f5478dedSAntonio Nino Diaz 
911f5478dedSAntonio Nino Diaz /*******************************************************************************
912f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
913f5478dedSAntonio Nino Diaz  ******************************************************************************/
914f5478dedSAntonio Nino Diaz /*
915f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
916f5478dedSAntonio Nino Diaz  */
917f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
918f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
919f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
920f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
921f5478dedSAntonio Nino Diaz 
922f5478dedSAntonio Nino Diaz /*
923f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
924f5478dedSAntonio Nino Diaz  *
925f5478dedSAntonio Nino Diaz  * Cache Policy
926f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
927f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
928f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
929f5478dedSAntonio Nino Diaz  *
930f5478dedSAntonio Nino Diaz  * Transient Hint
931f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
932f5478dedSAntonio Nino Diaz  *  TR:	 Transient
933f5478dedSAntonio Nino Diaz  *
934f5478dedSAntonio Nino Diaz  * Allocation Policy
935f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
936f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
937f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
938f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
939f5478dedSAntonio Nino Diaz  */
940f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
941f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
942f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
943f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
944f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
945f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
946f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
947f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
948f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
949f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
950f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
951f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
952f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
953f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
954f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
955f5478dedSAntonio Nino Diaz 
956f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
957f5478dedSAntonio Nino Diaz 
958f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
959f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
960f5478dedSAntonio Nino Diaz 
961f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
962f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
963f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
964f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
965f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
966f5478dedSAntonio Nino Diaz 
967f5478dedSAntonio Nino Diaz /*******************************************************************************
968f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
969f5478dedSAntonio Nino Diaz  ******************************************************************************/
970f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
971f5478dedSAntonio Nino Diaz 
972f5478dedSAntonio Nino Diaz /*******************************************************************************
973f5478dedSAntonio Nino Diaz  * Definitions for system register interface to MPAM
974f5478dedSAntonio Nino Diaz  ******************************************************************************/
975f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
976f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
977f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
978f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
979f5478dedSAntonio Nino Diaz 
980f5478dedSAntonio Nino Diaz /*******************************************************************************
981873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
982f5478dedSAntonio Nino Diaz  ******************************************************************************/
983f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
984f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
985f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
986f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
987f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
988f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
989f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
990f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
991f5478dedSAntonio Nino Diaz 
992f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
993f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
994f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
995f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
996f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
997f5478dedSAntonio Nino Diaz 
998f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
999f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1000f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1001f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1002f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1003f5478dedSAntonio Nino Diaz 
1004f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1005f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1006f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1007f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1008f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1009f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1010f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1011f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1012f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1013f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1014f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1015f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1016f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1017f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1018f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1019f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1020f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1021f5478dedSAntonio Nino Diaz 
1022f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1023f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1024f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1025f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1026f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1027f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1028f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1029f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1030f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1031f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1032f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1033f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1034f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1035f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1036f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1037f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1038f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1039f5478dedSAntonio Nino Diaz 
1040f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1041f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1042f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1043f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1044f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1045f3ccf036SAlexei Fedorov 
1046f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
1047f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1048f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1049f5478dedSAntonio Nino Diaz 
1050f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1051f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1052537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1053537fa859SLouis Mayencourt 
1054537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1055537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1056f5478dedSAntonio Nino Diaz 
1057f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1058f5478dedSAntonio Nino Diaz 
1059f5478dedSAntonio Nino Diaz /*******************************************************************************
1060873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1061873d4241Sjohpow01  ******************************************************************************/
1062873d4241Sjohpow01 
1063873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1064873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1065873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1066873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1067873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1068873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1069873d4241Sjohpow01 
1070873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
1071873d4241Sjohpow01 #define AMCR_CG1RZ_BIT		(ULL(0x1) << 17)
1072873d4241Sjohpow01 
1073873d4241Sjohpow01 /*
1074873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1075873d4241Sjohpow01  * event counters.
1076873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1077873d4241Sjohpow01  */
1078873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1079873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1080873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1081873d4241Sjohpow01 
1082873d4241Sjohpow01 /*
1083873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1084873d4241Sjohpow01  * counters.
1085873d4241Sjohpow01  */
1086873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1087873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1088873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1089873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1090873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1091873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1092873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1093873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1094873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1095873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1096873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1097873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1098873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1099873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1100873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1101873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1102873d4241Sjohpow01 
1103873d4241Sjohpow01 /*******************************************************************************
1104*81c272b3SZelalem Aweke  * Realm management extension register definitions
1105*81c272b3SZelalem Aweke  ******************************************************************************/
1106*81c272b3SZelalem Aweke 
1107*81c272b3SZelalem Aweke /* GPCCR_EL3 definitions */
1108*81c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
1109*81c272b3SZelalem Aweke 
1110*81c272b3SZelalem Aweke /* Least significant address bits protected by each entry in level 0 GPT */
1111*81c272b3SZelalem Aweke #define GPCCR_L0GPTSZ_SHIFT		U(20)
1112*81c272b3SZelalem Aweke #define GPCCR_L0GPTSZ_MASK		U(0xF)
1113*81c272b3SZelalem Aweke #define GPCCR_L0GPTSZ_30BITS		U(0x0)
1114*81c272b3SZelalem Aweke #define GPCCR_L0GPTSZ_34BITS		U(0x4)
1115*81c272b3SZelalem Aweke #define GPCCR_L0GPTSZ_36BITS		U(0x6)
1116*81c272b3SZelalem Aweke #define GPCCR_L0GPTSZ_39BITS		U(0x9)
1117*81c272b3SZelalem Aweke #define SET_GPCCR_L0GPTSZ(x)		\
1118*81c272b3SZelalem Aweke 	((x & GPCCR_L0GPTSZ_MASK) << GPCCR_L0GPTSZ_SHIFT)
1119*81c272b3SZelalem Aweke 
1120*81c272b3SZelalem Aweke /* Granule protection check priority bit definitions */
1121*81c272b3SZelalem Aweke #define GPCCR_GPCP_SHIFT		U(17)
1122*81c272b3SZelalem Aweke #define GPCCR_GPCP_BIT			(ULL(1) << GPCCR_EL3_GPCP_SHIFT)
1123*81c272b3SZelalem Aweke 
1124*81c272b3SZelalem Aweke /* Granule protection check bit definitions */
1125*81c272b3SZelalem Aweke #define GPCCR_GPC_SHIFT			U(16)
1126*81c272b3SZelalem Aweke #define GPCCR_GPC_BIT			(ULL(1) << GPCCR_GPC_SHIFT)
1127*81c272b3SZelalem Aweke 
1128*81c272b3SZelalem Aweke /* Physical granule size bit definitions */
1129*81c272b3SZelalem Aweke #define GPCCR_PGS_SHIFT			U(14)
1130*81c272b3SZelalem Aweke #define GPCCR_PGS_MASK			U(0x3)
1131*81c272b3SZelalem Aweke #define GPCCR_PGS_4K			U(0x0)
1132*81c272b3SZelalem Aweke #define GPCCR_PGS_16K			U(0x2)
1133*81c272b3SZelalem Aweke #define GPCCR_PGS_64K			U(0x1)
1134*81c272b3SZelalem Aweke #define SET_GPCCR_PGS(x)		\
1135*81c272b3SZelalem Aweke 	((x & GPCCR_PGS_MASK) << GPCCR_PGS_SHIFT)
1136*81c272b3SZelalem Aweke 
1137*81c272b3SZelalem Aweke /* GPT fetch shareability attribute bit definitions */
1138*81c272b3SZelalem Aweke #define GPCCR_SH_SHIFT			U(12)
1139*81c272b3SZelalem Aweke #define GPCCR_SH_MASK			U(0x3)
1140*81c272b3SZelalem Aweke #define GPCCR_SH_NS			U(0x0)
1141*81c272b3SZelalem Aweke #define GPCCR_SH_OS			U(0x2)
1142*81c272b3SZelalem Aweke #define GPCCR_SH_IS			U(0x3)
1143*81c272b3SZelalem Aweke #define SET_GPCCR_SH(x)			\
1144*81c272b3SZelalem Aweke 	((x & GPCCR_SH_MASK) << GPCCR_SH_SHIFT)
1145*81c272b3SZelalem Aweke 
1146*81c272b3SZelalem Aweke /* GPT fetch outer cacheability attribute bit definitions */
1147*81c272b3SZelalem Aweke #define GPCCR_ORGN_SHIFT		U(10)
1148*81c272b3SZelalem Aweke #define GPCCR_ORGN_MASK			U(0x3)
1149*81c272b3SZelalem Aweke #define GPCCR_ORGN_NC			U(0x0)
1150*81c272b3SZelalem Aweke #define GPCCR_ORGN_WB_RA_WA		U(0x1)
1151*81c272b3SZelalem Aweke #define GPCCR_ORGN_WT_RA_NWA		U(0x2)
1152*81c272b3SZelalem Aweke #define GPCCR_ORGN_WB_RA_NWA		U(0x3)
1153*81c272b3SZelalem Aweke #define SET_GPCCR_ORGN(x)		\
1154*81c272b3SZelalem Aweke 	((x & GPCCR_ORGN_MASK) << GPCCR_ORGN_SHIFT)
1155*81c272b3SZelalem Aweke 
1156*81c272b3SZelalem Aweke /* GPT fetch inner cacheability attribute bit definitions */
1157*81c272b3SZelalem Aweke #define GPCCR_IRGN_SHIFT		U(8)
1158*81c272b3SZelalem Aweke #define GPCCR_IRGN_MASK			U(0x3)
1159*81c272b3SZelalem Aweke #define GPCCR_IRGN_NC			U(0x0)
1160*81c272b3SZelalem Aweke #define GPCCR_IRGN_WB_RA_WA		U(0x1)
1161*81c272b3SZelalem Aweke #define GPCCR_IRGN_WT_RA_NWA		U(0x2)
1162*81c272b3SZelalem Aweke #define GPCCR_IRGN_WB_RA_NWA		U(0x3)
1163*81c272b3SZelalem Aweke #define SET_GPCCR_IRGN(x)		\
1164*81c272b3SZelalem Aweke 	((x & GPCCR_IRGN_MASK) << GPCCR_IRGN_SHIFT)
1165*81c272b3SZelalem Aweke 
1166*81c272b3SZelalem Aweke /* Protected physical address size bit definitions */
1167*81c272b3SZelalem Aweke #define GPCCR_PPS_SHIFT			U(0)
1168*81c272b3SZelalem Aweke #define GPCCR_PPS_MASK			U(0x7)
1169*81c272b3SZelalem Aweke #define GPCCR_PPS_4GB			U(0x0)
1170*81c272b3SZelalem Aweke #define GPCCR_PPS_64GB			U(0x1)
1171*81c272b3SZelalem Aweke #define GPCCR_PPS_1TB			U(0x2)
1172*81c272b3SZelalem Aweke #define GPCCR_PPS_4TB			U(0x3)
1173*81c272b3SZelalem Aweke #define GPCCR_PPS_16TB			U(0x4)
1174*81c272b3SZelalem Aweke #define GPCCR_PPS_256TB			U(0x5)
1175*81c272b3SZelalem Aweke #define GPCCR_PPS_4PB			U(0x6)
1176*81c272b3SZelalem Aweke #define SET_GPCCR_PPS(x)		\
1177*81c272b3SZelalem Aweke 	((x & GPCCR_PPS_MASK) << GPCCR_PPS_SHIFT)
1178*81c272b3SZelalem Aweke 
1179*81c272b3SZelalem Aweke /* GPTBR_EL3 definitions */
1180*81c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
1181*81c272b3SZelalem Aweke 
1182*81c272b3SZelalem Aweke /* Base Address for the GPT bit definitions */
1183*81c272b3SZelalem Aweke #define GPTBR_BADDR_SHIFT		U(0)
1184*81c272b3SZelalem Aweke #define GPTBR_BADDR_VAL_SHIFT		U(12)
1185*81c272b3SZelalem Aweke #define GPTBR_BADDR_MASK		ULL(0xffffffffff)
1186*81c272b3SZelalem Aweke 
1187*81c272b3SZelalem Aweke /*******************************************************************************
1188f5478dedSAntonio Nino Diaz  * RAS system registers
1189f5478dedSAntonio Nino Diaz  ******************************************************************************/
1190f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1191f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1192f5478dedSAntonio Nino Diaz 
1193f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1194f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1195f5478dedSAntonio Nino Diaz 
1196f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1197f5478dedSAntonio Nino Diaz 
1198f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1199f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1200f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1201f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1202f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1203f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1204f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1205f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1206f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1207f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1208f5478dedSAntonio Nino Diaz 
1209f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT		(U(1) << 0)
1210f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1211f5478dedSAntonio Nino Diaz 
1212f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1213f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1214f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1215f5478dedSAntonio Nino Diaz 
1216f5478dedSAntonio Nino Diaz /*******************************************************************************
1217f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1218f5478dedSAntonio Nino Diaz  ******************************************************************************/
12195283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
12205283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
12215283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
12225283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
12235283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
12245283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
12255283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
12265283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1227f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
12285283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1229f5478dedSAntonio Nino Diaz 
1230f5478dedSAntonio Nino Diaz /*******************************************************************************
1231f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1232f5478dedSAntonio Nino Diaz  ******************************************************************************/
1233f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1234f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1235f5478dedSAntonio Nino Diaz 
12368074448fSJohn Tsichritzis /*******************************************************************************
12378074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
12388074448fSJohn Tsichritzis  ******************************************************************************/
12398074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
12408074448fSJohn Tsichritzis 
12419dd94382SJustin Chadwell /*******************************************************************************
12429dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
12439dd94382SJustin Chadwell  ******************************************************************************/
12449dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
12459dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
12469dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
12479dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
12489dd94382SJustin Chadwell 
12499cf7f355SMadhukar Pappireddy /*******************************************************************************
1250cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1251cb4ec47bSjohpow01  ******************************************************************************/
1252cb4ec47bSjohpow01 #define HCRX_EL2                S3_4_C1_C2_2
1253cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT     (UL(1) << 4)
1254cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT       (UL(1) << 3)
1255cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT      (UL(1) << 2)
1256cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT      (UL(1) << 1)
1257cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT      (UL(1) << 0)
1258cb4ec47bSjohpow01 
1259cb4ec47bSjohpow01 /*******************************************************************************
12609cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
12619cf7f355SMadhukar Pappireddy  ******************************************************************************/
12629cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
12639cf7f355SMadhukar Pappireddy 
12649cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
12659cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
12669cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
12679cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
12689cf7f355SMadhukar Pappireddy 
1269f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1270