xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 7c802c715f14b203e5dfc7e4ccee498b861eb406)
1f5478dedSAntonio Nino Diaz /*
2b4292bc6SAlexei Fedorov  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3dd4f0885SVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
98f5478dedSAntonio Nino Diaz 
99f5478dedSAntonio Nino Diaz /*******************************************************************************
10028f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10128f39f02SMax Shvetsov  ******************************************************************************/
10228f39f02SMax Shvetsov 
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
11228f39f02SMax Shvetsov #define MPAMVPM0_EL2		S3_4_C10_C5_0
11328f39f02SMax Shvetsov #define MPAMVPM1_EL2		S3_4_C10_C5_1
11428f39f02SMax Shvetsov #define MPAMVPM2_EL2		S3_4_C10_C5_2
11528f39f02SMax Shvetsov #define MPAMVPM3_EL2		S3_4_C10_C5_3
11628f39f02SMax Shvetsov #define MPAMVPM4_EL2		S3_4_C10_C5_4
11728f39f02SMax Shvetsov #define MPAMVPM5_EL2		S3_4_C10_C5_5
11828f39f02SMax Shvetsov #define MPAMVPM6_EL2		S3_4_C10_C5_6
11928f39f02SMax Shvetsov #define MPAMVPM7_EL2		S3_4_C10_C5_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
1222825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1232825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
12428f39f02SMax Shvetsov 
12528f39f02SMax Shvetsov /*******************************************************************************
126f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
127f5478dedSAntonio Nino Diaz  ******************************************************************************/
128f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
129e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
130f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
131f5478dedSAntonio Nino Diaz 
132f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
135f5478dedSAntonio Nino Diaz 
136f5478dedSAntonio Nino Diaz /*******************************************************************************
137f5478dedSAntonio Nino Diaz  * System register bit definitions
138f5478dedSAntonio Nino Diaz  ******************************************************************************/
139f5478dedSAntonio Nino Diaz /* CLIDR definitions */
140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
141f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
144f5478dedSAntonio Nino Diaz 
145f5478dedSAntonio Nino Diaz /* CSSELR definitions */
146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
147f5478dedSAntonio Nino Diaz 
148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
149f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
150f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
151bd393704SAmbroise Vincent #if ERRATA_A53_827319
152bd393704SAmbroise Vincent #define DCCSW			DCCISW
153bd393704SAmbroise Vincent #else
154f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
155bd393704SAmbroise Vincent #endif
156f5478dedSAntonio Nino Diaz 
157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT	U(0)
159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT	U(4)
160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT	U(8)
161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT	U(12)
162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT	U(44)
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK	ULL(0xf)
164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK	ULL(0xf)
165e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT	U(24)
166e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH	U(4)
167e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK	ULL(0xf)
168f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT	U(32)
169f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK	ULL(0xf)
1700376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT	U(36)
171db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK	ULL(0xf)
172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT	U(40)
173f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK	ULL(0xf)
174f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT	U(48)
175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK	ULL(0xf)
176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH	U(4)
177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED	U(1)
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT	U(56)
179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK	ULL(0xf)
180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH	U(4)
181f5478dedSAntonio Nino Diaz 
182e290a8fcSAlexei Fedorov /* Exception level handling */
183f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
184f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
185f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
186f5478dedSAntonio Nino Diaz 
187e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
188e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT	U(32)
189e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK	ULL(0xf)
190f5478dedSAntonio Nino Diaz 
1910063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
1920063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
1930063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
1940063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
1950063dd17SJavier Almansa Sobrino 
196*7c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
197*7c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60)
198*7c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK  ULL(0xf)
199*7c802c71STomas Pilar 
200f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2015283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1	S3_0_C0_C6_1
202f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT	U(28)
2035283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK	ULL(0xf)
204f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT	U(24)
2055283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK	ULL(0xf)
206f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT	U(8)
2075283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK	ULL(0xf)
208f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT	U(4)
2095283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK	ULL(0xf)
210f5478dedSAntonio Nino Diaz 
2112559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2122559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2132559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2142559b2c8SAntonio Nino Diaz 
215f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
216f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
217f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
218f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
219f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
220f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
221f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
222f5478dedSAntonio Nino Diaz 
22329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
22429d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
22529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
22629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
22729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
22829d0ee54SJimmy Brisson 
229110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
230110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
231110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
232110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
233110ee433SJimmy Brisson 
234f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
235f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
236f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
237f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
238f5478dedSAntonio Nino Diaz 
239f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
240f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
241f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
242f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
243f5478dedSAntonio Nino Diaz 
244f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
245f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
246f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
247f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
248f5478dedSAntonio Nino Diaz 
2496cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
2506cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
2516cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
2526cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
2536cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
2546cac724dSjohpow01 
255a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
256a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
257a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
258a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
259a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
260a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
261a83103c8SAlexei Fedorov 
2622559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
2632559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1		S3_0_C0_C7_2
264cedfa04bSSathees Balya 
265cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT	U(28)
266cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK	ULL(0xf)
267cedfa04bSSathees Balya 
2682559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT	U(0)
2692559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK	ULL(0xf)
2702559b2c8SAntonio Nino Diaz 
271f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
272f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
273f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
274f5478dedSAntonio Nino Diaz 
275f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
276f5478dedSAntonio Nino Diaz 
2779fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
2789fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
2799fc59639SAlexei Fedorov 
2809fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
2819fc59639SAlexei Fedorov 
282b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
283b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
284b7e398d6SSoby Mathew 
2850563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
2860563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
2870563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
2880563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
2890563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
2900563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
2910563ab08SAlexei Fedorov /*
2920563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
2930563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
2940563ab08SAlexei Fedorov  */
2950563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
296b7e398d6SSoby Mathew 
297dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
298dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
299dbcc44a1SAlexei Fedorov 
300f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
301f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
302f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
303f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
304f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
305f5478dedSAntonio Nino Diaz 
306f5478dedSAntonio Nino Diaz /* SCTLR definitions */
307f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
308f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
309f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
310f5478dedSAntonio Nino Diaz 
3113443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
3123443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
313a83103c8SAlexei Fedorov 
314f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
315f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
316f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
317f5478dedSAntonio Nino Diaz 
318f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
319f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
320f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
321f5478dedSAntonio Nino Diaz 
322f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
323f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
324f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
325f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
326f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
327f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
328a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
329f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
330f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
331f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
332a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
333a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
334f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
335c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
336f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
337f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
338f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
339f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
340f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
341a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
3425f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
343a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
344a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
345f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
346f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
347f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
348c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
349a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
350a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
351c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
3525283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
3539fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
3549fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
3559fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
356a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
357a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
358a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
359a83103c8SAlexei Fedorov 
360a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
361a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
362a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
363a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
364a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
365a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
366a83103c8SAlexei Fedorov /*
367a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
368a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
369a83103c8SAlexei Fedorov  */
370a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
371a83103c8SAlexei Fedorov 
372a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
373a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
374a83103c8SAlexei Fedorov 
375a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
376a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
377a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
378a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
379a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
380a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
381a83103c8SAlexei Fedorov /*
382a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
383a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
384a83103c8SAlexei Fedorov  */
385a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
386a83103c8SAlexei Fedorov 
387a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
388a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
389f5478dedSAntonio Nino Diaz #define SCTLR_DSSBS_BIT		(ULL(1) << 44)
390a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
391a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
392a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
393a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
394a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
395a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
396a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
397f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
398f5478dedSAntonio Nino Diaz 
399a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
400f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
401d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
402d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
403d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
404f5478dedSAntonio Nino Diaz 
405f5478dedSAntonio Nino Diaz /* SCR definitions */
406f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
4076cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
4086cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
4096cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
410d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT           (UL(1) << 28)
411d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT           (UL(1) << 27)
412d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
413d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
414d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
415d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
416d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
417d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
418d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
419d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
420d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
421d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
422d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
423d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
424d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
425d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
426d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
427d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
428d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
429f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK	U(0x2f8f)
430f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
431f5478dedSAntonio Nino Diaz 
432f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
4330063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
434e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
435e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
436e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
437f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
438ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
439ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
440ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
441f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
442ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
443ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
444ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
445ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
446ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL	ULL(0x0)
447f5478dedSAntonio Nino Diaz 
448f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
4490063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
450e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP		(U(1) << 26)
451e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD		(U(1) << 23)
452e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
453e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD		(U(1) << 17)
454f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
455f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
456f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
457f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
458f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
459f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
460f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
461f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
462f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
463f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
464f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
465f5478dedSAntonio Nino Diaz 
466f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
467f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
468f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
469f5478dedSAntonio Nino Diaz 
470f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
471f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
472f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
473f5478dedSAntonio Nino Diaz 
474f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
475f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
476f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
477f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
478f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
479f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
480f5478dedSAntonio Nino Diaz 
481f5478dedSAntonio Nino Diaz /* HCR definitions */
482f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
483f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
48445aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
485f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
486f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
487f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
488f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
489f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
490f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
491f5478dedSAntonio Nino Diaz 
492f5478dedSAntonio Nino Diaz /* ISR definitions */
493f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
494f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
495f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
496f5478dedSAntonio Nino Diaz 
497f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
498f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
499f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
500f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
501f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
502f5478dedSAntonio Nino Diaz 
503f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
504f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
505f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
506f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
507f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
508f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
509f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
510f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
511f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
512f5478dedSAntonio Nino Diaz 
513f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
514f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
515f5478dedSAntonio Nino Diaz #define TAM_BIT			(U(1) << 30)
516f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
517f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
518f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
519f5478dedSAntonio Nino Diaz #define CPTR_EL3_RESET_VAL	U(0x0)
520f5478dedSAntonio Nino Diaz 
521f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
522f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
523f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
524f5478dedSAntonio Nino Diaz #define CPTR_EL2_TAM_BIT	(U(1) << 30)
525f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
526f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
527f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
528f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
529f5478dedSAntonio Nino Diaz 
530f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
531f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
532f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
533f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
534f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
535f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
536f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
537f5478dedSAntonio Nino Diaz 
538f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
539f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
540f5478dedSAntonio Nino Diaz 
541f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
542f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
543f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
544f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
545f5478dedSAntonio Nino Diaz 
546f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
547f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
548f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
549f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
550f5478dedSAntonio Nino Diaz 
551f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
552f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
553f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
554f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
555f5478dedSAntonio Nino Diaz 
556b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
557b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
558b4292bc6SAlexei Fedorov 
559c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT_AARCH64	BIT_64(12)
560c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT_AARCH32	BIT_64(23)
561c250cc3bSJohn Tsichritzis 
562f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
563f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
564f5478dedSAntonio Nino Diaz 
565f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
566f5478dedSAntonio Nino Diaz 
567f5478dedSAntonio Nino Diaz /*
568f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
569f5478dedSAntonio Nino Diaz  */
570f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
571f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
572f5478dedSAntonio Nino Diaz 
573f5478dedSAntonio Nino Diaz /*
574f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
575f5478dedSAntonio Nino Diaz  */
576f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
577f5478dedSAntonio Nino Diaz 
578f5478dedSAntonio Nino Diaz /*
579f5478dedSAntonio Nino Diaz  * TCR defintions
580f5478dedSAntonio Nino Diaz  */
581f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
582f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
583f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
584f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
585f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
586f5478dedSAntonio Nino Diaz 
587f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
588f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
589cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
590f5478dedSAntonio Nino Diaz 
5916de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
5926de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
5936de6965bSAntonio Nino Diaz 
594f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
595f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
596f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
597f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
598f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
599f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
600f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
601f5478dedSAntonio Nino Diaz 
602f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
603f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
604f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
605f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
606f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
607f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
608f5478dedSAntonio Nino Diaz 
609f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
610f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
611f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
612f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
613f5478dedSAntonio Nino Diaz 
614f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
615f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
616f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
617f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
618f5478dedSAntonio Nino Diaz 
619f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
620f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
621f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
622f5478dedSAntonio Nino Diaz 
6236de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
6246de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
6256de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
6266de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
6276de6965bSAntonio Nino Diaz 
6286de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
6296de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
6306de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
6316de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
6326de6965bSAntonio Nino Diaz 
6336de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
6346de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
6356de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
6366de6965bSAntonio Nino Diaz 
637f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
638f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
639f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
640f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
641f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
642f5478dedSAntonio Nino Diaz 
6436de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
6446de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
6456de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
6466de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
6476de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
6486de6965bSAntonio Nino Diaz 
649f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
650f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
651f5478dedSAntonio Nino Diaz 
652f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
653f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
654f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
655f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
656f5478dedSAntonio Nino Diaz 
657f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
658f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
659f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
660f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
661f5478dedSAntonio Nino Diaz 
662f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
663f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
664b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
665f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
666f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
667f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
668f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
669f5478dedSAntonio Nino Diaz 
670f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
671f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
672f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
673f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
674f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
675f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
676f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
677f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
678f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
679f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
680f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
681f5478dedSAntonio Nino Diaz 
682f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
683f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
684f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
685f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
686f5478dedSAntonio Nino Diaz 
687f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
688c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
689f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
690f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
691c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
692c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
693f5478dedSAntonio Nino Diaz 
694f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
695c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
696f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
697f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
698f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
699c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
700c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
701f5478dedSAntonio Nino Diaz 
702f5478dedSAntonio Nino Diaz /*
703f5478dedSAntonio Nino Diaz  * TTBR Definitions
704f5478dedSAntonio Nino Diaz  */
705f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
706f5478dedSAntonio Nino Diaz 
707f5478dedSAntonio Nino Diaz /*
708f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
709f5478dedSAntonio Nino Diaz  */
710f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
711f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
712f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
713f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
714f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
715f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
716f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
717f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
718f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
719f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
720f5478dedSAntonio Nino Diaz 
721f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
722f5478dedSAntonio Nino Diaz 
723f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
724f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT   U(0)
725f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT    U(1)
726f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT  U(2)
727f5478dedSAntonio Nino Diaz 
728f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK    U(1)
729f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK     U(1)
730f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK   U(1)
731f5478dedSAntonio Nino Diaz 
732dd4f0885SVarun Wadekar /* Physical timer control macros */
733dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
734dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
735dd4f0885SVarun Wadekar 
736f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
737f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
738f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
739f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
7401f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
7411f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
742f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
743f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
744f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
745f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
746f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
747f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
748f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
749f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
750f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
751f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
752f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
753f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
754f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
755f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
756f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
757f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
758f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
759f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
760f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
761f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
762f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
763f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
764f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
765f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
766f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
767f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
7681f461979SJustin Chadwell #define EC_BRK				U(0x3c)
769f5478dedSAntonio Nino Diaz 
770f5478dedSAntonio Nino Diaz /*
771f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
772f5478dedSAntonio Nino Diaz  * syndromes.
773f5478dedSAntonio Nino Diaz  */
774f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
775f5478dedSAntonio Nino Diaz 
776f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
777f5478dedSAntonio Nino Diaz 
778f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
779f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
780f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
781f5478dedSAntonio Nino Diaz 
782f5478dedSAntonio Nino Diaz /*******************************************************************************
783f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
784f5478dedSAntonio Nino Diaz  * instructions.
785f5478dedSAntonio Nino Diaz  ******************************************************************************/
786f5478dedSAntonio Nino Diaz 
787f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
788f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
789f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
790f5478dedSAntonio Nino Diaz 
791f5478dedSAntonio Nino Diaz /*******************************************************************************
792f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
793f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
794f5478dedSAntonio Nino Diaz  ******************************************************************************/
795f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
796f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
797f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
798f5478dedSAntonio Nino Diaz 
799f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
800f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
801f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
802f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
803f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
804f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
805f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
806f5478dedSAntonio Nino Diaz 
807f5478dedSAntonio Nino Diaz /*******************************************************************************
808f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
809f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
810f5478dedSAntonio Nino Diaz  ******************************************************************************/
811f5478dedSAntonio Nino Diaz /* Physical Count register. */
812f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
813f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
814f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
815f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
816f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
817f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
818f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
819f5478dedSAntonio Nino Diaz 
820f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
821f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
822f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
823f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
824f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
825e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
826f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
827f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
828f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
829f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
830e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
831e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
832e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
833f5478dedSAntonio Nino Diaz 
834f5478dedSAntonio Nino Diaz /*******************************************************************************
835f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
836f5478dedSAntonio Nino Diaz  ******************************************************************************/
837f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
838f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
839f5478dedSAntonio Nino Diaz 
840f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
841f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
842f5478dedSAntonio Nino Diaz 
843f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
844f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
845f5478dedSAntonio Nino Diaz 
846f5478dedSAntonio Nino Diaz /*******************************************************************************
847f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
848f5478dedSAntonio Nino Diaz  ******************************************************************************/
849f5478dedSAntonio Nino Diaz /*
850f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
851f5478dedSAntonio Nino Diaz  */
852f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
853f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
854f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
855f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
856f5478dedSAntonio Nino Diaz 
857f5478dedSAntonio Nino Diaz /*
858f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
859f5478dedSAntonio Nino Diaz  *
860f5478dedSAntonio Nino Diaz  * Cache Policy
861f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
862f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
863f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
864f5478dedSAntonio Nino Diaz  *
865f5478dedSAntonio Nino Diaz  * Transient Hint
866f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
867f5478dedSAntonio Nino Diaz  *  TR:	 Transient
868f5478dedSAntonio Nino Diaz  *
869f5478dedSAntonio Nino Diaz  * Allocation Policy
870f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
871f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
872f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
873f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
874f5478dedSAntonio Nino Diaz  */
875f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
876f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
877f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
878f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
879f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
880f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
881f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
882f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
883f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
884f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
885f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
886f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
887f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
888f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
889f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
890f5478dedSAntonio Nino Diaz 
891f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
892f5478dedSAntonio Nino Diaz 
893f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
894f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
895f5478dedSAntonio Nino Diaz 
896f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
897f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
898f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
899f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
900f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
901f5478dedSAntonio Nino Diaz 
902f5478dedSAntonio Nino Diaz /*******************************************************************************
903f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
904f5478dedSAntonio Nino Diaz  ******************************************************************************/
905f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
906f5478dedSAntonio Nino Diaz 
907f5478dedSAntonio Nino Diaz /*******************************************************************************
908f5478dedSAntonio Nino Diaz  * Definitions for system register interface to MPAM
909f5478dedSAntonio Nino Diaz  ******************************************************************************/
910f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
911f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
912f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
913f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
914f5478dedSAntonio Nino Diaz 
915f5478dedSAntonio Nino Diaz /*******************************************************************************
916f5478dedSAntonio Nino Diaz  * Definitions for system register interface to AMU for ARMv8.4 onwards
917f5478dedSAntonio Nino Diaz  ******************************************************************************/
918f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
919f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
920f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
921f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
922f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
923f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
924f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
925f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
926f5478dedSAntonio Nino Diaz 
927f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
928f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
929f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
930f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
931f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
932f5478dedSAntonio Nino Diaz 
933f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
934f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
935f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
936f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
937f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
938f5478dedSAntonio Nino Diaz 
939f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
940f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
941f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
942f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
943f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
944f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
945f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
946f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
947f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
948f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
949f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
950f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
951f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
952f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
953f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
954f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
955f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
956f5478dedSAntonio Nino Diaz 
957f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
958f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
959f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
960f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
961f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
962f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
963f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
964f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
965f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
966f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
967f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
968f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
969f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
970f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
971f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
972f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
973f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
974f5478dedSAntonio Nino Diaz 
975f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
976f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
977f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
978f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
979f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
980f3ccf036SAlexei Fedorov 
981f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
982f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
983f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
984f5478dedSAntonio Nino Diaz 
985f5478dedSAntonio Nino Diaz /* MPAM register definitions */
986f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
987537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
988537fa859SLouis Mayencourt 
989537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
990537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
991f5478dedSAntonio Nino Diaz 
992f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
993f5478dedSAntonio Nino Diaz 
994f5478dedSAntonio Nino Diaz /*******************************************************************************
995f5478dedSAntonio Nino Diaz  * RAS system registers
996f5478dedSAntonio Nino Diaz  ******************************************************************************/
997f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
998f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
999f5478dedSAntonio Nino Diaz 
1000f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1001f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1002f5478dedSAntonio Nino Diaz 
1003f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1004f5478dedSAntonio Nino Diaz 
1005f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1006f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1007f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1008f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1009f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1010f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1011f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1012f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1013f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1014f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1015f5478dedSAntonio Nino Diaz 
1016f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT		(U(1) << 0)
1017f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1018f5478dedSAntonio Nino Diaz 
1019f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1020f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1021f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1022f5478dedSAntonio Nino Diaz 
1023f5478dedSAntonio Nino Diaz /*******************************************************************************
1024f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1025f5478dedSAntonio Nino Diaz  ******************************************************************************/
10265283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
10275283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
10285283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
10295283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
10305283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
10315283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
10325283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
10335283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1034f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
10355283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1036f5478dedSAntonio Nino Diaz 
1037f5478dedSAntonio Nino Diaz /*******************************************************************************
1038f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1039f5478dedSAntonio Nino Diaz  ******************************************************************************/
1040f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1041f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1042f5478dedSAntonio Nino Diaz 
10438074448fSJohn Tsichritzis /*******************************************************************************
10448074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
10458074448fSJohn Tsichritzis  ******************************************************************************/
10468074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
10478074448fSJohn Tsichritzis 
10489dd94382SJustin Chadwell /*******************************************************************************
10499dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
10509dd94382SJustin Chadwell  ******************************************************************************/
10519dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
10529dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
10539dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
10549dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
10559dd94382SJustin Chadwell 
10569cf7f355SMadhukar Pappireddy /*******************************************************************************
10579cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
10589cf7f355SMadhukar Pappireddy  ******************************************************************************/
10599cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
10609cf7f355SMadhukar Pappireddy 
10619cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
10629cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
10639cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
10649cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
10659cf7f355SMadhukar Pappireddy 
1066f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1067