1f5478dedSAntonio Nino Diaz /* 2*6a0da736SJayanth Dodderi Chidanand * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved. 3dd4f0885SVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 79f5478dedSAntonio Nino Diaz ******************************************************************************/ 80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 98f5478dedSAntonio Nino Diaz 99f5478dedSAntonio Nino Diaz /******************************************************************************* 10028f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 10128f39f02SMax Shvetsov ******************************************************************************/ 10228f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 10328f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 10428f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 10528f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 10628f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 10728f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 10828f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 10928f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 11028f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 11128f39f02SMax Shvetsov #define MPAMVPM0_EL2 S3_4_C10_C5_0 11228f39f02SMax Shvetsov #define MPAMVPM1_EL2 S3_4_C10_C5_1 11328f39f02SMax Shvetsov #define MPAMVPM2_EL2 S3_4_C10_C5_2 11428f39f02SMax Shvetsov #define MPAMVPM3_EL2 S3_4_C10_C5_3 11528f39f02SMax Shvetsov #define MPAMVPM4_EL2 S3_4_C10_C5_4 11628f39f02SMax Shvetsov #define MPAMVPM5_EL2 S3_4_C10_C5_5 11728f39f02SMax Shvetsov #define MPAMVPM6_EL2 S3_4_C10_C5_6 11828f39f02SMax Shvetsov #define MPAMVPM7_EL2 S3_4_C10_C5_7 11928f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1202825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 1212825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1222825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 12328f39f02SMax Shvetsov 12428f39f02SMax Shvetsov /******************************************************************************* 125f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 126f5478dedSAntonio Nino Diaz ******************************************************************************/ 127f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 128e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 129f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 130f5478dedSAntonio Nino Diaz 131f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 132f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 133f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 134f5478dedSAntonio Nino Diaz 135f5478dedSAntonio Nino Diaz /******************************************************************************* 136f5478dedSAntonio Nino Diaz * System register bit definitions 137f5478dedSAntonio Nino Diaz ******************************************************************************/ 138f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 139f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 140f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 141ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 142f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 143f5478dedSAntonio Nino Diaz 144f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 145f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 146f5478dedSAntonio Nino Diaz 147f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 148f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 149f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 150bd393704SAmbroise Vincent #if ERRATA_A53_827319 151bd393704SAmbroise Vincent #define DCCSW DCCISW 152bd393704SAmbroise Vincent #else 153f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 154bd393704SAmbroise Vincent #endif 155f5478dedSAntonio Nino Diaz 156f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 157f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 161*6a0da736SJayanth Dodderi Chidanand 162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 164873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0) 165*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 166873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 167*6a0da736SJayanth Dodderi Chidanand 168f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 169*6a0da736SJayanth Dodderi Chidanand 170e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 171e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 172e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 173*6a0da736SJayanth Dodderi Chidanand 174f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 176*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1) 1770c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 178*6a0da736SJayanth Dodderi Chidanand 1790376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 180db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 181*6a0da736SJayanth Dodderi Chidanand 182f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 184*6a0da736SJayanth Dodderi Chidanand 185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 187f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 189*6a0da736SJayanth Dodderi Chidanand 190f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 192f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 193*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2) 194*6a0da736SJayanth Dodderi Chidanand 19581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 19681c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 19781c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 19881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0) 19981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1 U(1) 200f5478dedSAntonio Nino Diaz 201*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 202*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 203*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0) 204*6a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 205*6a0da736SJayanth Dodderi Chidanand 206e290a8fcSAlexei Fedorov /* Exception level handling */ 207f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 208f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 209f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 210f5478dedSAntonio Nino Diaz 2112031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2122031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2132031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2142031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1) 2152031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2165de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2175de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2185de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1) 2195de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2202031d616SManish V Badarkhe 221e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 222e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 223e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 224*6a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1) 225*6a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0) 226f5478dedSAntonio Nino Diaz 227813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 228813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 229813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 230813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1) 231813524eaSManish V Badarkhe 2320063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2330063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2340063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2350063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1) 2360063dd17SJavier Almansa Sobrino 2377c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2387c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2397c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2407c802c71STomas Pilar 241f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2425283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 243*6a0da736SJayanth Dodderi Chidanand 244f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 2455283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 246f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 2475283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 248*6a0da736SJayanth Dodderi Chidanand 249f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 2505283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 251f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2525283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 253f5478dedSAntonio Nino Diaz 254*6a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT U(36) 255*6a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK ULL(0xf) 256*6a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1) 257*6a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0) 258*6a0da736SJayanth Dodderi Chidanand 2592559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 2602559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 2612559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 2622559b2c8SAntonio Nino Diaz 263f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 264f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 265f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 266f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 267f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 268f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 269f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 270f5478dedSAntonio Nino Diaz 27129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 27229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 27329d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 27429d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 27529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 27629d0ee54SJimmy Brisson 277110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 278110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 279110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 280110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 281110ee433SJimmy Brisson 282f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 283f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 284f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 285f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 286f5478dedSAntonio Nino Diaz 287f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 288f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 289f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 290f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 291f5478dedSAntonio Nino Diaz 292f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 293f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 294f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 295f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 296f5478dedSAntonio Nino Diaz 2976cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 2986cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 2996cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3006cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 3016cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 3026cac724dSjohpow01 303a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 304a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 305a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0) 306a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1) 307a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2) 308a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3) 309a83103c8SAlexei Fedorov 31037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 31137596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 31237596fcbSDaniel Boulby 313cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 314cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 315cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1) 316cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0) 317cb4ec47bSjohpow01 3182559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3192559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 320cedfa04bSSathees Balya 321cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 322cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 323cedfa04bSSathees Balya 324d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 325d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 326d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 327d0ec1cc4Sjohpow01 3282559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 3292559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 3302559b2c8SAntonio Nino Diaz 331*6a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 332*6a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 333*6a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0) 334*6a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1) 335*6a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2) 336*6a0da736SJayanth Dodderi Chidanand 337f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 338f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 339f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 340f5478dedSAntonio Nino Diaz 341f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 342f5478dedSAntonio Nino Diaz 3439fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 3449fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 3459fc59639SAlexei Fedorov 3469fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 3479fc59639SAlexei Fedorov 348b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 349b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 350b7e398d6SSoby Mathew 3510563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 3520563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 3530563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 3540563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 3550563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 3560563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 3570563ab08SAlexei Fedorov /* 3580563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 3590563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 3600563ab08SAlexei Fedorov */ 3610563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 362b7e398d6SSoby Mathew 363dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 364dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 365dbcc44a1SAlexei Fedorov 366dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 367dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 368dc78e62dSjohpow01 369f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 370f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 371f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 372f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 373f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 374f5478dedSAntonio Nino Diaz 375f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 376f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 377f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 378f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 379f5478dedSAntonio Nino Diaz 3803443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 3813443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 382a83103c8SAlexei Fedorov 383f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 384f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 385f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 386f5478dedSAntonio Nino Diaz 387f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 388f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 389f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 390f5478dedSAntonio Nino Diaz 391f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 392f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 393f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 394f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 395f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 396f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 397a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 398f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 399f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 400f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 401a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 402a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 403f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 404c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 405f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 406f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 407f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 408f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 409f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 410a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 4115f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 412a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 413a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 414f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 415f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 416f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 417c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 418a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 419a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 420c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 4215283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 4229fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 4239fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 4249fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 425a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 426a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 427a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 428dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 429a83103c8SAlexei Fedorov 430a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 431a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 432a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 433a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 434a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 435a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 436a83103c8SAlexei Fedorov /* 437a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 438a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 439a83103c8SAlexei Fedorov */ 440a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 441a83103c8SAlexei Fedorov 442a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 443a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 444a83103c8SAlexei Fedorov 445a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 446a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 447a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 448a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 449a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 450a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 451a83103c8SAlexei Fedorov /* 452a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 453a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 454a83103c8SAlexei Fedorov */ 455a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 456a83103c8SAlexei Fedorov 457a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 458a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 45937596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 46037596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 461a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 462a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 463a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 464a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 465a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 466a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 467a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 468f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 469f5478dedSAntonio Nino Diaz 470a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 471f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 472d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 473d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 474d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 475f5478dedSAntonio Nino Diaz 476f5478dedSAntonio Nino Diaz /* SCR definitions */ 477f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 47881c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 47981c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 48081c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 4816cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 4826cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 483cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 484dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT U(41) 485dc78e62dSjohpow01 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 486873d4241Sjohpow01 #define SCR_AMVOFFEN_BIT (UL(1) << 35) 4876cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 488d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 489d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 490d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 49177c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 492d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 493d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 494d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 495d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 496d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 497d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 498d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 499d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 500d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 501d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 502d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 503d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 504d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 505d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 506d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 507d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 508dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 509f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 510f5478dedSAntonio Nino Diaz 511f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 51212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 51312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 51412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 51540ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 51640ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 51740ff9074SManish V Badarkhe #define MDCR_NSTBE (ULL(1) << 26) 5180063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 51912f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 520e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 52112f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 52212f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 52312f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 52412f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 525e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 526e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 527f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 528ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 529ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 530ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 531f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 532ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 533ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 534ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 535ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 536ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL ULL(0x0) 537f5478dedSAntonio Nino Diaz 538f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 5390063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 540e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP (U(1) << 26) 54140ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 54240ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 543e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD (U(1) << 23) 544e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 545e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD (U(1) << 17) 546f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 547f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 548f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 549f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 550f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 551f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 552f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 553f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 554f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 555f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 556f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 557f5478dedSAntonio Nino Diaz 558f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 559f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 560f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 561f5478dedSAntonio Nino Diaz 562f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 563f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 564f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 565f5478dedSAntonio Nino Diaz 566f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 567f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 568f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 569f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 570f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 571f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 572f5478dedSAntonio Nino Diaz 573f5478dedSAntonio Nino Diaz /* HCR definitions */ 5745fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 57533b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 57633b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 5775fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 578f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 579f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 58045aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 5815fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 582f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 583f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 584f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 5855fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 5865fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 587f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 588f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 589f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 590f5478dedSAntonio Nino Diaz 591f5478dedSAntonio Nino Diaz /* ISR definitions */ 592f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 593f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 594f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 595f5478dedSAntonio Nino Diaz 596f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 597f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 598f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 599f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 600f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 601f5478dedSAntonio Nino Diaz 602f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 603f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 604f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 605f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 606f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 607f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 608f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 609f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 610f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 611f5478dedSAntonio Nino Diaz 612f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 613f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 61433b9be6dSChris Kay #define TAM_SHIFT U(30) 61533b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 616f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 617dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 618f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 619f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 620dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 621dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 622f5478dedSAntonio Nino Diaz 623f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 624f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 625f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 62633b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 62733b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 628dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 629dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 630f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 631dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 632f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 633f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 634f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 635f5478dedSAntonio Nino Diaz 63628bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 63728bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 63828bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 63928bbbf3bSManish Pandey 640f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 641f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 642f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 643f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 644f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 645f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 646f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 647f5478dedSAntonio Nino Diaz 648f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 649f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 650f5478dedSAntonio Nino Diaz 651f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 652f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 653f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 654f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 655f5478dedSAntonio Nino Diaz 656f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 657f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 658f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 659f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 660f5478dedSAntonio Nino Diaz 661f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 662f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 663f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 664f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 66577c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 666f5478dedSAntonio Nino Diaz 667b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 668b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 669b4292bc6SAlexei Fedorov 67037596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 67137596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 67237596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 67337596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 67437596fcbSDaniel Boulby 67537596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 67637596fcbSDaniel Boulby 67737596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 67837596fcbSDaniel Boulby 67937596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 680c250cc3bSJohn Tsichritzis 681f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 682f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 683f5478dedSAntonio Nino Diaz 684f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 685f5478dedSAntonio Nino Diaz 686f5478dedSAntonio Nino Diaz /* 687f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 688f5478dedSAntonio Nino Diaz */ 689f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 690f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 691f5478dedSAntonio Nino Diaz 692f5478dedSAntonio Nino Diaz /* 693f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 694f5478dedSAntonio Nino Diaz */ 695f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 696f5478dedSAntonio Nino Diaz 697f5478dedSAntonio Nino Diaz /* 698f5478dedSAntonio Nino Diaz * TCR defintions 699f5478dedSAntonio Nino Diaz */ 700f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 701f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 702f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 703f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 704f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 705f5478dedSAntonio Nino Diaz 706f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 707f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 708cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 709f5478dedSAntonio Nino Diaz 7106de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 7116de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 7126de6965bSAntonio Nino Diaz 713f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 714f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 715f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 716f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 717f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 718f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 719f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 720f5478dedSAntonio Nino Diaz 721f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 722f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 723f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 724f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 725f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 726f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 727f5478dedSAntonio Nino Diaz 728f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 729f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 730f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 731f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 732f5478dedSAntonio Nino Diaz 733f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 734f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 735f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 736f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 737f5478dedSAntonio Nino Diaz 738f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 739f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 740f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 741f5478dedSAntonio Nino Diaz 7426de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 7436de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 7446de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 7456de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 7466de6965bSAntonio Nino Diaz 7476de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 7486de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 7496de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 7506de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 7516de6965bSAntonio Nino Diaz 7526de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 7536de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 7546de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 7556de6965bSAntonio Nino Diaz 756f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 757f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 758f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 759f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 760f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 761f5478dedSAntonio Nino Diaz 7626de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 7636de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 7646de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 7656de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 7666de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 7676de6965bSAntonio Nino Diaz 768f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 769f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 770f5478dedSAntonio Nino Diaz 771f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 772f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 773f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 774f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 775f5478dedSAntonio Nino Diaz 776f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 777f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 778f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 779f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 780f5478dedSAntonio Nino Diaz 781f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 782f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 783b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 784f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 785f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 786f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 787f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 788f5478dedSAntonio Nino Diaz 789f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 790f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 791f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 792f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 793f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 794f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 795f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 796f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 797f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 798f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 799f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 800f5478dedSAntonio Nino Diaz 801f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 802f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 803f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 804f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 805f5478dedSAntonio Nino Diaz 806f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 807c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 808f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 809f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 810c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 811c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 812f5478dedSAntonio Nino Diaz 813f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 814c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 815f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 816f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 817f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 818c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 819c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 820f5478dedSAntonio Nino Diaz 821f5478dedSAntonio Nino Diaz /* 822f5478dedSAntonio Nino Diaz * TTBR Definitions 823f5478dedSAntonio Nino Diaz */ 824f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 825f5478dedSAntonio Nino Diaz 826f5478dedSAntonio Nino Diaz /* 827f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 828f5478dedSAntonio Nino Diaz */ 829f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 830f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 831f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 832f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 833f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 834f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 835f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 836f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 837f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 838f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 839f5478dedSAntonio Nino Diaz 840f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 841f5478dedSAntonio Nino Diaz 842f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 843f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 844f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 845f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 846f5478dedSAntonio Nino Diaz 847f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 848f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 849f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 850f5478dedSAntonio Nino Diaz 851dd4f0885SVarun Wadekar /* Physical timer control macros */ 852dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 853dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 854dd4f0885SVarun Wadekar 855f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 856f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 857f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 858f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 8591f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 8601f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 861f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 862f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 863f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 864f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 865f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 866f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 867f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 868f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 869f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 870f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 871f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 872f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 873f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 874f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 875f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 876f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 877f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 878f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 879f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 880f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 881f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 882f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 883f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 884f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 885f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 886f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 8871f461979SJustin Chadwell #define EC_BRK U(0x3c) 888f5478dedSAntonio Nino Diaz 889f5478dedSAntonio Nino Diaz /* 890f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 891f5478dedSAntonio Nino Diaz * syndromes. 892f5478dedSAntonio Nino Diaz */ 893f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 894f5478dedSAntonio Nino Diaz 895f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 896f5478dedSAntonio Nino Diaz 897f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 898f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 899f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 900f5478dedSAntonio Nino Diaz 901f5478dedSAntonio Nino Diaz /******************************************************************************* 902f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 903f5478dedSAntonio Nino Diaz * instructions. 904f5478dedSAntonio Nino Diaz ******************************************************************************/ 905f5478dedSAntonio Nino Diaz 906f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 907f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 908f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 909f5478dedSAntonio Nino Diaz 910f5478dedSAntonio Nino Diaz /******************************************************************************* 911f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 912f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 913f5478dedSAntonio Nino Diaz ******************************************************************************/ 914f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 915f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 916f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 917f5478dedSAntonio Nino Diaz 918f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 919f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 920f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 921f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 922f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 923f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 924f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 925f5478dedSAntonio Nino Diaz 926f5478dedSAntonio Nino Diaz /******************************************************************************* 927f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 928f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 929f5478dedSAntonio Nino Diaz ******************************************************************************/ 930f5478dedSAntonio Nino Diaz /* Physical Count register. */ 931f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 932f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 933f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 934f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 935f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 936f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 937f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 938f5478dedSAntonio Nino Diaz 939f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 940f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 941f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 942f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 943f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 944e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 945f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 946f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 947f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 948f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 949e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 950e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 951e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 952f5478dedSAntonio Nino Diaz 953f5478dedSAntonio Nino Diaz /******************************************************************************* 954f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 955f5478dedSAntonio Nino Diaz ******************************************************************************/ 956f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 957f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 958f5478dedSAntonio Nino Diaz 959f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 960f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 961f5478dedSAntonio Nino Diaz 962f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 963f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 964f5478dedSAntonio Nino Diaz 965f5478dedSAntonio Nino Diaz /******************************************************************************* 966dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 967dc78e62dSjohpow01 ******************************************************************************/ 968dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 969dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 970dc78e62dSjohpow01 971dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 972dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63) 973dc78e62dSjohpow01 974dc78e62dSjohpow01 /* SMCR_ELx definitions */ 975dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 976dc78e62dSjohpow01 #define SMCR_ELX_LEN_MASK U(0x1ff) 977dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 978dc78e62dSjohpow01 979dc78e62dSjohpow01 /******************************************************************************* 980f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 981f5478dedSAntonio Nino Diaz ******************************************************************************/ 982f5478dedSAntonio Nino Diaz /* 983f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 984f5478dedSAntonio Nino Diaz */ 985f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 986f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 987f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 988f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 989f5478dedSAntonio Nino Diaz 990f5478dedSAntonio Nino Diaz /* 991f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 992f5478dedSAntonio Nino Diaz * 993f5478dedSAntonio Nino Diaz * Cache Policy 994f5478dedSAntonio Nino Diaz * WT: Write Through 995f5478dedSAntonio Nino Diaz * WB: Write Back 996f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 997f5478dedSAntonio Nino Diaz * 998f5478dedSAntonio Nino Diaz * Transient Hint 999f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1000f5478dedSAntonio Nino Diaz * TR: Transient 1001f5478dedSAntonio Nino Diaz * 1002f5478dedSAntonio Nino Diaz * Allocation Policy 1003f5478dedSAntonio Nino Diaz * RA: Read Allocate 1004f5478dedSAntonio Nino Diaz * WA: Write Allocate 1005f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1006f5478dedSAntonio Nino Diaz * NA: No Allocation 1007f5478dedSAntonio Nino Diaz */ 1008f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1009f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1010f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1011f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1012f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1013f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1014f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1015f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1016f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1017f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1018f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1019f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1020f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1021f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1022f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1023f5478dedSAntonio Nino Diaz 1024f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1025f5478dedSAntonio Nino Diaz 1026f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1027f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1028f5478dedSAntonio Nino Diaz 1029f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1030f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1031f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 1032f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 1033f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1034f5478dedSAntonio Nino Diaz 1035f5478dedSAntonio Nino Diaz /******************************************************************************* 1036f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1037f5478dedSAntonio Nino Diaz ******************************************************************************/ 1038f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1039f5478dedSAntonio Nino Diaz 1040f5478dedSAntonio Nino Diaz /******************************************************************************* 1041f5478dedSAntonio Nino Diaz * Definitions for system register interface to MPAM 1042f5478dedSAntonio Nino Diaz ******************************************************************************/ 1043f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1044f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1045f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1046f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1047f5478dedSAntonio Nino Diaz 1048f5478dedSAntonio Nino Diaz /******************************************************************************* 1049873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1050f5478dedSAntonio Nino Diaz ******************************************************************************/ 1051f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1052f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1053f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1054f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1055f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1056f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1057f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1058f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1059f5478dedSAntonio Nino Diaz 1060f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1061f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1062f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1063f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1064f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1065f5478dedSAntonio Nino Diaz 1066f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1067f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1068f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1069f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1070f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1071f5478dedSAntonio Nino Diaz 1072f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1073f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1074f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1075f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1076f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1077f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1078f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1079f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1080f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1081f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1082f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1083f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1084f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1085f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1086f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1087f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1088f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1089f5478dedSAntonio Nino Diaz 1090f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1091f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1092f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1093f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1094f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1095f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1096f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1097f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1098f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1099f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1100f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1101f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1102f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1103f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1104f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1105f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1106f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1107f5478dedSAntonio Nino Diaz 110833b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 110933b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 111033b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 111133b9be6dSChris Kay 111233b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 111333b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 111433b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 111533b9be6dSChris Kay 111633b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 111733b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 111833b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 111933b9be6dSChris Kay 112033b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 112133b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 112233b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 112333b9be6dSChris Kay 1124f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1125f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1126f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1127f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1128f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1129f3ccf036SAlexei Fedorov 1130f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 113181e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 113281e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1133f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1134f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1135f5478dedSAntonio Nino Diaz 1136f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1137f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1138537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1139537fa859SLouis Mayencourt 1140537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1141537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1142f5478dedSAntonio Nino Diaz 1143f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1144f5478dedSAntonio Nino Diaz 1145f5478dedSAntonio Nino Diaz /******************************************************************************* 1146873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1147873d4241Sjohpow01 ******************************************************************************/ 1148873d4241Sjohpow01 1149873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1150873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1151873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1152873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1153873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1154873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1155873d4241Sjohpow01 1156873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 115733b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 115833b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1159873d4241Sjohpow01 1160873d4241Sjohpow01 /* 1161873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1162873d4241Sjohpow01 * event counters. 1163873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1164873d4241Sjohpow01 */ 1165873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1166873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1167873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1168873d4241Sjohpow01 1169873d4241Sjohpow01 /* 1170873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1171873d4241Sjohpow01 * counters. 1172873d4241Sjohpow01 */ 1173873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1174873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1175873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1176873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1177873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1178873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1179873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1180873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1181873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1182873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1183873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1184873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1185873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1186873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1187873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1188873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1189873d4241Sjohpow01 1190873d4241Sjohpow01 /******************************************************************************* 119181c272b3SZelalem Aweke * Realm management extension register definitions 119281c272b3SZelalem Aweke ******************************************************************************/ 119381c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 119481c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 119581c272b3SZelalem Aweke 119681c272b3SZelalem Aweke /******************************************************************************* 1197f5478dedSAntonio Nino Diaz * RAS system registers 1198f5478dedSAntonio Nino Diaz ******************************************************************************/ 1199f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1200f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1201f5478dedSAntonio Nino Diaz 1202f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1203f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1204f5478dedSAntonio Nino Diaz 1205f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1206f5478dedSAntonio Nino Diaz 1207f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1208f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1209f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1210f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1211f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1212f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1213f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1214f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1215f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1216f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1217f5478dedSAntonio Nino Diaz 1218f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT (U(1) << 0) 1219f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1220f5478dedSAntonio Nino Diaz 1221f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1222f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1223f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1224f5478dedSAntonio Nino Diaz 1225f5478dedSAntonio Nino Diaz /******************************************************************************* 1226f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1227f5478dedSAntonio Nino Diaz ******************************************************************************/ 12285283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 12295283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 12305283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 12315283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 12325283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 12335283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 12345283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 12355283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1236f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 12375283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1238f5478dedSAntonio Nino Diaz 1239f5478dedSAntonio Nino Diaz /******************************************************************************* 1240f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1241f5478dedSAntonio Nino Diaz ******************************************************************************/ 1242f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1243f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1244f5478dedSAntonio Nino Diaz 12458074448fSJohn Tsichritzis /******************************************************************************* 12468074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 12478074448fSJohn Tsichritzis ******************************************************************************/ 12488074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 12498074448fSJohn Tsichritzis 12509dd94382SJustin Chadwell /******************************************************************************* 12519dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 12529dd94382SJustin Chadwell ******************************************************************************/ 12539dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 12549dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 12559dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 12569dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 12579dd94382SJustin Chadwell 12589cf7f355SMadhukar Pappireddy /******************************************************************************* 1259cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1260cb4ec47bSjohpow01 ******************************************************************************/ 1261cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1262cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1263cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1264cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1265cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1266cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1267cb4ec47bSjohpow01 1268cb4ec47bSjohpow01 /******************************************************************************* 12699cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 12709cf7f355SMadhukar Pappireddy ******************************************************************************/ 12719cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 12729cf7f355SMadhukar Pappireddy 12739cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 12749cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 12759cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 12769cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 12779cf7f355SMadhukar Pappireddy 127868120783SChris Kay /******************************************************************************* 127968120783SChris Kay * Definitions for CPU Power/Performance Management registers 128068120783SChris Kay ******************************************************************************/ 128168120783SChris Kay 128268120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 128368120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 128468120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 128568120783SChris Kay 128668120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 128768120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 128868120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 128968120783SChris Kay 1290f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1291