1f5478dedSAntonio Nino Diaz /* 22559b2c8SAntonio Nino Diaz * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz #ifndef ARCH_H 8f5478dedSAntonio Nino Diaz #define ARCH_H 9f5478dedSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 11f5478dedSAntonio Nino Diaz 12f5478dedSAntonio Nino Diaz /******************************************************************************* 13f5478dedSAntonio Nino Diaz * MIDR bit definitions 14f5478dedSAntonio Nino Diaz ******************************************************************************/ 15f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 17f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 20f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 23f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 25f5478dedSAntonio Nino Diaz 26f5478dedSAntonio Nino Diaz /******************************************************************************* 27f5478dedSAntonio Nino Diaz * MPIDR macros 28f5478dedSAntonio Nino Diaz ******************************************************************************/ 29f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 30f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 31f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 32f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 39f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 47f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 49f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz /* 55f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 56f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 57f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 58f5478dedSAntonio Nino Diaz */ 59f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 60f5478dedSAntonio Nino Diaz 61f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 62f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 66f5478dedSAntonio Nino Diaz 67f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 68f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 69f5478dedSAntonio Nino Diaz 70f5478dedSAntonio Nino Diaz /* 71f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 72f5478dedSAntonio Nino Diaz * indicate an error. 73f5478dedSAntonio Nino Diaz */ 74f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 75f5478dedSAntonio Nino Diaz 76f5478dedSAntonio Nino Diaz /******************************************************************************* 77f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 78f5478dedSAntonio Nino Diaz ******************************************************************************/ 79f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 80f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 81f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 84f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 86f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 87f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 88f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 90f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 91f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 92f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 93f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 94f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 95f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 96f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 97f5478dedSAntonio Nino Diaz 98f5478dedSAntonio Nino Diaz /******************************************************************************* 99f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 100f5478dedSAntonio Nino Diaz ******************************************************************************/ 101f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 102f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 103f5478dedSAntonio Nino Diaz 104f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 105f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 106f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 107f5478dedSAntonio Nino Diaz 108f5478dedSAntonio Nino Diaz /******************************************************************************* 109f5478dedSAntonio Nino Diaz * System register bit definitions 110f5478dedSAntonio Nino Diaz ******************************************************************************/ 111f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 112f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 113f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 114f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 115f5478dedSAntonio Nino Diaz 116f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 117f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 118f5478dedSAntonio Nino Diaz 119f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 120f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 121f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 122f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 123f5478dedSAntonio Nino Diaz 124f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 125f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 126f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 127f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 128f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 129f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 130f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_LENGTH U(4) 131f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 132f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 133f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 134f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 135f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_LENGTH U(4) 136f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 137f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 138f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 139f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 140f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 141f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 142f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 143f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 144f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 145f5478dedSAntonio Nino Diaz 146f5478dedSAntonio Nino Diaz /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 147f5478dedSAntonio Nino Diaz #define ID_AA64DFR0_PMS_SHIFT U(32) 148f5478dedSAntonio Nino Diaz #define ID_AA64DFR0_PMS_LENGTH U(4) 149f5478dedSAntonio Nino Diaz #define ID_AA64DFR0_PMS_MASK ULL(0xf) 150f5478dedSAntonio Nino Diaz 151f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 152f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 153f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 154f5478dedSAntonio Nino Diaz 155f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_GIC_SHIFT U(24) 156f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_GIC_WIDTH U(4) 157f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_GIC_MASK ((ULL(1) << ID_AA64PFR0_GIC_WIDTH) - ULL(1)) 158f5478dedSAntonio Nino Diaz 159f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 160f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 161f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_WIDTH U(4) 162f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 163f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_WIDTH U(4) 164f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 165f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_WIDTH U(4) 166f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 167f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_WIDTH U(4) 168f5478dedSAntonio Nino Diaz 169f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK \ 170f5478dedSAntonio Nino Diaz (((ULL(1) << ID_AA64ISAR1_GPI_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPI_SHIFT) 171f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK \ 172f5478dedSAntonio Nino Diaz (((ULL(1) << ID_AA64ISAR1_GPA_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPA_SHIFT) 173f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK \ 174f5478dedSAntonio Nino Diaz (((ULL(1) << ID_AA64ISAR1_API_WIDTH) - ULL(1)) << ID_AA64ISAR1_API_SHIFT) 175f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK \ 176f5478dedSAntonio Nino Diaz (((ULL(1) << ID_AA64ISAR1_APA_WIDTH) - ULL(1)) << ID_AA64ISAR1_APA_SHIFT) 177f5478dedSAntonio Nino Diaz 1782559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 1792559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 1802559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 1812559b2c8SAntonio Nino Diaz 182f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 183f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 184f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 185f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 186f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 187f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 188f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 189f5478dedSAntonio Nino Diaz 190f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 191f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 192f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 193f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 194f5478dedSAntonio Nino Diaz 195f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 196f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 197f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 198f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 199f5478dedSAntonio Nino Diaz 200f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 201f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 202f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 203f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 204f5478dedSAntonio Nino Diaz 2052559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 2062559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 207cedfa04bSSathees Balya 208cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 209cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 210cedfa04bSSathees Balya 2112559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 2122559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 2132559b2c8SAntonio Nino Diaz 214f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 215f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 216f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 217f5478dedSAntonio Nino Diaz 218f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 219f5478dedSAntonio Nino Diaz 220f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 221f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 222f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 223f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 224f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 225f5478dedSAntonio Nino Diaz 226f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 227f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 228f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 229f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 230f5478dedSAntonio Nino Diaz 231f5478dedSAntonio Nino Diaz #define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 232f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 20) | (U(1) << 11)) 233f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 234f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 235f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 236f5478dedSAntonio Nino Diaz 237f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 238f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 239f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 240f5478dedSAntonio Nino Diaz 241f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 242f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 243f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 244f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 245f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 246f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 247f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 248f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 249f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 250f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 251f5478dedSAntonio Nino Diaz #define SCTLR_V_BIT (ULL(1) << 13) 252f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 253f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 254f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 255f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 256f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 257f5478dedSAntonio Nino Diaz #define SCTLR_UWXN_BIT (ULL(1) << 20) 258*5f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 259f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 260f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 261f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 262f5478dedSAntonio Nino Diaz #define SCTLR_TRE_BIT (ULL(1) << 28) 263f5478dedSAntonio Nino Diaz #define SCTLR_AFE_BIT (ULL(1) << 29) 264f5478dedSAntonio Nino Diaz #define SCTLR_TE_BIT (ULL(1) << 30) 265f5478dedSAntonio Nino Diaz #define SCTLR_DSSBS_BIT (ULL(1) << 44) 266f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 267f5478dedSAntonio Nino Diaz 268f5478dedSAntonio Nino Diaz /* CPACR_El1 definitions */ 269f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 270f5478dedSAntonio Nino Diaz #define CPACR_EL1_FP_TRAP_EL0 U(0x1) 271f5478dedSAntonio Nino Diaz #define CPACR_EL1_FP_TRAP_ALL U(0x2) 272f5478dedSAntonio Nino Diaz #define CPACR_EL1_FP_TRAP_NONE U(0x3) 273f5478dedSAntonio Nino Diaz 274f5478dedSAntonio Nino Diaz /* SCR definitions */ 275f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 276f5478dedSAntonio Nino Diaz #define SCR_FIEN_BIT (U(1) << 21) 277f5478dedSAntonio Nino Diaz #define SCR_API_BIT (U(1) << 17) 278f5478dedSAntonio Nino Diaz #define SCR_APK_BIT (U(1) << 16) 279f5478dedSAntonio Nino Diaz #define SCR_TWE_BIT (U(1) << 13) 280f5478dedSAntonio Nino Diaz #define SCR_TWI_BIT (U(1) << 12) 281f5478dedSAntonio Nino Diaz #define SCR_ST_BIT (U(1) << 11) 282f5478dedSAntonio Nino Diaz #define SCR_RW_BIT (U(1) << 10) 283f5478dedSAntonio Nino Diaz #define SCR_SIF_BIT (U(1) << 9) 284f5478dedSAntonio Nino Diaz #define SCR_HCE_BIT (U(1) << 8) 285f5478dedSAntonio Nino Diaz #define SCR_SMD_BIT (U(1) << 7) 286f5478dedSAntonio Nino Diaz #define SCR_EA_BIT (U(1) << 3) 287f5478dedSAntonio Nino Diaz #define SCR_FIQ_BIT (U(1) << 2) 288f5478dedSAntonio Nino Diaz #define SCR_IRQ_BIT (U(1) << 1) 289f5478dedSAntonio Nino Diaz #define SCR_NS_BIT (U(1) << 0) 290f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK U(0x2f8f) 291f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 292f5478dedSAntonio Nino Diaz 293f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 294f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 295f5478dedSAntonio Nino Diaz #define MDCR_SPD32_LEGACY U(0x0) 296f5478dedSAntonio Nino Diaz #define MDCR_SPD32_DISABLE U(0x2) 297f5478dedSAntonio Nino Diaz #define MDCR_SPD32_ENABLE U(0x3) 298f5478dedSAntonio Nino Diaz #define MDCR_SDD_BIT (U(1) << 16) 299f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 300f5478dedSAntonio Nino Diaz #define MDCR_NSPB_EL1 U(0x3) 301f5478dedSAntonio Nino Diaz #define MDCR_TDOSA_BIT (U(1) << 10) 302f5478dedSAntonio Nino Diaz #define MDCR_TDA_BIT (U(1) << 9) 303f5478dedSAntonio Nino Diaz #define MDCR_TPM_BIT (U(1) << 6) 304f5478dedSAntonio Nino Diaz #define MDCR_EL3_RESET_VAL U(0x0) 305f5478dedSAntonio Nino Diaz 306f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 307f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 308f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 309f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 310f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 311f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 312f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 313f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 314f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 315f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 316f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 317f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 318f5478dedSAntonio Nino Diaz 319f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 320f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 321f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 322f5478dedSAntonio Nino Diaz 323f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 324f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 325f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 326f5478dedSAntonio Nino Diaz 327f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 328f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 329f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 330f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 331f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 332f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 333f5478dedSAntonio Nino Diaz 334f5478dedSAntonio Nino Diaz /* HCR definitions */ 335f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 336f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 337f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 338f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 339f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 340f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 341f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 342f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 343f5478dedSAntonio Nino Diaz 344f5478dedSAntonio Nino Diaz /* ISR definitions */ 345f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 346f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 347f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 348f5478dedSAntonio Nino Diaz 349f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 350f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 351f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 352f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 353f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 354f5478dedSAntonio Nino Diaz 355f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 356f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 357f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 358f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 359f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 360f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 361f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 362f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 363f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 364f5478dedSAntonio Nino Diaz 365f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 366f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 367f5478dedSAntonio Nino Diaz #define TAM_BIT (U(1) << 30) 368f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 369f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 370f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 371f5478dedSAntonio Nino Diaz #define CPTR_EL3_RESET_VAL U(0x0) 372f5478dedSAntonio Nino Diaz 373f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 374f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 375f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 376f5478dedSAntonio Nino Diaz #define CPTR_EL2_TAM_BIT (U(1) << 30) 377f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 378f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 379f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 380f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 381f5478dedSAntonio Nino Diaz 382f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 383f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 384f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 385f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 386f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 387f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 388f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 389f5478dedSAntonio Nino Diaz 390f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 391f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 392f5478dedSAntonio Nino Diaz 393f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 394f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 395f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 396f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 397f5478dedSAntonio Nino Diaz 398f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 399f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 400f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 401f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 402f5478dedSAntonio Nino Diaz 403f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 404f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 405f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 406f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 407f5478dedSAntonio Nino Diaz 408f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 409f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 410f5478dedSAntonio Nino Diaz 411f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 412f5478dedSAntonio Nino Diaz 413f5478dedSAntonio Nino Diaz /* 414f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 415f5478dedSAntonio Nino Diaz */ 416f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 417f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 418f5478dedSAntonio Nino Diaz 419f5478dedSAntonio Nino Diaz /* 420f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 421f5478dedSAntonio Nino Diaz */ 422f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 423f5478dedSAntonio Nino Diaz 424f5478dedSAntonio Nino Diaz /* 425f5478dedSAntonio Nino Diaz * TCR defintions 426f5478dedSAntonio Nino Diaz */ 427f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 428f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 429f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 430f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 431f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 432f5478dedSAntonio Nino Diaz 433f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 434f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 435cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 436f5478dedSAntonio Nino Diaz 437f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 438f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 439f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 440f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 441f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 442f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 443f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 444f5478dedSAntonio Nino Diaz 445f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 446f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 447f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 448f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 449f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 450f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 451f5478dedSAntonio Nino Diaz 452f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 453f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 454f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 455f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 456f5478dedSAntonio Nino Diaz 457f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 458f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 459f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 460f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 461f5478dedSAntonio Nino Diaz 462f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 463f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 464f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 465f5478dedSAntonio Nino Diaz 466f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 467f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 468f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 469f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 470f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 471f5478dedSAntonio Nino Diaz 472f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 473f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 474f5478dedSAntonio Nino Diaz 475f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 476f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 477f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 478f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 479f5478dedSAntonio Nino Diaz 480f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 481f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 482f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 483f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 484f5478dedSAntonio Nino Diaz 485f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 486f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 487f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 488f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 489f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 490f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 491f5478dedSAntonio Nino Diaz 492f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 493f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 494f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 495f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 496f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 497f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 498f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 499f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 500f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 501f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 502f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 503f5478dedSAntonio Nino Diaz 504f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 505f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 506f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 507f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 508f5478dedSAntonio Nino Diaz 509f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 510f5478dedSAntonio Nino Diaz ((MODE_RW_64 << MODE_RW_SHIFT) | \ 511f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 512f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 513f5478dedSAntonio Nino Diaz (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) 514f5478dedSAntonio Nino Diaz 515f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 516f5478dedSAntonio Nino Diaz ((MODE_RW_32 << MODE_RW_SHIFT) | \ 517f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 518f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 519f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 520f5478dedSAntonio Nino Diaz (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) 521f5478dedSAntonio Nino Diaz 522f5478dedSAntonio Nino Diaz /* 523f5478dedSAntonio Nino Diaz * TTBR Definitions 524f5478dedSAntonio Nino Diaz */ 525f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 526f5478dedSAntonio Nino Diaz 527f5478dedSAntonio Nino Diaz /* 528f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 529f5478dedSAntonio Nino Diaz */ 530f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 531f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 532f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 533f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 534f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 535f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 536f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 537f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 538f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 539f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 540f5478dedSAntonio Nino Diaz 541f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 542f5478dedSAntonio Nino Diaz 543f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 544f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 545f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 546f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 547f5478dedSAntonio Nino Diaz 548f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 549f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 550f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 551f5478dedSAntonio Nino Diaz 552f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 553f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 554f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 555f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 556f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 557f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 558f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 559f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 560f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 561f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 562f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 563f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 564f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 565f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 566f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 567f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 568f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 569f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 570f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 571f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 572f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 573f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 574f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 575f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 576f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 577f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 578f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 579f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 580f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 581f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 582f5478dedSAntonio Nino Diaz 583f5478dedSAntonio Nino Diaz /* 584f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 585f5478dedSAntonio Nino Diaz * syndromes. 586f5478dedSAntonio Nino Diaz */ 587f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 588f5478dedSAntonio Nino Diaz 589f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 590f5478dedSAntonio Nino Diaz 591f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 592f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 593f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 594f5478dedSAntonio Nino Diaz 595f5478dedSAntonio Nino Diaz /******************************************************************************* 596f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 597f5478dedSAntonio Nino Diaz * instructions. 598f5478dedSAntonio Nino Diaz ******************************************************************************/ 599f5478dedSAntonio Nino Diaz 600f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 601f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 602f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 603f5478dedSAntonio Nino Diaz 604f5478dedSAntonio Nino Diaz /******************************************************************************* 605f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 606f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 607f5478dedSAntonio Nino Diaz ******************************************************************************/ 608f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 609f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 610f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 611f5478dedSAntonio Nino Diaz 612f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 613f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 614f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 615f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 616f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 617f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 618f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 619f5478dedSAntonio Nino Diaz 620f5478dedSAntonio Nino Diaz /******************************************************************************* 621f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 622f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 623f5478dedSAntonio Nino Diaz ******************************************************************************/ 624f5478dedSAntonio Nino Diaz /* Physical Count register. */ 625f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 626f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 627f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 628f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 629f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 630f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 631f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 632f5478dedSAntonio Nino Diaz 633f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 634f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 635f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 636f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 637f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 638f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 639f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 640f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 641f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 642f5478dedSAntonio Nino Diaz 643f5478dedSAntonio Nino Diaz /******************************************************************************* 644f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 645f5478dedSAntonio Nino Diaz ******************************************************************************/ 646f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 647f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 648f5478dedSAntonio Nino Diaz 649f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 650f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 651f5478dedSAntonio Nino Diaz 652f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 653f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 654f5478dedSAntonio Nino Diaz 655f5478dedSAntonio Nino Diaz /******************************************************************************* 656f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 657f5478dedSAntonio Nino Diaz ******************************************************************************/ 658f5478dedSAntonio Nino Diaz /* 659f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 660f5478dedSAntonio Nino Diaz */ 661f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 662f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 663f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 664f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 665f5478dedSAntonio Nino Diaz 666f5478dedSAntonio Nino Diaz /* 667f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 668f5478dedSAntonio Nino Diaz * 669f5478dedSAntonio Nino Diaz * Cache Policy 670f5478dedSAntonio Nino Diaz * WT: Write Through 671f5478dedSAntonio Nino Diaz * WB: Write Back 672f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 673f5478dedSAntonio Nino Diaz * 674f5478dedSAntonio Nino Diaz * Transient Hint 675f5478dedSAntonio Nino Diaz * NTR: Non-Transient 676f5478dedSAntonio Nino Diaz * TR: Transient 677f5478dedSAntonio Nino Diaz * 678f5478dedSAntonio Nino Diaz * Allocation Policy 679f5478dedSAntonio Nino Diaz * RA: Read Allocate 680f5478dedSAntonio Nino Diaz * WA: Write Allocate 681f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 682f5478dedSAntonio Nino Diaz * NA: No Allocation 683f5478dedSAntonio Nino Diaz */ 684f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 685f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 686f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 687f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 688f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 689f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 690f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 691f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 692f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 693f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 694f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 695f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 696f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 697f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 698f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 699f5478dedSAntonio Nino Diaz 700f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 701f5478dedSAntonio Nino Diaz 702f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 703f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 704f5478dedSAntonio Nino Diaz 705f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 706f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 707f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 708f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 709f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 710f5478dedSAntonio Nino Diaz 711f5478dedSAntonio Nino Diaz /******************************************************************************* 712f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 713f5478dedSAntonio Nino Diaz ******************************************************************************/ 714f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 715f5478dedSAntonio Nino Diaz 716f5478dedSAntonio Nino Diaz /******************************************************************************* 717f5478dedSAntonio Nino Diaz * Definitions for system register interface to MPAM 718f5478dedSAntonio Nino Diaz ******************************************************************************/ 719f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 720f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 721f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 722f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 723f5478dedSAntonio Nino Diaz 724f5478dedSAntonio Nino Diaz /******************************************************************************* 725f5478dedSAntonio Nino Diaz * Definitions for system register interface to AMU for ARMv8.4 onwards 726f5478dedSAntonio Nino Diaz ******************************************************************************/ 727f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 728f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 729f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 730f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 731f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 732f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 733f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 734f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 735f5478dedSAntonio Nino Diaz 736f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 737f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 738f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 739f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 740f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 741f5478dedSAntonio Nino Diaz 742f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 743f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 744f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 745f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 746f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 747f5478dedSAntonio Nino Diaz 748f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 749f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 750f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 751f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 752f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 753f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 754f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 755f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 756f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 757f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 758f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 759f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 760f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 761f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 762f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 763f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 764f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 765f5478dedSAntonio Nino Diaz 766f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 767f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 768f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 769f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 770f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 771f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 772f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 773f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 774f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 775f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 776f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 777f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 778f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 779f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 780f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 781f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 782f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 783f5478dedSAntonio Nino Diaz 784f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 785f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 786f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_LENGTH U(8) 787f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 788f5478dedSAntonio Nino Diaz 789f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 790f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 791f5478dedSAntonio Nino Diaz 792f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 793f5478dedSAntonio Nino Diaz 794f5478dedSAntonio Nino Diaz /******************************************************************************* 795f5478dedSAntonio Nino Diaz * RAS system registers 796f5478dedSAntonio Nino Diaz ******************************************************************************/ 797f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 798f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 799f5478dedSAntonio Nino Diaz 800f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 801f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 802f5478dedSAntonio Nino Diaz 803f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 804f5478dedSAntonio Nino Diaz 805f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 806f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 807f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 808f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 809f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 810f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 811f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 812f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 813f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 814f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 815f5478dedSAntonio Nino Diaz 816f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT (U(1) << 0) 817f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 818f5478dedSAntonio Nino Diaz 819f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 820f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 821f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 822f5478dedSAntonio Nino Diaz 823f5478dedSAntonio Nino Diaz /******************************************************************************* 824f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 825f5478dedSAntonio Nino Diaz ******************************************************************************/ 826f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 827f5478dedSAntonio Nino Diaz 828f5478dedSAntonio Nino Diaz /******************************************************************************* 829f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 830f5478dedSAntonio Nino Diaz ******************************************************************************/ 831f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 832f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 833f5478dedSAntonio Nino Diaz 834f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 835