1f5478dedSAntonio Nino Diaz /* 2ed804406SRohit Mathew * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78*3c789bfcSManish Pandey * Definitions for Exception vector offsets 79*3c789bfcSManish Pandey ******************************************************************************/ 80*3c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 81*3c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 82*3c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 83*3c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 84*3c789bfcSManish Pandey 85*3c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 86*3c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 87*3c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 88*3c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 89*3c789bfcSManish Pandey 90*3c789bfcSManish Pandey /******************************************************************************* 91f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 92f5478dedSAntonio Nino Diaz ******************************************************************************/ 93f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 94f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 95dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 96f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 97f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 98f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 99f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 100f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 101f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 102f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 103f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 104f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 105f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 106f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 107f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 108f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 109f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 110f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 111f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 112f5478dedSAntonio Nino Diaz 113f5478dedSAntonio Nino Diaz /******************************************************************************* 11428f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 11528f39f02SMax Shvetsov ******************************************************************************/ 11628f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 11728f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 11828f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 11928f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 12028f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 12128f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 12228f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 12328f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 12428f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 125e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 126e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 127e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 128e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 129e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 130e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 131e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 132e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 13328f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1342825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 135d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1362825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1372825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 138ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 139ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 14028f39f02SMax Shvetsov 14128f39f02SMax Shvetsov /******************************************************************************* 142f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 143f5478dedSAntonio Nino Diaz ******************************************************************************/ 144f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 145e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 146f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 147f5478dedSAntonio Nino Diaz 148f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 149f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 150f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 151f5478dedSAntonio Nino Diaz 152f5478dedSAntonio Nino Diaz /******************************************************************************* 153f5478dedSAntonio Nino Diaz * System register bit definitions 154f5478dedSAntonio Nino Diaz ******************************************************************************/ 155f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 156f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 157f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 158ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 159f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 160f5478dedSAntonio Nino Diaz 161f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 162f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 163f5478dedSAntonio Nino Diaz 164f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 165f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 166f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 167bd393704SAmbroise Vincent #if ERRATA_A53_827319 168bd393704SAmbroise Vincent #define DCCSW DCCISW 169bd393704SAmbroise Vincent #else 170f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 171bd393704SAmbroise Vincent #endif 172f5478dedSAntonio Nino Diaz 173a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 174a8d5d3d5SAndre Przywara 175f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1806a0da736SJayanth Dodderi Chidanand 181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 182f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 183873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0) 1846a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 185873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 1866a0da736SJayanth Dodderi Chidanand 187f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 1886a0da736SJayanth Dodderi Chidanand 189e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 190e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 191e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 1926a0da736SJayanth Dodderi Chidanand 193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 1956a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED ULL(0x1) 1960c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 1976a0da736SJayanth Dodderi Chidanand 1980376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 199db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2006a0da736SJayanth Dodderi Chidanand 201f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 202f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2036a0da736SJayanth Dodderi Chidanand 204f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 205f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 206f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 2086a0da736SJayanth Dodderi Chidanand 209f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2126a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2) 21330019d86SSona Mathew #define ID_AA64PFR0_CSV2_3_SUPPORTED ULL(0x3) 2146a0da736SJayanth Dodderi Chidanand 21581c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 21681c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 21781c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 21881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0) 21981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1 U(1) 220f5478dedSAntonio Nino Diaz 2216a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2226a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2236a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0) 2246a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2256a0da736SJayanth Dodderi Chidanand 226e290a8fcSAlexei Fedorov /* Exception level handling */ 227f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 228f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 229f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 230f5478dedSAntonio Nino Diaz 2312031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2322031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2332031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2342031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1) 2352031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2365de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2375de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2385de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1) 2395de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 240c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 241c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 242c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 243c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 244c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3P7 U(7) 245c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2462031d616SManish V Badarkhe 24730f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 24830f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 24930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 25030f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 25130f05b4fSManish Pandey 252e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 253e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 254e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2556a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED ULL(0x1) 2566a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED ULL(0x0) 257f5478dedSAntonio Nino Diaz 258813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 259813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 260813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 261813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1) 262813524eaSManish V Badarkhe 2630063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2640063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2650063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2660063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1) 26783a4dae1SBoyan Karatotev #define ID_AA64DFR0_MTPMU_DISABLED ULL(15) 2680063dd17SJavier Almansa Sobrino 269744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 270744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 271744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 272744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SUPPORTED ULL(1) 273744ad974Sjohpow01 27430f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 27530f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 27630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 27730f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 27830f05b4fSManish Pandey 2797c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2807c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2817c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2827c802c71STomas Pilar 283f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2845283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 2856a0da736SJayanth Dodderi Chidanand 286f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 2875283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 288f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 2895283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 2906a0da736SJayanth Dodderi Chidanand 291f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 2925283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 293f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 295f5478dedSAntonio Nino Diaz 2966a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT U(36) 2976a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK ULL(0xf) 2986a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED ULL(0x1) 2996a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED ULL(0x0) 3006a0da736SJayanth Dodderi Chidanand 3019ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3029ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3039ff5f754SJuan Pablo Conde 3044d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 3054d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 3064d0b6632SMaksims Svecovs 3079ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3089ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3099ff5f754SJuan Pablo Conde 3109ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3119ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3129ff5f754SJuan Pablo Conde 3132559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3142559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3152559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3162559b2c8SAntonio Nino Diaz 317f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 318f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 319f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 320f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 321f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 322f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 323f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 324f5478dedSAntonio Nino Diaz 32529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 32629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 32729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 32829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 32929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 33029d0ee54SJimmy Brisson 331110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 332110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 333110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 334110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 335110ee433SJimmy Brisson 336f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 337f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 338f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 339bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1) 340f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 341f5478dedSAntonio Nino Diaz 342f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 343f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 344f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 345f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 346f5478dedSAntonio Nino Diaz 347f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 348f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 349f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 350f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 351bff074ddSJavier Almansa Sobrino #define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2) 352f5478dedSAntonio Nino Diaz 3536cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3546cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3556cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3566cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 3576cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 3586cac724dSjohpow01 359a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 360a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 361a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0) 362a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1) 363a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2) 364a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3) 365a83103c8SAlexei Fedorov 36637596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 36737596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 36837596fcbSDaniel Boulby 369cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 370cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 371cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1) 372cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0) 373cb4ec47bSjohpow01 3742559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3752559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 376cedfa04bSSathees Balya 377cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 378cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 379cedfa04bSSathees Balya 380d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 381d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 382d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 383d0ec1cc4Sjohpow01 38430f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 38530f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 38630f05b4fSManish Pandey 3872559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 3882559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 3892559b2c8SAntonio Nino Diaz 3906a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 3916a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 3926a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED ULL(0x0) 3936a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED ULL(0x1) 3946a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED ULL(0x2) 3956a0da736SJayanth Dodderi Chidanand 396d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 397d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 398d3331603SMark Brown 399062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 400062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 401062b6c6bSMark Brown 402062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 403062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 404062b6c6bSMark Brown 405062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 406062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 407062b6c6bSMark Brown 408062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 409062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 410062b6c6bSMark Brown 411d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 412d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 413d3331603SMark Brown 414f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 415f5478dedSAntonio Nino Diaz 4169fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4179fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4189fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4199fc59639SAlexei Fedorov 42030f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 42130f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 42230f05b4fSManish Pandey #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 42330f05b4fSManish Pandey 424b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 425b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 426b7e398d6SSoby Mathew 427ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 428ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 429ff86e0b4SJuan Pablo Conde 43030f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 43130f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 43230f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 43330f05b4fSManish Pandey 43430f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 43530f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 43630f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 43730f05b4fSManish Pandey 438ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1) 439ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0) 440ff86e0b4SJuan Pablo Conde 4414d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 4424d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 4434d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 4444d0b6632SMaksims Svecovs 4454d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 4464d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 4474d0b6632SMaksims Svecovs 4484d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 4494d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 4504d0b6632SMaksims Svecovs 4516503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 4526503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 4536503ff29SAndre Przywara 4540563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 4550563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 4560563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 4570563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 4580563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 4590563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 4600563ab08SAlexei Fedorov /* 4610563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 4620563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 4630563ab08SAlexei Fedorov */ 4640563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 465b7e398d6SSoby Mathew 466dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 467dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 468dbcc44a1SAlexei Fedorov 469dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 470dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 4710bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 47245007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0) 47345007acdSJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1) 47403d3c0d7SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2) 475dc78e62dSjohpow01 476f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 477f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 478f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 479f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 480f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 481f5478dedSAntonio Nino Diaz 482f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 483f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 484f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 485f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 486f5478dedSAntonio Nino Diaz 4873443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 4883443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 489a83103c8SAlexei Fedorov 490f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 491f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 492f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 493f5478dedSAntonio Nino Diaz 494f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 495f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 496f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 497f5478dedSAntonio Nino Diaz 498f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 499f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 500f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 501f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 502f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 503f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 504a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 505f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 506f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 507f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 508a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 509a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 510f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 511c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 512f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 513f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 514f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 515f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 516f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 517a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5185f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 519a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 520a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 521f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 522f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 523f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 524c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 525a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 526a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 527c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5285283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5299fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 5309fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 5319fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 532a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 533a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 534a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 535dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 53630f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 537a83103c8SAlexei Fedorov 538a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 539a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 540a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 541a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 542a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 543a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 544a83103c8SAlexei Fedorov /* 545a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 546a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 547a83103c8SAlexei Fedorov */ 548a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 549a83103c8SAlexei Fedorov 550a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 551a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 552a83103c8SAlexei Fedorov 553a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 554a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 555a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 556a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 557a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 558a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 559a83103c8SAlexei Fedorov /* 560a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 561a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 562a83103c8SAlexei Fedorov */ 563a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 564a83103c8SAlexei Fedorov 565a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 566a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 56737596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 56837596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 569a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 570a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 571a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 572a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 573a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 574a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 575a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 576f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 577f5478dedSAntonio Nino Diaz 578a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 579f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 580d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 581d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 582d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 58303d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 58403d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 585f5478dedSAntonio Nino Diaz 586f5478dedSAntonio Nino Diaz /* SCR definitions */ 587f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 58881c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 58981c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 59081c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 5916cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 5926cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 593062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 594d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 595ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 596688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 597cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 598dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT U(41) 599dc78e62dSjohpow01 #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 600a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 601a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6026cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 603d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 604d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 605d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 60677c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 607d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 608d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 609d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 610d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 611d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 612d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 613d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 614d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 615d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 616d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 617d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 618d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 619d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 620d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 621d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 622d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 623dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 624f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 625f5478dedSAntonio Nino Diaz 626f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 62712f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 62812f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 62912f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 630744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 631744ad974Sjohpow01 #define MDCR_SBRBE_MASK ULL(0x3) 63240ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 63340ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 634ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 6350063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 63612f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 637e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 63812f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 63912f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 64012f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 64112f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 642e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 643e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 644f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 645ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 646ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 647ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 648f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 649ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 65099506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 651ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 652ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 653ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 65433815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 655f5478dedSAntonio Nino Diaz 656f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 6570063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 658c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT (U(1) << 26) 65940ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 66040ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 661c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT (U(1) << 23) 662e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 663c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT (U(1) << 17) 664f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 665f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 666f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 667f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 668f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 669f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 670f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 671f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 672f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 673f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 674c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK U(0x1f) 675f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 676f5478dedSAntonio Nino Diaz 677f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 678f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 679f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 680f5478dedSAntonio Nino Diaz 681f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 682f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 683f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 684f5478dedSAntonio Nino Diaz 685f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 686f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 687f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 688f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 689f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 690f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 691f5478dedSAntonio Nino Diaz 692f5478dedSAntonio Nino Diaz /* HCR definitions */ 6935fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 69433b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 69533b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 6965fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 697f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 698f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 69945aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7005fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 701f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 702f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 703f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 7045fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 7055fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 706f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 707f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 708f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 709f5478dedSAntonio Nino Diaz 710f5478dedSAntonio Nino Diaz /* ISR definitions */ 711f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 712f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 713f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 714f5478dedSAntonio Nino Diaz 715f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 716f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 717f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 718f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 719f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 720f5478dedSAntonio Nino Diaz 721f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 722f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 723f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 724f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 725f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 726f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 727f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 728f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 729f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 730f5478dedSAntonio Nino Diaz 731f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 732f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 73333b9be6dSChris Kay #define TAM_SHIFT U(30) 73433b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 735f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 736dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 737f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 738f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 739dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 740dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 741f5478dedSAntonio Nino Diaz 742f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 743f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 744f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 74533b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 74633b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 747dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 748dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 749f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 750dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 751f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 752f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 753f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 754f5478dedSAntonio Nino Diaz 75528bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 75628bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 75728bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 75828bbbf3bSManish Pandey 759f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 760f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 761f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 762f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 763f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 76430f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 76530f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 76630f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 76730f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 768f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 769f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 770f5478dedSAntonio Nino Diaz 771f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 772f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 773f5478dedSAntonio Nino Diaz 774f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 775f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 776f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 777f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 778f5478dedSAntonio Nino Diaz 779f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 780f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 781f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 782f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 783f5478dedSAntonio Nino Diaz 784f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 785f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 786f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 787f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 78830f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 78977c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 790f5478dedSAntonio Nino Diaz 791b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 792b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 793b4292bc6SAlexei Fedorov 79430f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 79530f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 79637596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 79737596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 79837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 79937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 80030f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 80130f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 80230f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 80337596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 80430f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 80537596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 80637596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 80730f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 80830f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 80930f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 81030f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 811c250cc3bSJohn Tsichritzis 812f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 813f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 814f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 815f5478dedSAntonio Nino Diaz 816f5478dedSAntonio Nino Diaz /* 817f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 818f5478dedSAntonio Nino Diaz */ 819f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 820f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 821f5478dedSAntonio Nino Diaz 822f5478dedSAntonio Nino Diaz /* 823f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 824f5478dedSAntonio Nino Diaz */ 825f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 826f5478dedSAntonio Nino Diaz 827f5478dedSAntonio Nino Diaz /* 8281b491eeaSElyes Haouas * TCR definitions 829f5478dedSAntonio Nino Diaz */ 830f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 831f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 832f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 833f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 834f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 835f5478dedSAntonio Nino Diaz 836f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 837f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 838cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 839f5478dedSAntonio Nino Diaz 8406de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 8416de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 8426de6965bSAntonio Nino Diaz 843f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 844f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 845f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 846f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 847f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 848f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 849f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 850f5478dedSAntonio Nino Diaz 851f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 852f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 853f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 854f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 855f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 856f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 857f5478dedSAntonio Nino Diaz 858f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 859f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 860f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 861f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 862f5478dedSAntonio Nino Diaz 863f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 864f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 865f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 866f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 867f5478dedSAntonio Nino Diaz 868f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 869f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 870f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 871f5478dedSAntonio Nino Diaz 8726de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 8736de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 8746de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 8756de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 8766de6965bSAntonio Nino Diaz 8776de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 8786de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 8796de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 8806de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 8816de6965bSAntonio Nino Diaz 8826de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 8836de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 8846de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 8856de6965bSAntonio Nino Diaz 886f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 887f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 888f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 889f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 890f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 891f5478dedSAntonio Nino Diaz 8926de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 8936de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 8946de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 8956de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 8966de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 8976de6965bSAntonio Nino Diaz 898f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 899f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 900f5478dedSAntonio Nino Diaz 901f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 902f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 903f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 904f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 905f5478dedSAntonio Nino Diaz 906f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 907f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 908f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 909f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 910f5478dedSAntonio Nino Diaz 911f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 912f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 913b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 914f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 915f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 916f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 917f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 918f5478dedSAntonio Nino Diaz 919f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 920f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 921f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 922f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 923f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 924f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 925f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 926f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 927f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 928f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 929f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 930f5478dedSAntonio Nino Diaz 931f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 932f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 933f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 934f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 935f5478dedSAntonio Nino Diaz 936f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 937c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 938f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 939f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 940c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 941c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 942f5478dedSAntonio Nino Diaz 943f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 944c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 945f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 946f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 947f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 948c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 949c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 950f5478dedSAntonio Nino Diaz 951f5478dedSAntonio Nino Diaz /* 952f5478dedSAntonio Nino Diaz * TTBR Definitions 953f5478dedSAntonio Nino Diaz */ 954f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 955f5478dedSAntonio Nino Diaz 956f5478dedSAntonio Nino Diaz /* 957f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 958f5478dedSAntonio Nino Diaz */ 959f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 960f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 961f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 962f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 963f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 964f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 965f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 966f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 967f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 968f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 969f5478dedSAntonio Nino Diaz 970f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 971f5478dedSAntonio Nino Diaz 972f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 973f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 974f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 975f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 976f5478dedSAntonio Nino Diaz 977f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 978f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 979f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 980f5478dedSAntonio Nino Diaz 981dd4f0885SVarun Wadekar /* Physical timer control macros */ 982dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 983dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 984dd4f0885SVarun Wadekar 985f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 986f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 987f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 988f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 9891f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 9901f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 99130f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 992f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 993f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 994f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 995f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 996f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 997f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 998f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 999f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1000f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1001f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1002f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1003f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1004f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1005f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1006f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1007f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1008f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 10096d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1010f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1011f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1012f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1013f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1014f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1015f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1016f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1017f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1018f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 10191f461979SJustin Chadwell #define EC_BRK U(0x3c) 1020f5478dedSAntonio Nino Diaz 1021f5478dedSAntonio Nino Diaz /* 1022f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1023f5478dedSAntonio Nino Diaz * syndromes. 1024f5478dedSAntonio Nino Diaz */ 1025f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1026f5478dedSAntonio Nino Diaz 1027f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1028f5478dedSAntonio Nino Diaz 1029f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1030f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1031f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1032f5478dedSAntonio Nino Diaz 1033f5478dedSAntonio Nino Diaz /******************************************************************************* 1034f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1035f5478dedSAntonio Nino Diaz * instructions. 1036f5478dedSAntonio Nino Diaz ******************************************************************************/ 1037f5478dedSAntonio Nino Diaz 1038f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1039f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1040f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1041f5478dedSAntonio Nino Diaz 1042f5478dedSAntonio Nino Diaz /******************************************************************************* 1043f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1044f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1045f5478dedSAntonio Nino Diaz ******************************************************************************/ 1046f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1047f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1048f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1049f5478dedSAntonio Nino Diaz 1050f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1051f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1052f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1053f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1054f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1055f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1056f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1057f5478dedSAntonio Nino Diaz 1058f5478dedSAntonio Nino Diaz /******************************************************************************* 1059f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1060f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1061f5478dedSAntonio Nino Diaz ******************************************************************************/ 1062f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1063f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1064f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1065f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1066f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1067f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1068f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1069f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1070f5478dedSAntonio Nino Diaz 1071f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1072f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1073f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1074f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1075f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1076e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1077f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1078f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1079f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1080f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1081e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1082e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1083e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1084f5478dedSAntonio Nino Diaz 1085f5478dedSAntonio Nino Diaz /******************************************************************************* 1086f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1087f5478dedSAntonio Nino Diaz ******************************************************************************/ 1088f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1089f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1090f5478dedSAntonio Nino Diaz 1091f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1092f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1093f5478dedSAntonio Nino Diaz 1094f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1095f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1096f5478dedSAntonio Nino Diaz 1097f5478dedSAntonio Nino Diaz /******************************************************************************* 1098dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1099dc78e62dSjohpow01 ******************************************************************************/ 1100dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1101dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 1102dc78e62dSjohpow01 1103dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 110445007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 110545007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 110645007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED U(0x1) 110703d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 110803d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 110903d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED ULL(0x0) 111003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED ULL(0x1) 1111dc78e62dSjohpow01 1112dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1113dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 111403d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1115dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 111603d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1117dc78e62dSjohpow01 1118dc78e62dSjohpow01 /******************************************************************************* 1119f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1120f5478dedSAntonio Nino Diaz ******************************************************************************/ 1121f5478dedSAntonio Nino Diaz /* 1122f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1123f5478dedSAntonio Nino Diaz */ 1124f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1125f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1126f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1127f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1128f5478dedSAntonio Nino Diaz 1129f5478dedSAntonio Nino Diaz /* 1130f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1131f5478dedSAntonio Nino Diaz * 1132f5478dedSAntonio Nino Diaz * Cache Policy 1133f5478dedSAntonio Nino Diaz * WT: Write Through 1134f5478dedSAntonio Nino Diaz * WB: Write Back 1135f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1136f5478dedSAntonio Nino Diaz * 1137f5478dedSAntonio Nino Diaz * Transient Hint 1138f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1139f5478dedSAntonio Nino Diaz * TR: Transient 1140f5478dedSAntonio Nino Diaz * 1141f5478dedSAntonio Nino Diaz * Allocation Policy 1142f5478dedSAntonio Nino Diaz * RA: Read Allocate 1143f5478dedSAntonio Nino Diaz * WA: Write Allocate 1144f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1145f5478dedSAntonio Nino Diaz * NA: No Allocation 1146f5478dedSAntonio Nino Diaz */ 1147f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1148f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1149f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1150f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1151f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1152f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1153f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1154f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1155f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1156f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1157f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1158f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1159f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1160f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1161f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1162f5478dedSAntonio Nino Diaz 1163f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1164f5478dedSAntonio Nino Diaz 1165f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1166f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1167f5478dedSAntonio Nino Diaz 1168f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1169f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1170f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 1171f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 1172f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 1173f5478dedSAntonio Nino Diaz 1174f5478dedSAntonio Nino Diaz /******************************************************************************* 1175f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1176f5478dedSAntonio Nino Diaz ******************************************************************************/ 1177f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1178f5478dedSAntonio Nino Diaz 1179f5478dedSAntonio Nino Diaz /******************************************************************************* 1180ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1181f5478dedSAntonio Nino Diaz ******************************************************************************/ 1182f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1183f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1184f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1185f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1186f5478dedSAntonio Nino Diaz 11879448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 11889448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1189f5478dedSAntonio Nino Diaz /******************************************************************************* 1190873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1191f5478dedSAntonio Nino Diaz ******************************************************************************/ 1192f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1193f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1194f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1195f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1196f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1197f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1198f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1199f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1200f5478dedSAntonio Nino Diaz 1201f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1202f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1203f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1204f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1205f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1206f5478dedSAntonio Nino Diaz 1207f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1208f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1209f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1210f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1211f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1212f5478dedSAntonio Nino Diaz 1213f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1214f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1215f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1216f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1217f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1218f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1219f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1220f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1221f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1222f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1223f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1224f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1225f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1226f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1227f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1228f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1229f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1230f5478dedSAntonio Nino Diaz 1231f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1232f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1233f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1234f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1235f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1236f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1237f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1238f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1239f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1240f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1241f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1242f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1243f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1244f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1245f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1246f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1247f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1248f5478dedSAntonio Nino Diaz 124933b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 125033b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 125133b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 125233b9be6dSChris Kay 125333b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 125433b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 125533b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 125633b9be6dSChris Kay 125733b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 125833b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 125933b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 126033b9be6dSChris Kay 126133b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 126233b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 126333b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 126433b9be6dSChris Kay 1265f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1266f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1267f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1268f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1269f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1270f3ccf036SAlexei Fedorov 1271f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 127281e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 127381e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1274f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1275f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1276f5478dedSAntonio Nino Diaz 1277f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1278f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1279edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1280537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1281edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1282537fa859SLouis Mayencourt 1283537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1284537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1285f5478dedSAntonio Nino Diaz 1286f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1287f5478dedSAntonio Nino Diaz 1288f5478dedSAntonio Nino Diaz /******************************************************************************* 1289873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1290873d4241Sjohpow01 ******************************************************************************/ 1291873d4241Sjohpow01 1292873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1293873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1294873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1295873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1296873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1297873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1298873d4241Sjohpow01 1299873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 130033b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 130133b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1302873d4241Sjohpow01 1303873d4241Sjohpow01 /* 1304873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1305873d4241Sjohpow01 * event counters. 1306873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1307873d4241Sjohpow01 */ 1308873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1309873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1310873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1311873d4241Sjohpow01 1312873d4241Sjohpow01 /* 1313873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1314873d4241Sjohpow01 * counters. 1315873d4241Sjohpow01 */ 1316873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1317873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1318873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1319873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1320873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1321873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1322873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1323873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1324873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1325873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1326873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1327873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1328873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1329873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1330873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1331873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1332873d4241Sjohpow01 1333873d4241Sjohpow01 /******************************************************************************* 133481c272b3SZelalem Aweke * Realm management extension register definitions 133581c272b3SZelalem Aweke ******************************************************************************/ 133681c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 133781c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 133881c272b3SZelalem Aweke 133978f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 134078f56ee7SAndre Przywara 134181c272b3SZelalem Aweke /******************************************************************************* 1342f5478dedSAntonio Nino Diaz * RAS system registers 1343f5478dedSAntonio Nino Diaz ******************************************************************************/ 1344f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1345f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1346f5478dedSAntonio Nino Diaz 1347f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1348f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1349f5478dedSAntonio Nino Diaz 1350f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1351f5478dedSAntonio Nino Diaz 1352f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1353f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1354f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1355f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1356f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1357f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1358f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1359f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1360f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1361f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1362f5478dedSAntonio Nino Diaz 1363af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1364af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1365f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1366f5478dedSAntonio Nino Diaz 1367f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1368f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1369f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1370f5478dedSAntonio Nino Diaz 1371f5478dedSAntonio Nino Diaz /******************************************************************************* 1372f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1373f5478dedSAntonio Nino Diaz ******************************************************************************/ 13745283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 13755283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 13765283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 13775283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 13785283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 13795283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 13805283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 13815283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1382f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 13835283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1384f5478dedSAntonio Nino Diaz 1385f5478dedSAntonio Nino Diaz /******************************************************************************* 1386f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1387f5478dedSAntonio Nino Diaz ******************************************************************************/ 1388f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1389f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1390f5478dedSAntonio Nino Diaz 13918074448fSJohn Tsichritzis /******************************************************************************* 13928074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 13938074448fSJohn Tsichritzis ******************************************************************************/ 13948074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 13958074448fSJohn Tsichritzis 13969dd94382SJustin Chadwell /******************************************************************************* 13979dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 13989dd94382SJustin Chadwell ******************************************************************************/ 13999dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 14009dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 14019dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 14029dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 14039dd94382SJustin Chadwell 14049cf7f355SMadhukar Pappireddy /******************************************************************************* 14051ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 14061ae75529SAndre Przywara ******************************************************************************/ 14071ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 14081ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 14091ae75529SAndre Przywara 14101ae75529SAndre Przywara /******************************************************************************* 1411cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1412cb4ec47bSjohpow01 ******************************************************************************/ 1413cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1414ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1415ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1416ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1417ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1418ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1419ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1420ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1421cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1422cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1423cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1424cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1425cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1426ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1427cb4ec47bSjohpow01 1428cb4ec47bSjohpow01 /******************************************************************************* 14294a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 14304a530b4cSJuan Pablo Conde ******************************************************************************/ 14314a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 14324a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 14334a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 14344a530b4cSJuan Pablo Conde 14354a530b4cSJuan Pablo Conde /******************************************************************************* 1436d3331603SMark Brown * FEAT_TCR2 - Extended Translation Control Register 1437d3331603SMark Brown ******************************************************************************/ 1438d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1439d3331603SMark Brown 1440d3331603SMark Brown /******************************************************************************* 1441062b6c6bSMark Brown * Permission indirection and overlay 1442062b6c6bSMark Brown ******************************************************************************/ 1443062b6c6bSMark Brown 1444062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1445062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1446062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1447062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1448062b6c6bSMark Brown 1449062b6c6bSMark Brown /******************************************************************************* 1450688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1451688ab57bSMark Brown ******************************************************************************/ 1452688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1453688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 145430f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 145530f05b4fSManish Pandey 145630f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1457688ab57bSMark Brown 1458688ab57bSMark Brown /******************************************************************************* 14599cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 14609cf7f355SMadhukar Pappireddy ******************************************************************************/ 14619cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 14629cf7f355SMadhukar Pappireddy 14639cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 14649cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 14659cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 14669cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1467278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 14689cf7f355SMadhukar Pappireddy 146968120783SChris Kay /******************************************************************************* 147068120783SChris Kay * Definitions for CPU Power/Performance Management registers 147168120783SChris Kay ******************************************************************************/ 147268120783SChris Kay 147368120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 147468120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT UINT64_C(0) 147568120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK UINT64_C(0x1) 147668120783SChris Kay 147768120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 147868120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT UINT64_C(0) 147968120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK UINT64_C(0x1) 148068120783SChris Kay 1481387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1482387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1483387b8801SAndre Przywara 1484f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1485