xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 387b8801f956204b2970a5b65de0f9ad6821a4b7)
1f5478dedSAntonio Nino Diaz /*
2ed804406SRohit Mathew  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
27f5478dedSAntonio Nino Diaz /*******************************************************************************
28f5478dedSAntonio Nino Diaz  * MPIDR macros
29f5478dedSAntonio Nino Diaz  ******************************************************************************/
30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
48f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
50f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
52f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
54f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55f5478dedSAntonio Nino Diaz /*
56f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
58f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
59f5478dedSAntonio Nino Diaz  */
60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
61f5478dedSAntonio Nino Diaz 
62f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
63f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67f5478dedSAntonio Nino Diaz 
68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
69f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz /*
72f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
73f5478dedSAntonio Nino Diaz  * indicate an error.
74f5478dedSAntonio Nino Diaz  */
75f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
76f5478dedSAntonio Nino Diaz 
77f5478dedSAntonio Nino Diaz /*******************************************************************************
78f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
79f5478dedSAntonio Nino Diaz  ******************************************************************************/
80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
82dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
85f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
87f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
88f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
89f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
91f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
92f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
93f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
94f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
95f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
96f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
97f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
98f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
99f5478dedSAntonio Nino Diaz 
100f5478dedSAntonio Nino Diaz /*******************************************************************************
10128f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
10228f39f02SMax Shvetsov  ******************************************************************************/
10328f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
10428f39f02SMax Shvetsov #define HAFGRTR_EL2		S3_4_C3_C1_6
10528f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
10628f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
10728f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
10828f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
10928f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
11028f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
11128f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
112e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
113e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
114e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
115e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
116e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
117e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
118e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
119e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
12028f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
1212825946eSMax Shvetsov #define TRFCR_EL2		S3_4_C1_C2_1
1222825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1232825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
124ea735bf5SAndre Przywara #define CONTEXTIDR_EL2		S3_4_C13_C0_1
125ea735bf5SAndre Przywara #define TTBR1_EL2		S3_4_C2_C0_1
12628f39f02SMax Shvetsov 
12728f39f02SMax Shvetsov /*******************************************************************************
128f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
129f5478dedSAntonio Nino Diaz  ******************************************************************************/
130f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
131e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
132f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
133f5478dedSAntonio Nino Diaz 
134f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
135f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
136f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
137f5478dedSAntonio Nino Diaz 
138f5478dedSAntonio Nino Diaz /*******************************************************************************
139f5478dedSAntonio Nino Diaz  * System register bit definitions
140f5478dedSAntonio Nino Diaz  ******************************************************************************/
141f5478dedSAntonio Nino Diaz /* CLIDR definitions */
142f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
143f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
144ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
145f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
146f5478dedSAntonio Nino Diaz 
147f5478dedSAntonio Nino Diaz /* CSSELR definitions */
148f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
149f5478dedSAntonio Nino Diaz 
150f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
151f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
152f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
153bd393704SAmbroise Vincent #if ERRATA_A53_827319
154bd393704SAmbroise Vincent #define DCCSW			DCCISW
155bd393704SAmbroise Vincent #else
156f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
157bd393704SAmbroise Vincent #endif
158f5478dedSAntonio Nino Diaz 
159f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1646a0da736SJayanth Dodderi Chidanand 
165f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
166f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
167873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED		U(0x0)
1686a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
169873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1706a0da736SJayanth Dodderi Chidanand 
171f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1726a0da736SJayanth Dodderi Chidanand 
173e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
174e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
175e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1766a0da736SJayanth Dodderi Chidanand 
177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
1796a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_SVE_SUPPORTED		ULL(0x1)
1800c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
1816a0da736SJayanth Dodderi Chidanand 
1820376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
183db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
1846a0da736SJayanth Dodderi Chidanand 
185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
1876a0da736SJayanth Dodderi Chidanand 
188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
190f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
191f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED		U(1)
1926a0da736SJayanth Dodderi Chidanand 
193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
194f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
195f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
1966a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_CSV2_2_SUPPORTED		ULL(0x2)
1976a0da736SJayanth Dodderi Chidanand 
19881c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
19981c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
20081c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
20181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
20281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_V1			U(1)
203f5478dedSAntonio Nino Diaz 
2046a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2056a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2066a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_NOT_SUPPORTED		ULL(0x0)
2076a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2086a0da736SJayanth Dodderi Chidanand 
209e290a8fcSAlexei Fedorov /* Exception level handling */
210f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
211f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
212f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
213f5478dedSAntonio Nino Diaz 
2142031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2152031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2162031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2172031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
2182031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2195de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2205de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2215de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
2225de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
2232031d616SManish V Badarkhe 
224e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
225e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
226e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
2276a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_SUPPORTED	ULL(0x1)
2286a0da736SJayanth Dodderi Chidanand #define ID_AA64DFR0_SPE_NOT_SUPPORTED   ULL(0x0)
229f5478dedSAntonio Nino Diaz 
230813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
231813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
232813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
233813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
234813524eaSManish V Badarkhe 
2350063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2360063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2370063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2380063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
2390063dd17SJavier Almansa Sobrino 
240744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
241744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
242744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
243744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SUPPORTED	ULL(1)
244744ad974Sjohpow01 
2457c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2467c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2477c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2487c802c71STomas Pilar 
249f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2505283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2516a0da736SJayanth Dodderi Chidanand 
252f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2535283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
254f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2555283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
2566a0da736SJayanth Dodderi Chidanand 
257f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
2585283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
259f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
2605283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
261f5478dedSAntonio Nino Diaz 
2626a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
2636a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
2646a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SUPPORTED	ULL(0x1)
2656a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_NOT_SUPPORTED	ULL(0x0)
2666a0da736SJayanth Dodderi Chidanand 
2679ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
2689ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
2699ff5f754SJuan Pablo Conde 
2709ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
2719ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
2729ff5f754SJuan Pablo Conde 
2739ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
2749ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
2759ff5f754SJuan Pablo Conde 
2762559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
2772559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
2782559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
2792559b2c8SAntonio Nino Diaz 
280f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
281f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
282f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
283f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
284f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
285f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
286f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
287f5478dedSAntonio Nino Diaz 
28829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
28929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
29029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
29129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
29229d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
29329d0ee54SJimmy Brisson 
294110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
295110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
296110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
297110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
298110ee433SJimmy Brisson 
299f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
300f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
301f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
302f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
303f5478dedSAntonio Nino Diaz 
304f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
305f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
306f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
307f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
308f5478dedSAntonio Nino Diaz 
309f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
310f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
311f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
312f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
313f5478dedSAntonio Nino Diaz 
3146cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3156cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3166cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
3176cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
3186cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
3196cac724dSjohpow01 
320a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
321a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
322a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
323a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
324a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
325a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
326a83103c8SAlexei Fedorov 
32737596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
32837596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
32937596fcbSDaniel Boulby 
330cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
331cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
332cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SUPPORTED		ULL(0x1)
333cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED	ULL(0x0)
334cb4ec47bSjohpow01 
3352559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3362559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
337cedfa04bSSathees Balya 
338cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
339cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
340cedfa04bSSathees Balya 
341d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
342d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
343d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
344d0ec1cc4Sjohpow01 
3452559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3462559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3472559b2c8SAntonio Nino Diaz 
3486a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3496a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
3506a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED	ULL(0x0)
3516a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SUPPORTED		ULL(0x1)
3526a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV2_SUPPORTED		ULL(0x2)
3536a0da736SJayanth Dodderi Chidanand 
354d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
355d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
356d3331603SMark Brown 
357d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
358d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
359d3331603SMark Brown 
360f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
361f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
362f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
363f5478dedSAntonio Nino Diaz 
364f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
365f5478dedSAntonio Nino Diaz 
3669fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
3679fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
3689fc59639SAlexei Fedorov 
3699fc59639SAlexei Fedorov #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
3709fc59639SAlexei Fedorov 
371b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
372b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
373b7e398d6SSoby Mathew 
374ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
375ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
376ff86e0b4SJuan Pablo Conde 
377ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED	ULL(0x1)
378ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED	ULL(0x0)
379ff86e0b4SJuan Pablo Conde 
3800563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
3810563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
3820563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
3830563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
3840563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
3850563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
3860563ab08SAlexei Fedorov /*
3870563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
3880563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
3890563ab08SAlexei Fedorov  */
3900563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
391b7e398d6SSoby Mathew 
392dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
393dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
394dbcc44a1SAlexei Fedorov 
395dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT	U(24)
396dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK	ULL(0xf)
397dc78e62dSjohpow01 
398f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
399f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
400f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
401f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
402f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
403f5478dedSAntonio Nino Diaz 
404f5478dedSAntonio Nino Diaz /* SCTLR definitions */
405f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
406f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
407f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
408f5478dedSAntonio Nino Diaz 
4093443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4103443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
411a83103c8SAlexei Fedorov 
412f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
413f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
414f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
415f5478dedSAntonio Nino Diaz 
416f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
417f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
418f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
419f5478dedSAntonio Nino Diaz 
420f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
421f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
422f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
423f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
424f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
425f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
426a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
427f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
428f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
429f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
430a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
431a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
432f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
433c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
434f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
435f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
436f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
437f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
438f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
439a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
4405f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
441a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
442a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
443f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
444f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
445f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
446c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
447a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
448a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
449c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
4505283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
4519fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
4529fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
4539fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
454a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
455a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
456a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
457dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
458a83103c8SAlexei Fedorov 
459a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
460a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
461a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
462a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
463a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
464a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
465a83103c8SAlexei Fedorov /*
466a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
467a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
468a83103c8SAlexei Fedorov  */
469a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
470a83103c8SAlexei Fedorov 
471a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
472a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
473a83103c8SAlexei Fedorov 
474a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
475a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
476a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
477a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
478a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
479a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
480a83103c8SAlexei Fedorov /*
481a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
482a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
483a83103c8SAlexei Fedorov  */
484a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
485a83103c8SAlexei Fedorov 
486a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
487a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
48837596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
48937596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
490a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
491a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
492a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
493a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
494a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
495a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
496a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
497f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
498f5478dedSAntonio Nino Diaz 
499a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
500f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
501d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
502d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
503d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
504f5478dedSAntonio Nino Diaz 
505f5478dedSAntonio Nino Diaz /* SCR definitions */
506f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
50781c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
50881c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
50981c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
5106cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
5116cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
512d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
513ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
514cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
515dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
516dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
517a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
518a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
5196cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
520d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
521d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
522d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
52377c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
524d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
525d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
526d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
527d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
528d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
529d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
530d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
531d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
532d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
533d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
534d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
535d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
536d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
537d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
538d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
539d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
540dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
541f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
542f5478dedSAntonio Nino Diaz 
543f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
54412f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
54512f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
54612f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
547744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
548744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
54940ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
55040ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
55140ff9074SManish V Badarkhe #define MDCR_NSTBE		(ULL(1) << 26)
5520063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
55312f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
554e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
55512f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
55612f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
55712f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
55812f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
559e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
560e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
561f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
562ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
563ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
564ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
565f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
566ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
567ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
568ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
569ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
570ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL	ULL(0x0)
571f5478dedSAntonio Nino Diaz 
572f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
5730063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
574e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP		(U(1) << 26)
57540ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
57640ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
577e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD		(U(1) << 23)
578e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
579e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD		(U(1) << 17)
580f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
581f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
582f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
583f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
584f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
585f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
586f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
587f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
588f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
589f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
590f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
591f5478dedSAntonio Nino Diaz 
592f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
593f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
594f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
595f5478dedSAntonio Nino Diaz 
596f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
597f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
598f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
599f5478dedSAntonio Nino Diaz 
600f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
601f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
602f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
603f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
604f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
605f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
606f5478dedSAntonio Nino Diaz 
607f5478dedSAntonio Nino Diaz /* HCR definitions */
6085fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
60933b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
61033b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
6115fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
612f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
613f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
61445aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
6155fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
616f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
617f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
618f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
6195fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
6205fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
621f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
622f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
623f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
624f5478dedSAntonio Nino Diaz 
625f5478dedSAntonio Nino Diaz /* ISR definitions */
626f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
627f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
628f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
629f5478dedSAntonio Nino Diaz 
630f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
631f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
632f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
633f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
634f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
635f5478dedSAntonio Nino Diaz 
636f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
637f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
638f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
639f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
640f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
641f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
642f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
643f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
644f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
645f5478dedSAntonio Nino Diaz 
646f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
647f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
64833b9be6dSChris Kay #define TAM_SHIFT		U(30)
64933b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
650f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
651dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
652f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
653f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
654dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
655dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
656f5478dedSAntonio Nino Diaz 
657f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
658f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
659f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
66033b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
66133b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
662dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
663dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
664f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
665dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
666f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
667f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
668f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
669f5478dedSAntonio Nino Diaz 
67028bbbf3bSManish Pandey /* VTCR_EL2 definitions */
67128bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
67228bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
67328bbbf3bSManish Pandey 
674f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
675f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
676f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
677f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
678f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
679f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
680f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
681f5478dedSAntonio Nino Diaz 
682f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
683f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
684f5478dedSAntonio Nino Diaz 
685f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
686f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
687f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
688f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
689f5478dedSAntonio Nino Diaz 
690f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
691f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
692f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
693f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
694f5478dedSAntonio Nino Diaz 
695f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
696f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
697f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
698f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
69977c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
700f5478dedSAntonio Nino Diaz 
701b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
702b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
703b4292bc6SAlexei Fedorov 
70437596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12)
70537596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
70637596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
70737596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
70837596fcbSDaniel Boulby 
70937596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
71037596fcbSDaniel Boulby 
71137596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
71237596fcbSDaniel Boulby 
71337596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
714c250cc3bSJohn Tsichritzis 
715f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
716f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
717f5478dedSAntonio Nino Diaz 
718f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
719f5478dedSAntonio Nino Diaz 
720f5478dedSAntonio Nino Diaz /*
721f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
722f5478dedSAntonio Nino Diaz  */
723f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
724f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
725f5478dedSAntonio Nino Diaz 
726f5478dedSAntonio Nino Diaz /*
727f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
728f5478dedSAntonio Nino Diaz  */
729f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
730f5478dedSAntonio Nino Diaz 
731f5478dedSAntonio Nino Diaz /*
732f5478dedSAntonio Nino Diaz  * TCR defintions
733f5478dedSAntonio Nino Diaz  */
734f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
735f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
736f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
737f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
738f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
739f5478dedSAntonio Nino Diaz 
740f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
741f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
742cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
743f5478dedSAntonio Nino Diaz 
7446de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
7456de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
7466de6965bSAntonio Nino Diaz 
747f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
748f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
749f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
750f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
751f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
752f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
753f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
754f5478dedSAntonio Nino Diaz 
755f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
756f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
757f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
758f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
759f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
760f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
761f5478dedSAntonio Nino Diaz 
762f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
763f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
764f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
765f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
766f5478dedSAntonio Nino Diaz 
767f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
768f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
769f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
770f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
771f5478dedSAntonio Nino Diaz 
772f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
773f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
774f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
775f5478dedSAntonio Nino Diaz 
7766de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
7776de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
7786de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
7796de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
7806de6965bSAntonio Nino Diaz 
7816de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
7826de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
7836de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
7846de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
7856de6965bSAntonio Nino Diaz 
7866de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
7876de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
7886de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
7896de6965bSAntonio Nino Diaz 
790f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
791f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
792f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
793f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
794f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
795f5478dedSAntonio Nino Diaz 
7966de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
7976de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
7986de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
7996de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
8006de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
8016de6965bSAntonio Nino Diaz 
802f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
803f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
804f5478dedSAntonio Nino Diaz 
805f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
806f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
807f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
808f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
809f5478dedSAntonio Nino Diaz 
810f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
811f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
812f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
813f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
814f5478dedSAntonio Nino Diaz 
815f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
816f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
817b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
818f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
819f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
820f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
821f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
822f5478dedSAntonio Nino Diaz 
823f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
824f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
825f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
826f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
827f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
828f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
829f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
830f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
831f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
832f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
833f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
834f5478dedSAntonio Nino Diaz 
835f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
836f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
837f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
838f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
839f5478dedSAntonio Nino Diaz 
840f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
841c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
842f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
843f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
844c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
845c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
846f5478dedSAntonio Nino Diaz 
847f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
848c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
849f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
850f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
851f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
852c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
853c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
854f5478dedSAntonio Nino Diaz 
855f5478dedSAntonio Nino Diaz /*
856f5478dedSAntonio Nino Diaz  * TTBR Definitions
857f5478dedSAntonio Nino Diaz  */
858f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
859f5478dedSAntonio Nino Diaz 
860f5478dedSAntonio Nino Diaz /*
861f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
862f5478dedSAntonio Nino Diaz  */
863f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
864f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
865f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
866f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
867f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
868f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
869f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
870f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
871f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
872f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
873f5478dedSAntonio Nino Diaz 
874f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
875f5478dedSAntonio Nino Diaz 
876f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
877f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
878f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
879f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
880f5478dedSAntonio Nino Diaz 
881f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
882f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
883f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
884f5478dedSAntonio Nino Diaz 
885dd4f0885SVarun Wadekar /* Physical timer control macros */
886dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
887dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
888dd4f0885SVarun Wadekar 
889f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
890f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
891f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
892f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
8931f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
8941f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
895f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
896f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
897f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
898f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
899f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
900f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
901f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
902f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
903f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
904f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
905f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
906f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
907f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
908f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
909f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
910f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
911f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
912f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
913f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
914f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
915f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
916f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
917f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
918f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
919f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
920f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
9211f461979SJustin Chadwell #define EC_BRK				U(0x3c)
922f5478dedSAntonio Nino Diaz 
923f5478dedSAntonio Nino Diaz /*
924f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
925f5478dedSAntonio Nino Diaz  * syndromes.
926f5478dedSAntonio Nino Diaz  */
927f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
928f5478dedSAntonio Nino Diaz 
929f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
930f5478dedSAntonio Nino Diaz 
931f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
932f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
933f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
934f5478dedSAntonio Nino Diaz 
935f5478dedSAntonio Nino Diaz /*******************************************************************************
936f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
937f5478dedSAntonio Nino Diaz  * instructions.
938f5478dedSAntonio Nino Diaz  ******************************************************************************/
939f5478dedSAntonio Nino Diaz 
940f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
941f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
942f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
943f5478dedSAntonio Nino Diaz 
944f5478dedSAntonio Nino Diaz /*******************************************************************************
945f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
946f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
947f5478dedSAntonio Nino Diaz  ******************************************************************************/
948f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
949f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
950f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
951f5478dedSAntonio Nino Diaz 
952f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
953f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
954f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
955f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
956f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
957f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
958f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
959f5478dedSAntonio Nino Diaz 
960f5478dedSAntonio Nino Diaz /*******************************************************************************
961f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
962f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
963f5478dedSAntonio Nino Diaz  ******************************************************************************/
964f5478dedSAntonio Nino Diaz /* Physical Count register. */
965f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
966f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
967f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
968f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
969f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
970f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
971f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
972f5478dedSAntonio Nino Diaz 
973f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
974f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
975f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
976f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
977f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
978e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
979f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
980f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
981f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
982f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
983e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
984e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
985e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
986f5478dedSAntonio Nino Diaz 
987f5478dedSAntonio Nino Diaz /*******************************************************************************
988f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
989f5478dedSAntonio Nino Diaz  ******************************************************************************/
990f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
991f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
992f5478dedSAntonio Nino Diaz 
993f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
994f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
995f5478dedSAntonio Nino Diaz 
996f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
997f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
998f5478dedSAntonio Nino Diaz 
999f5478dedSAntonio Nino Diaz /*******************************************************************************
1000dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
1001dc78e62dSjohpow01  ******************************************************************************/
1002dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1003dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1004dc78e62dSjohpow01 
1005dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
1006dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1_FA64_BIT	(UL(1) << 63)
1007dc78e62dSjohpow01 
1008dc78e62dSjohpow01 /* SMCR_ELx definitions */
1009dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
1010dc78e62dSjohpow01 #define SMCR_ELX_LEN_MASK		U(0x1ff)
1011dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
1012dc78e62dSjohpow01 
1013dc78e62dSjohpow01 /*******************************************************************************
1014f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1015f5478dedSAntonio Nino Diaz  ******************************************************************************/
1016f5478dedSAntonio Nino Diaz /*
1017f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1018f5478dedSAntonio Nino Diaz  */
1019f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1020f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1021f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1022f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1023f5478dedSAntonio Nino Diaz 
1024f5478dedSAntonio Nino Diaz /*
1025f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1026f5478dedSAntonio Nino Diaz  *
1027f5478dedSAntonio Nino Diaz  * Cache Policy
1028f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1029f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1030f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1031f5478dedSAntonio Nino Diaz  *
1032f5478dedSAntonio Nino Diaz  * Transient Hint
1033f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1034f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1035f5478dedSAntonio Nino Diaz  *
1036f5478dedSAntonio Nino Diaz  * Allocation Policy
1037f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1038f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1039f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1040f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1041f5478dedSAntonio Nino Diaz  */
1042f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1043f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1044f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1045f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1046f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1047f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1048f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1049f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1050f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1051f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1052f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1053f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1054f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1055f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1056f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1057f5478dedSAntonio Nino Diaz 
1058f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1059f5478dedSAntonio Nino Diaz 
1060f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1061f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1062f5478dedSAntonio Nino Diaz 
1063f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1064f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1065f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1066f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT	U(12)
1067f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1068f5478dedSAntonio Nino Diaz 
1069f5478dedSAntonio Nino Diaz /*******************************************************************************
1070f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1071f5478dedSAntonio Nino Diaz  ******************************************************************************/
1072f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1073f5478dedSAntonio Nino Diaz 
1074f5478dedSAntonio Nino Diaz /*******************************************************************************
1075ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1076f5478dedSAntonio Nino Diaz  ******************************************************************************/
1077f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1078f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1079f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1080f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1081f5478dedSAntonio Nino Diaz 
10829448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
10839448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1084f5478dedSAntonio Nino Diaz /*******************************************************************************
1085873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1086f5478dedSAntonio Nino Diaz  ******************************************************************************/
1087f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1088f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1089f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1090f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1091f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1092f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1093f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1094f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1095f5478dedSAntonio Nino Diaz 
1096f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1097f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1098f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1099f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1100f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1101f5478dedSAntonio Nino Diaz 
1102f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1103f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1104f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1105f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1106f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1107f5478dedSAntonio Nino Diaz 
1108f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1109f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1110f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1111f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1112f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1113f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1114f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1115f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1116f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1117f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1118f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1119f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1120f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1121f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1122f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1123f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1124f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1125f5478dedSAntonio Nino Diaz 
1126f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1127f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1128f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1129f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1130f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1131f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1132f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1133f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1134f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1135f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1136f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1137f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1138f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1139f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1140f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1141f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1142f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1143f5478dedSAntonio Nino Diaz 
114433b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
114533b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
114633b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
114733b9be6dSChris Kay 
114833b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
114933b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
115033b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
115133b9be6dSChris Kay 
115233b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
115333b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
115433b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
115533b9be6dSChris Kay 
115633b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
115733b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
115833b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
115933b9be6dSChris Kay 
1160f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1161f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1162f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1163f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1164f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1165f3ccf036SAlexei Fedorov 
1166f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
116781e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
116881e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1169f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1170f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1171f5478dedSAntonio Nino Diaz 
1172f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1173f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1174537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1175537fa859SLouis Mayencourt 
1176537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1177537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1178f5478dedSAntonio Nino Diaz 
1179f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1180f5478dedSAntonio Nino Diaz 
1181f5478dedSAntonio Nino Diaz /*******************************************************************************
1182873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1183873d4241Sjohpow01  ******************************************************************************/
1184873d4241Sjohpow01 
1185873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1186873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1187873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1188873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1189873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1190873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1191873d4241Sjohpow01 
1192873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
119333b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
119433b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1195873d4241Sjohpow01 
1196873d4241Sjohpow01 /*
1197873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1198873d4241Sjohpow01  * event counters.
1199873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1200873d4241Sjohpow01  */
1201873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1202873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1203873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1204873d4241Sjohpow01 
1205873d4241Sjohpow01 /*
1206873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1207873d4241Sjohpow01  * counters.
1208873d4241Sjohpow01  */
1209873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1210873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1211873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1212873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1213873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1214873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1215873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1216873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1217873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1218873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1219873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1220873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1221873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1222873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1223873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1224873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1225873d4241Sjohpow01 
1226873d4241Sjohpow01 /*******************************************************************************
122781c272b3SZelalem Aweke  * Realm management extension register definitions
122881c272b3SZelalem Aweke  ******************************************************************************/
122981c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
123081c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
123181c272b3SZelalem Aweke 
123281c272b3SZelalem Aweke /*******************************************************************************
1233f5478dedSAntonio Nino Diaz  * RAS system registers
1234f5478dedSAntonio Nino Diaz  ******************************************************************************/
1235f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1236f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1237f5478dedSAntonio Nino Diaz 
1238f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1239f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1240f5478dedSAntonio Nino Diaz 
1241f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1242f5478dedSAntonio Nino Diaz 
1243f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1244f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1245f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1246f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1247f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1248f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1249f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1250f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1251f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1252f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1253f5478dedSAntonio Nino Diaz 
1254af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1255af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1256f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1257f5478dedSAntonio Nino Diaz 
1258f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1259f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1260f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1261f5478dedSAntonio Nino Diaz 
1262f5478dedSAntonio Nino Diaz /*******************************************************************************
1263f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1264f5478dedSAntonio Nino Diaz  ******************************************************************************/
12655283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
12665283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
12675283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
12685283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
12695283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
12705283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
12715283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
12725283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1273f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
12745283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1275f5478dedSAntonio Nino Diaz 
1276f5478dedSAntonio Nino Diaz /*******************************************************************************
1277f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1278f5478dedSAntonio Nino Diaz  ******************************************************************************/
1279f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1280f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1281f5478dedSAntonio Nino Diaz 
12828074448fSJohn Tsichritzis /*******************************************************************************
12838074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
12848074448fSJohn Tsichritzis  ******************************************************************************/
12858074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
12868074448fSJohn Tsichritzis 
12879dd94382SJustin Chadwell /*******************************************************************************
12889dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
12899dd94382SJustin Chadwell  ******************************************************************************/
12909dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
12919dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
12929dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
12939dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
12949dd94382SJustin Chadwell 
12959cf7f355SMadhukar Pappireddy /*******************************************************************************
12961ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
12971ae75529SAndre Przywara  ******************************************************************************/
12981ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
12991ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
13001ae75529SAndre Przywara 
13011ae75529SAndre Przywara /*******************************************************************************
1302cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1303cb4ec47bSjohpow01  ******************************************************************************/
1304cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1305cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1306cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1307cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1308cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1309cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1310cb4ec47bSjohpow01 
1311cb4ec47bSjohpow01 /*******************************************************************************
1312d3331603SMark Brown  * FEAT_TCR2 - Extended Translation Control Register
1313d3331603SMark Brown  ******************************************************************************/
1314d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1315d3331603SMark Brown 
1316d3331603SMark Brown /*******************************************************************************
13179cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
13189cf7f355SMadhukar Pappireddy  ******************************************************************************/
13199cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
13209cf7f355SMadhukar Pappireddy 
13219cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
13229cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
13239cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
13249cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
13259cf7f355SMadhukar Pappireddy 
132668120783SChris Kay /*******************************************************************************
132768120783SChris Kay  * Definitions for CPU Power/Performance Management registers
132868120783SChris Kay  ******************************************************************************/
132968120783SChris Kay 
133068120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
133168120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
133268120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
133368120783SChris Kay 
133468120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
133568120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
133668120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
133768120783SChris Kay 
1338*387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */
1339*387b8801SAndre Przywara #define SYSREG_SB			S0_3_C3_C0_7
1340*387b8801SAndre Przywara 
1341f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1342