1f5478dedSAntonio Nino Diaz /* 2873d4241Sjohpow01 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3dd4f0885SVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 79f5478dedSAntonio Nino Diaz ******************************************************************************/ 80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 98f5478dedSAntonio Nino Diaz 99f5478dedSAntonio Nino Diaz /******************************************************************************* 10028f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 10128f39f02SMax Shvetsov ******************************************************************************/ 10228f39f02SMax Shvetsov 10328f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 10428f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 10528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 10628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 10728f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 10828f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 10928f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 11028f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 11128f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 11228f39f02SMax Shvetsov #define MPAMVPM0_EL2 S3_4_C10_C5_0 11328f39f02SMax Shvetsov #define MPAMVPM1_EL2 S3_4_C10_C5_1 11428f39f02SMax Shvetsov #define MPAMVPM2_EL2 S3_4_C10_C5_2 11528f39f02SMax Shvetsov #define MPAMVPM3_EL2 S3_4_C10_C5_3 11628f39f02SMax Shvetsov #define MPAMVPM4_EL2 S3_4_C10_C5_4 11728f39f02SMax Shvetsov #define MPAMVPM5_EL2 S3_4_C10_C5_5 11828f39f02SMax Shvetsov #define MPAMVPM6_EL2 S3_4_C10_C5_6 11928f39f02SMax Shvetsov #define MPAMVPM7_EL2 S3_4_C10_C5_7 12028f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1212825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 1222825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1232825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 12428f39f02SMax Shvetsov 12528f39f02SMax Shvetsov /******************************************************************************* 126f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 127f5478dedSAntonio Nino Diaz ******************************************************************************/ 128f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 129e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 130f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 131f5478dedSAntonio Nino Diaz 132f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 135f5478dedSAntonio Nino Diaz 136f5478dedSAntonio Nino Diaz /******************************************************************************* 137f5478dedSAntonio Nino Diaz * System register bit definitions 138f5478dedSAntonio Nino Diaz ******************************************************************************/ 139f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 141f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 144f5478dedSAntonio Nino Diaz 145f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 147f5478dedSAntonio Nino Diaz 148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 149f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 150f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 151bd393704SAmbroise Vincent #if ERRATA_A53_827319 152bd393704SAmbroise Vincent #define DCCSW DCCISW 153bd393704SAmbroise Vincent #else 154f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 155bd393704SAmbroise Vincent #endif 156f5478dedSAntonio Nino Diaz 157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 164873d4241Sjohpow01 #define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0) 165873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1 U(0x1) 166873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 167f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 168e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 169e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 170e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 171f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 1730c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 1740376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 175db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 181f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 182f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 185f5478dedSAntonio Nino Diaz 186e290a8fcSAlexei Fedorov /* Exception level handling */ 187f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 188f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 189f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 190f5478dedSAntonio Nino Diaz 191e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 192e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 193e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 194f5478dedSAntonio Nino Diaz 1950063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 1960063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 1970063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 1980063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1) 1990063dd17SJavier Almansa Sobrino 2007c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2017c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2027c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2037c802c71STomas Pilar 204f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2055283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 206f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 2075283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 208f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 2095283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 210f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 2115283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 212f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2135283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 214f5478dedSAntonio Nino Diaz 2152559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 2162559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 2172559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 2182559b2c8SAntonio Nino Diaz 219f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 220f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 221f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 222f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 223f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 224f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 225f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 226f5478dedSAntonio Nino Diaz 22729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 22829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 22929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 23029d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 23129d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 23229d0ee54SJimmy Brisson 233110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 234110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 235110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 236110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 237110ee433SJimmy Brisson 238f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 239f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 240f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 241f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 242f5478dedSAntonio Nino Diaz 243f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 244f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 245f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 246f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 247f5478dedSAntonio Nino Diaz 248f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 249f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 250f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 251f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 252f5478dedSAntonio Nino Diaz 2536cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 2546cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 2556cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 2566cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 2576cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 2586cac724dSjohpow01 259a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 260a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 261a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0) 262a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1) 263a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2) 264a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3) 265a83103c8SAlexei Fedorov 266*37596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 267*37596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 268*37596fcbSDaniel Boulby 2692559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 2702559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 271cedfa04bSSathees Balya 272cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 273cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 274cedfa04bSSathees Balya 2752559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 2762559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 2772559b2c8SAntonio Nino Diaz 278f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 279f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 280f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 281f5478dedSAntonio Nino Diaz 282f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 283f5478dedSAntonio Nino Diaz 2849fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 2859fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 2869fc59639SAlexei Fedorov 2879fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 2889fc59639SAlexei Fedorov 289b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 290b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 291b7e398d6SSoby Mathew 2920563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 2930563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 2940563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 2950563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 2960563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 2970563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 2980563ab08SAlexei Fedorov /* 2990563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 3000563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 3010563ab08SAlexei Fedorov */ 3020563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 303b7e398d6SSoby Mathew 304dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 305dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 306dbcc44a1SAlexei Fedorov 307f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 308f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 309f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 310f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 311f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 312f5478dedSAntonio Nino Diaz 313f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 314f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 315f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 316f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 317f5478dedSAntonio Nino Diaz 3183443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 3193443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 320a83103c8SAlexei Fedorov 321f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 322f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 323f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 324f5478dedSAntonio Nino Diaz 325f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 326f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 327f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 328f5478dedSAntonio Nino Diaz 329f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 330f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 331f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 332f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 333f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 334f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 335a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 336f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 337f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 338f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 339a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 340a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 341f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 342c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 343f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 344f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 345f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 346f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 347f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 348a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 3495f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 350a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 351a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 352f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 353f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 354f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 355c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 356a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 357a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 358c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 3595283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 3609fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 3619fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 3629fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 363a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 364a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 365a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 366a83103c8SAlexei Fedorov 367a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 368a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 369a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 370a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 371a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 372a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 373a83103c8SAlexei Fedorov /* 374a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 375a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 376a83103c8SAlexei Fedorov */ 377a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 378a83103c8SAlexei Fedorov 379a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 380a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 381a83103c8SAlexei Fedorov 382a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 383a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 384a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 385a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 386a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 387a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 388a83103c8SAlexei Fedorov /* 389a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 390a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 391a83103c8SAlexei Fedorov */ 392a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 393a83103c8SAlexei Fedorov 394a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 395a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 396*37596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 397*37596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 398a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 399a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 400a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 401a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 402a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 403a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 404a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 405f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 406f5478dedSAntonio Nino Diaz 407a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 408f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 409d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 410d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 411d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 412f5478dedSAntonio Nino Diaz 413f5478dedSAntonio Nino Diaz /* SCR definitions */ 414f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 4156cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 4166cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 417873d4241Sjohpow01 #define SCR_AMVOFFEN_BIT (UL(1) << 35) 4186cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 419d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 420d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 421d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 422d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 423d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 424d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 425d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 426d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 427d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 428d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 429d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 430d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 431d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 432d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 433d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 434d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 435d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 436d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 437d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 438f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK U(0x2f8f) 439f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 440f5478dedSAntonio Nino Diaz 441f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 44212f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 44312f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 44412f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 4450063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 44612f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 447e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 44812f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 44912f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 45012f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 45112f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 452e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 453e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 454f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 455ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 456ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 457ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 458f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 459ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 460ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 461ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 462ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 463ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL ULL(0x0) 464f5478dedSAntonio Nino Diaz 465f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 4660063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 467e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP (U(1) << 26) 468e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD (U(1) << 23) 469e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 470e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD (U(1) << 17) 471f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 472f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 473f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 474f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 475f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 476f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 477f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 478f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 479f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 480f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 481f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 482f5478dedSAntonio Nino Diaz 483f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 484f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 485f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 486f5478dedSAntonio Nino Diaz 487f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 488f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 489f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 490f5478dedSAntonio Nino Diaz 491f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 492f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 493f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 494f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 495f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 496f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 497f5478dedSAntonio Nino Diaz 498f5478dedSAntonio Nino Diaz /* HCR definitions */ 499873d4241Sjohpow01 #define HCR_AMVOFFEN_BIT (ULL(1) << 51) 500f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 501f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 50245aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 503f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 504f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 505f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 506f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 507f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 508f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 509f5478dedSAntonio Nino Diaz 510f5478dedSAntonio Nino Diaz /* ISR definitions */ 511f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 512f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 513f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 514f5478dedSAntonio Nino Diaz 515f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 516f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 517f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 518f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 519f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 520f5478dedSAntonio Nino Diaz 521f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 522f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 523f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 524f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 525f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 526f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 527f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 528f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 529f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 530f5478dedSAntonio Nino Diaz 531f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 532f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 533f5478dedSAntonio Nino Diaz #define TAM_BIT (U(1) << 30) 534f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 535f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 536f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 5370c5e7d1cSMax Shvetsov #define CPTR_EL3_RESET_VAL (TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT & ~(CPTR_EZ_BIT)) 538f5478dedSAntonio Nino Diaz 539f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 540f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 541f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 542f5478dedSAntonio Nino Diaz #define CPTR_EL2_TAM_BIT (U(1) << 30) 543f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 544f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 545f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 546f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 547f5478dedSAntonio Nino Diaz 548f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 549f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 550f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 551f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 552f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 553f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 554f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 555f5478dedSAntonio Nino Diaz 556f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 557f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 558f5478dedSAntonio Nino Diaz 559f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 560f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 561f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 562f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 563f5478dedSAntonio Nino Diaz 564f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 565f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 566f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 567f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 568f5478dedSAntonio Nino Diaz 569f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 570f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 571f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 572f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 573f5478dedSAntonio Nino Diaz 574b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 575b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 576b4292bc6SAlexei Fedorov 577*37596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 578*37596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 579*37596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 580*37596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 581*37596fcbSDaniel Boulby 582*37596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 583*37596fcbSDaniel Boulby 584*37596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 585*37596fcbSDaniel Boulby 586*37596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 587c250cc3bSJohn Tsichritzis 588f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 589f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 590f5478dedSAntonio Nino Diaz 591f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 592f5478dedSAntonio Nino Diaz 593f5478dedSAntonio Nino Diaz /* 594f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 595f5478dedSAntonio Nino Diaz */ 596f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 597f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 598f5478dedSAntonio Nino Diaz 599f5478dedSAntonio Nino Diaz /* 600f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 601f5478dedSAntonio Nino Diaz */ 602f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 603f5478dedSAntonio Nino Diaz 604f5478dedSAntonio Nino Diaz /* 605f5478dedSAntonio Nino Diaz * TCR defintions 606f5478dedSAntonio Nino Diaz */ 607f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 608f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 609f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 610f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 611f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 612f5478dedSAntonio Nino Diaz 613f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 614f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 615cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 616f5478dedSAntonio Nino Diaz 6176de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 6186de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 6196de6965bSAntonio Nino Diaz 620f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 621f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 622f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 623f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 624f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 625f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 626f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 627f5478dedSAntonio Nino Diaz 628f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 629f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 630f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 631f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 632f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 633f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 634f5478dedSAntonio Nino Diaz 635f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 636f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 637f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 638f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 639f5478dedSAntonio Nino Diaz 640f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 641f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 642f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 643f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 644f5478dedSAntonio Nino Diaz 645f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 646f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 647f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 648f5478dedSAntonio Nino Diaz 6496de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 6506de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 6516de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 6526de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 6536de6965bSAntonio Nino Diaz 6546de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 6556de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 6566de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 6576de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 6586de6965bSAntonio Nino Diaz 6596de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 6606de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 6616de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 6626de6965bSAntonio Nino Diaz 663f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 664f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 665f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 666f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 667f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 668f5478dedSAntonio Nino Diaz 6696de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 6706de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 6716de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 6726de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 6736de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 6746de6965bSAntonio Nino Diaz 675f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 676f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 677f5478dedSAntonio Nino Diaz 678f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 679f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 680f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 681f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 682f5478dedSAntonio Nino Diaz 683f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 684f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 685f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 686f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 687f5478dedSAntonio Nino Diaz 688f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 689f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 690b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 691f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 692f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 693f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 694f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 695f5478dedSAntonio Nino Diaz 696f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 697f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 698f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 699f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 700f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 701f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 702f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 703f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 704f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 705f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 706f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 707f5478dedSAntonio Nino Diaz 708f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 709f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 710f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 711f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 712f5478dedSAntonio Nino Diaz 713f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 714c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 715f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 716f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 717c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 718c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 719f5478dedSAntonio Nino Diaz 720f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 721c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 722f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 723f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 724f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 725c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 726c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 727f5478dedSAntonio Nino Diaz 728f5478dedSAntonio Nino Diaz /* 729f5478dedSAntonio Nino Diaz * TTBR Definitions 730f5478dedSAntonio Nino Diaz */ 731f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 732f5478dedSAntonio Nino Diaz 733f5478dedSAntonio Nino Diaz /* 734f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 735f5478dedSAntonio Nino Diaz */ 736f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 737f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 738f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 739f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 740f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 741f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 742f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 743f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 744f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 745f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 746f5478dedSAntonio Nino Diaz 747f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 748f5478dedSAntonio Nino Diaz 749f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 750f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 751f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 752f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 753f5478dedSAntonio Nino Diaz 754f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 755f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 756f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 757f5478dedSAntonio Nino Diaz 758dd4f0885SVarun Wadekar /* Physical timer control macros */ 759dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 760dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 761dd4f0885SVarun Wadekar 762f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 763f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 764f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 765f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 7661f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 7671f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 768f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 769f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 770f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 771f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 772f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 773f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 774f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 775f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 776f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 777f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 778f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 779f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 780f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 781f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 782f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 783f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 784f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 785f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 786f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 787f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 788f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 789f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 790f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 791f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 792f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 793f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 7941f461979SJustin Chadwell #define EC_BRK U(0x3c) 795f5478dedSAntonio Nino Diaz 796f5478dedSAntonio Nino Diaz /* 797f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 798f5478dedSAntonio Nino Diaz * syndromes. 799f5478dedSAntonio Nino Diaz */ 800f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 801f5478dedSAntonio Nino Diaz 802f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 803f5478dedSAntonio Nino Diaz 804f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 805f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 806f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 807f5478dedSAntonio Nino Diaz 808f5478dedSAntonio Nino Diaz /******************************************************************************* 809f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 810f5478dedSAntonio Nino Diaz * instructions. 811f5478dedSAntonio Nino Diaz ******************************************************************************/ 812f5478dedSAntonio Nino Diaz 813f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 814f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 815f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 816f5478dedSAntonio Nino Diaz 817f5478dedSAntonio Nino Diaz /******************************************************************************* 818f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 819f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 820f5478dedSAntonio Nino Diaz ******************************************************************************/ 821f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 822f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 823f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 824f5478dedSAntonio Nino Diaz 825f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 826f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 827f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 828f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 829f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 830f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 831f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 832f5478dedSAntonio Nino Diaz 833f5478dedSAntonio Nino Diaz /******************************************************************************* 834f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 835f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 836f5478dedSAntonio Nino Diaz ******************************************************************************/ 837f5478dedSAntonio Nino Diaz /* Physical Count register. */ 838f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 839f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 840f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 841f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 842f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 843f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 844f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 845f5478dedSAntonio Nino Diaz 846f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 847f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 848f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 849f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 850f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 851e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 852f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 853f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 854f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 855f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 856e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 857e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 858e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 859f5478dedSAntonio Nino Diaz 860f5478dedSAntonio Nino Diaz /******************************************************************************* 861f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 862f5478dedSAntonio Nino Diaz ******************************************************************************/ 863f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 864f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 865f5478dedSAntonio Nino Diaz 866f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 867f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 868f5478dedSAntonio Nino Diaz 869f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 870f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 871f5478dedSAntonio Nino Diaz 872f5478dedSAntonio Nino Diaz /******************************************************************************* 873f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 874f5478dedSAntonio Nino Diaz ******************************************************************************/ 875f5478dedSAntonio Nino Diaz /* 876f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 877f5478dedSAntonio Nino Diaz */ 878f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 879f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 880f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 881f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 882f5478dedSAntonio Nino Diaz 883f5478dedSAntonio Nino Diaz /* 884f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 885f5478dedSAntonio Nino Diaz * 886f5478dedSAntonio Nino Diaz * Cache Policy 887f5478dedSAntonio Nino Diaz * WT: Write Through 888f5478dedSAntonio Nino Diaz * WB: Write Back 889f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 890f5478dedSAntonio Nino Diaz * 891f5478dedSAntonio Nino Diaz * Transient Hint 892f5478dedSAntonio Nino Diaz * NTR: Non-Transient 893f5478dedSAntonio Nino Diaz * TR: Transient 894f5478dedSAntonio Nino Diaz * 895f5478dedSAntonio Nino Diaz * Allocation Policy 896f5478dedSAntonio Nino Diaz * RA: Read Allocate 897f5478dedSAntonio Nino Diaz * WA: Write Allocate 898f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 899f5478dedSAntonio Nino Diaz * NA: No Allocation 900f5478dedSAntonio Nino Diaz */ 901f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 902f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 903f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 904f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 905f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 906f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 907f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 908f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 909f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 910f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 911f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 912f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 913f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 914f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 915f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 916f5478dedSAntonio Nino Diaz 917f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 918f5478dedSAntonio Nino Diaz 919f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 920f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 921f5478dedSAntonio Nino Diaz 922f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 923f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 924f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 925f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 926f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 927f5478dedSAntonio Nino Diaz 928f5478dedSAntonio Nino Diaz /******************************************************************************* 929f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 930f5478dedSAntonio Nino Diaz ******************************************************************************/ 931f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 932f5478dedSAntonio Nino Diaz 933f5478dedSAntonio Nino Diaz /******************************************************************************* 934f5478dedSAntonio Nino Diaz * Definitions for system register interface to MPAM 935f5478dedSAntonio Nino Diaz ******************************************************************************/ 936f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 937f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 938f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 939f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 940f5478dedSAntonio Nino Diaz 941f5478dedSAntonio Nino Diaz /******************************************************************************* 942873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 943f5478dedSAntonio Nino Diaz ******************************************************************************/ 944f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 945f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 946f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 947f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 948f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 949f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 950f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 951f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 952f5478dedSAntonio Nino Diaz 953f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 954f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 955f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 956f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 957f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 958f5478dedSAntonio Nino Diaz 959f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 960f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 961f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 962f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 963f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 964f5478dedSAntonio Nino Diaz 965f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 966f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 967f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 968f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 969f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 970f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 971f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 972f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 973f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 974f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 975f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 976f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 977f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 978f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 979f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 980f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 981f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 982f5478dedSAntonio Nino Diaz 983f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 984f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 985f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 986f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 987f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 988f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 989f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 990f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 991f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 992f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 993f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 994f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 995f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 996f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 997f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 998f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 999f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1000f5478dedSAntonio Nino Diaz 1001f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1002f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1003f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1004f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1005f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1006f3ccf036SAlexei Fedorov 1007f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 1008f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1009f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1010f5478dedSAntonio Nino Diaz 1011f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1012f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1013537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1014537fa859SLouis Mayencourt 1015537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1016537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1017f5478dedSAntonio Nino Diaz 1018f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1019f5478dedSAntonio Nino Diaz 1020f5478dedSAntonio Nino Diaz /******************************************************************************* 1021873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1022873d4241Sjohpow01 ******************************************************************************/ 1023873d4241Sjohpow01 1024873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1025873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1026873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1027873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1028873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1029873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1030873d4241Sjohpow01 1031873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 1032873d4241Sjohpow01 #define AMCR_CG1RZ_BIT (ULL(0x1) << 17) 1033873d4241Sjohpow01 1034873d4241Sjohpow01 /* 1035873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1036873d4241Sjohpow01 * event counters. 1037873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1038873d4241Sjohpow01 */ 1039873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1040873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1041873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1042873d4241Sjohpow01 1043873d4241Sjohpow01 /* 1044873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1045873d4241Sjohpow01 * counters. 1046873d4241Sjohpow01 */ 1047873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1048873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1049873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1050873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1051873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1052873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1053873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1054873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1055873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1056873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1057873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1058873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1059873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1060873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1061873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1062873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1063873d4241Sjohpow01 1064873d4241Sjohpow01 /******************************************************************************* 1065f5478dedSAntonio Nino Diaz * RAS system registers 1066f5478dedSAntonio Nino Diaz ******************************************************************************/ 1067f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1068f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1069f5478dedSAntonio Nino Diaz 1070f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1071f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1072f5478dedSAntonio Nino Diaz 1073f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1074f5478dedSAntonio Nino Diaz 1075f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1076f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1077f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1078f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1079f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1080f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1081f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1082f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1083f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1084f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1085f5478dedSAntonio Nino Diaz 1086f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT (U(1) << 0) 1087f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1088f5478dedSAntonio Nino Diaz 1089f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1090f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1091f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1092f5478dedSAntonio Nino Diaz 1093f5478dedSAntonio Nino Diaz /******************************************************************************* 1094f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1095f5478dedSAntonio Nino Diaz ******************************************************************************/ 10965283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 10975283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 10985283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 10995283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 11005283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 11015283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 11025283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 11035283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1104f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 11055283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1106f5478dedSAntonio Nino Diaz 1107f5478dedSAntonio Nino Diaz /******************************************************************************* 1108f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1109f5478dedSAntonio Nino Diaz ******************************************************************************/ 1110f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1111f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1112f5478dedSAntonio Nino Diaz 11138074448fSJohn Tsichritzis /******************************************************************************* 11148074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 11158074448fSJohn Tsichritzis ******************************************************************************/ 11168074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 11178074448fSJohn Tsichritzis 11189dd94382SJustin Chadwell /******************************************************************************* 11199dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 11209dd94382SJustin Chadwell ******************************************************************************/ 11219dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 11229dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 11239dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 11249dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 11259dd94382SJustin Chadwell 11269cf7f355SMadhukar Pappireddy /******************************************************************************* 11279cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 11289cf7f355SMadhukar Pappireddy ******************************************************************************/ 11299cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 11309cf7f355SMadhukar Pappireddy 11319cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 11329cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 11339cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 11349cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 11359cf7f355SMadhukar Pappireddy 1136f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1137