xref: /rk3399_ARM-atf/include/arch/aarch64/arch.h (revision 306551362c15c3be7d118b549c7c99290716d5d6)
1f5478dedSAntonio Nino Diaz /*
233c665aeSHarrison Mutai  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
3e9265584SVarun Wadekar  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4f5478dedSAntonio Nino Diaz  *
5f5478dedSAntonio Nino Diaz  * SPDX-License-Identifier: BSD-3-Clause
6f5478dedSAntonio Nino Diaz  */
7f5478dedSAntonio Nino Diaz 
8f5478dedSAntonio Nino Diaz #ifndef ARCH_H
9f5478dedSAntonio Nino Diaz #define ARCH_H
10f5478dedSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
12f5478dedSAntonio Nino Diaz 
13f5478dedSAntonio Nino Diaz /*******************************************************************************
14f5478dedSAntonio Nino Diaz  * MIDR bit definitions
15f5478dedSAntonio Nino Diaz  ******************************************************************************/
16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK		U(0xff)
17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT		U(0x18)
18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT		U(20)
19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS		U(4)
20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK		U(0xf)
21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT		U(0)
22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS		U(4)
23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK		U(0xf)
24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK		U(0xfff)
25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT		U(0x4)
26f5478dedSAntonio Nino Diaz 
271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */
281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x)     ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
291073bf3dSArvind Ram Prakash 
30f5478dedSAntonio Nino Diaz /*******************************************************************************
31f5478dedSAntonio Nino Diaz  * MPIDR macros
32f5478dedSAntonio Nino Diaz  ******************************************************************************/
33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK		(ULL(1) << 24)
34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS	U(8)
37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK	ULL(0xff)
38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT	U(0)
39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT	U(8)
40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT	U(16)
41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT	U(32)
42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT	U(3)
45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0		ULL(0x0)
46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1		ULL(0x1)
47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2		ULL(0x2)
48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3		ULL(0x3)
49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \
51f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \
53f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \
55f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \
57f5478dedSAntonio Nino Diaz 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
58f5478dedSAntonio Nino Diaz /*
59f5478dedSAntonio Nino Diaz  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
60f5478dedSAntonio Nino Diaz  * add one while using this macro to define array sizes.
61f5478dedSAntonio Nino Diaz  * TODO: Support only the first 3 affinity levels for now.
62f5478dedSAntonio Nino Diaz  */
63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL	U(2)
64f5478dedSAntonio Nino Diaz 
65f5478dedSAntonio Nino Diaz #define MPID_MASK		(MPIDR_MT_MASK				 | \
66f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
67f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
68f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
69f5478dedSAntonio Nino Diaz 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
70f5478dedSAntonio Nino Diaz 
71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n)					\
72f5478dedSAntonio Nino Diaz 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
73f5478dedSAntonio Nino Diaz 
74f5478dedSAntonio Nino Diaz /*
75f5478dedSAntonio Nino Diaz  * An invalid MPID. This value can be used by functions that return an MPID to
76f5478dedSAntonio Nino Diaz  * indicate an error.
77f5478dedSAntonio Nino Diaz  */
78f5478dedSAntonio Nino Diaz #define INVALID_MPID		U(0xFFFFFFFF)
79f5478dedSAntonio Nino Diaz 
80f5478dedSAntonio Nino Diaz /*******************************************************************************
813c789bfcSManish Pandey  * Definitions for Exception vector offsets
823c789bfcSManish Pandey  ******************************************************************************/
833c789bfcSManish Pandey #define CURRENT_EL_SP0		0x0
843c789bfcSManish Pandey #define CURRENT_EL_SPX		0x200
853c789bfcSManish Pandey #define LOWER_EL_AARCH64	0x400
863c789bfcSManish Pandey #define LOWER_EL_AARCH32	0x600
873c789bfcSManish Pandey 
883c789bfcSManish Pandey #define SYNC_EXCEPTION		0x0
893c789bfcSManish Pandey #define IRQ_EXCEPTION		0x80
903c789bfcSManish Pandey #define FIQ_EXCEPTION		0x100
913c789bfcSManish Pandey #define SERROR_EXCEPTION	0x180
923c789bfcSManish Pandey 
933c789bfcSManish Pandey /*******************************************************************************
94f5478dedSAntonio Nino Diaz  * Definitions for CPU system register interface to GICv3
95f5478dedSAntonio Nino Diaz  ******************************************************************************/
96f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
97f5478dedSAntonio Nino Diaz #define ICC_SGI1R		S3_0_C12_C11_5
98dcb31ff7SFlorian Lugou #define ICC_ASGI1R		S3_0_C12_C11_6
99f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1		S3_0_C12_C12_5
100f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2		S3_4_C12_C9_5
101f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3		S3_6_C12_C12_5
102f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1		S3_0_C12_C12_4
103f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3		S3_6_C12_C12_4
104f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1		S3_0_C4_C6_0
105f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1		S3_0_C12_C11_3
106f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
108f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
109f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
110f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1		S3_0_c12_c8_0
111f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1		S3_0_c12_c12_0
112f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1		S3_0_c12_c8_1
113f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1		S3_0_c12_c12_1
114f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1		S3_0_c12_c11_7
115f5478dedSAntonio Nino Diaz 
116f5478dedSAntonio Nino Diaz /*******************************************************************************
11728f39f02SMax Shvetsov  * Definitions for EL2 system registers for save/restore routine
11828f39f02SMax Shvetsov  ******************************************************************************/
11928f39f02SMax Shvetsov #define CNTPOFF_EL2		S3_4_C14_C0_6
12033e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2		S3_4_C3_C1_0
12133e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2		S3_4_C3_C1_1
12233e6aaacSArvind Ram Prakash #define HFGRTR2_EL2		S3_4_C3_C1_2
12333e6aaacSArvind Ram Prakash #define HFGWTR2_EL2		S3_4_C3_C1_3
12428f39f02SMax Shvetsov #define HDFGRTR_EL2		S3_4_C3_C1_4
12528f39f02SMax Shvetsov #define HDFGWTR_EL2		S3_4_C3_C1_5
12633e6aaacSArvind Ram Prakash #define HAFGRTR_EL2		S3_4_C3_C1_6
12733e6aaacSArvind Ram Prakash #define HFGITR2_EL2		S3_4_C3_C1_7
12828f39f02SMax Shvetsov #define HFGITR_EL2		S3_4_C1_C1_6
12928f39f02SMax Shvetsov #define HFGRTR_EL2		S3_4_C1_C1_4
13028f39f02SMax Shvetsov #define HFGWTR_EL2		S3_4_C1_C1_5
13128f39f02SMax Shvetsov #define ICH_HCR_EL2		S3_4_C12_C11_0
13228f39f02SMax Shvetsov #define ICH_VMCR_EL2		S3_4_C12_C11_7
133e9265584SVarun Wadekar #define MPAMVPM0_EL2		S3_4_C10_C6_0
134e9265584SVarun Wadekar #define MPAMVPM1_EL2		S3_4_C10_C6_1
135e9265584SVarun Wadekar #define MPAMVPM2_EL2		S3_4_C10_C6_2
136e9265584SVarun Wadekar #define MPAMVPM3_EL2		S3_4_C10_C6_3
137e9265584SVarun Wadekar #define MPAMVPM4_EL2		S3_4_C10_C6_4
138e9265584SVarun Wadekar #define MPAMVPM5_EL2		S3_4_C10_C6_5
139e9265584SVarun Wadekar #define MPAMVPM6_EL2		S3_4_C10_C6_6
140e9265584SVarun Wadekar #define MPAMVPM7_EL2		S3_4_C10_C6_7
14128f39f02SMax Shvetsov #define MPAMVPMV_EL2		S3_4_C10_C4_1
142d5384b69SAndre Przywara #define VNCR_EL2		S3_4_C2_C2_0
1432825946eSMax Shvetsov #define PMSCR_EL2		S3_4_C9_C9_0
1442825946eSMax Shvetsov #define TFSR_EL2		S3_4_C5_C6_0
145ea735bf5SAndre Przywara #define CONTEXTIDR_EL2		S3_4_C13_C0_1
146ea735bf5SAndre Przywara #define TTBR1_EL2		S3_4_C2_C0_1
14728f39f02SMax Shvetsov 
14828f39f02SMax Shvetsov /*******************************************************************************
149f5478dedSAntonio Nino Diaz  * Generic timer memory mapped registers & offsets
150f5478dedSAntonio Nino Diaz  ******************************************************************************/
151f5478dedSAntonio Nino Diaz #define CNTCR_OFF			U(0x000)
152e1abd560SYann Gautier #define CNTCV_OFF			U(0x008)
153f5478dedSAntonio Nino Diaz #define CNTFID_OFF			U(0x020)
154f5478dedSAntonio Nino Diaz 
155f5478dedSAntonio Nino Diaz #define CNTCR_EN			(U(1) << 0)
156f5478dedSAntonio Nino Diaz #define CNTCR_HDBG			(U(1) << 1)
157f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x)			((x) << 8)
158f5478dedSAntonio Nino Diaz 
159f5478dedSAntonio Nino Diaz /*******************************************************************************
160f5478dedSAntonio Nino Diaz  * System register bit definitions
161f5478dedSAntonio Nino Diaz  ******************************************************************************/
162f5478dedSAntonio Nino Diaz /* CLIDR definitions */
163f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT		U(21)
164f5478dedSAntonio Nino Diaz #define LOC_SHIFT		U(24)
165ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n)		U(3 * (n - 1))
166f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH	U(3)
167f5478dedSAntonio Nino Diaz 
168f5478dedSAntonio Nino Diaz /* CSSELR definitions */
169f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT		U(1)
170f5478dedSAntonio Nino Diaz 
171f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */
172f5478dedSAntonio Nino Diaz #define DCISW			U(0x0)
173f5478dedSAntonio Nino Diaz #define DCCISW			U(0x1)
174bd393704SAmbroise Vincent #if ERRATA_A53_827319
175bd393704SAmbroise Vincent #define DCCSW			DCCISW
176bd393704SAmbroise Vincent #else
177f5478dedSAntonio Nino Diaz #define DCCSW			U(0x2)
178bd393704SAmbroise Vincent #endif
179f5478dedSAntonio Nino Diaz 
180a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK			ULL(0xf)
181a8d5d3d5SAndre Przywara 
182f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */
183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT			U(0)
184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT			U(4)
185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT			U(8)
186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT			U(12)
1876a0da736SJayanth Dodderi Chidanand 
188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT			U(44)
189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
1906a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1			ULL(0x1)
191873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1			U(0x2)
1926a0da736SJayanth Dodderi Chidanand 
193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
1946a0da736SJayanth Dodderi Chidanand 
195e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT			U(24)
196e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH			U(4)
197e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
1986a0da736SJayanth Dodderi Chidanand 
199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT			U(32)
200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
2010c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH			U(4)
2029e51f15eSSona Mathew #define SVE_IMPLEMENTED				ULL(0x1)
2036a0da736SJayanth Dodderi Chidanand 
2040376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT			U(36)
205db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
2066a0da736SJayanth Dodderi Chidanand 
207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT			U(40)
208f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
2096a0da736SJayanth Dodderi Chidanand 
210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT			U(48)
211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
212f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH			U(4)
2139e51f15eSSona Mathew #define DIT_IMPLEMENTED				ULL(1)
2146a0da736SJayanth Dodderi Chidanand 
215f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT			U(56)
216f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
217f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH			U(4)
2189e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED			ULL(0x2)
2199e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED			ULL(0x3)
2206a0da736SJayanth Dodderi Chidanand 
22181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
22281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
22381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
2249e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED			ULL(0)
225f5478dedSAntonio Nino Diaz 
2266a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT			U(28)
2276a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
2286a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH			U(4)
2296a0da736SJayanth Dodderi Chidanand 
230e290a8fcSAlexei Fedorov /* Exception level handling */
231f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE		ULL(0)
232f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY		ULL(1)
233f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32		ULL(2)
234f5478dedSAntonio Nino Diaz 
23583271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */
23683271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT		U(0)
23783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK		ULL(0xf)
23883271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED		ULL(0xb)
23983271d5aSArvind Ram Prakash 
2402031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */
2412031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
2422031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
2432031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
2449e51f15eSSona Mathew 
2455de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
2465de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
2475de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
2489e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED		ULL(1)
2499e51f15eSSona Mathew 
250c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
251c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
252c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
253c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
254515d2d46SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P8	U(8)
255c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
2562031d616SManish V Badarkhe 
25730f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */
25830f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT		U(24)
25930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK		ULL(0xf)
26030f05b4fSManish Pandey #define SEBEP_IMPLEMENTED		ULL(1)
26130f05b4fSManish Pandey 
262e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
263e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT		U(32)
264e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
2659e51f15eSSona Mathew #define SPE_IMPLEMENTED			ULL(0x1)
2669e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED		ULL(0x0)
267f5478dedSAntonio Nino Diaz 
268813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */
269813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
270813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
2719e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED			ULL(1)
272813524eaSManish V Badarkhe 
2730063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
2740063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
2750063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
2769e51f15eSSona Mathew #define MTPMU_IMPLEMENTED		ULL(1)
2779e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED		ULL(15)
2780063dd17SJavier Almansa Sobrino 
279744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */
280744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT		U(52)
281744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
2829e51f15eSSona Mathew #define BRBE_IMPLEMENTED		ULL(1)
283744ad974Sjohpow01 
28430f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */
28530f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT		U(48)
28630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK		ULL(0xf)
28730f05b4fSManish Pandey #define EBEP_IMPLEMENTED		ULL(1)
28830f05b4fSManish Pandey 
2897c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */
2907c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
2917c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
2927c802c71STomas Pilar 
293f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */
2945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
2956a0da736SJayanth Dodderi Chidanand 
296f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT		U(28)
2975283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
298f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT		U(24)
2995283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
3006a0da736SJayanth Dodderi Chidanand 
301f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT		U(8)
3025283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK		ULL(0xf)
303f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT		U(4)
3045283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
305f5478dedSAntonio Nino Diaz 
3066a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_SHIFT		U(36)
3076a0da736SJayanth Dodderi Chidanand #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
3089e51f15eSSona Mathew #define SB_IMPLEMENTED			ULL(0x1)
3099e51f15eSSona Mathew #define SB_NOT_IMPLEMENTED		ULL(0x0)
3106a0da736SJayanth Dodderi Chidanand 
3119ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */
3129ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
3139ff5f754SJuan Pablo Conde 
3144d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
3154d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1			S3_0_C0_C4_2
3164d0b6632SMaksims Svecovs 
3179ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
3189ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
3199ff5f754SJuan Pablo Conde 
3209ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT		U(12)
3219ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
3229ff5f754SJuan Pablo Conde 
3232559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */
3242559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
3252559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
3262559b2c8SAntonio Nino Diaz 
327f5478dedSAntonio Nino Diaz #define PARANGE_0000	U(32)
328f5478dedSAntonio Nino Diaz #define PARANGE_0001	U(36)
329f5478dedSAntonio Nino Diaz #define PARANGE_0010	U(40)
330f5478dedSAntonio Nino Diaz #define PARANGE_0011	U(42)
331f5478dedSAntonio Nino Diaz #define PARANGE_0100	U(44)
332f5478dedSAntonio Nino Diaz #define PARANGE_0101	U(48)
333f5478dedSAntonio Nino Diaz #define PARANGE_0110	U(52)
334*30655136SGovindraj Raja #define PARANGE_0111	U(56)
335f5478dedSAntonio Nino Diaz 
33629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
33729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
33829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH		ULL(0x2)
3399e51f15eSSona Mathew #define ECV_IMPLEMENTED				ULL(0x1)
34029d0ee54SJimmy Brisson 
341110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
342110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
34333e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED			ULL(0x2)
3449e51f15eSSona Mathew #define FGT_IMPLEMENTED				ULL(0x1)
3459e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED			ULL(0x0)
346110ee433SJimmy Brisson 
347f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
348f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
349f5478dedSAntonio Nino Diaz 
350f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
351f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
352f5478dedSAntonio Nino Diaz 
353f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
354f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
3559e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED			ULL(0x1)
356f5478dedSAntonio Nino Diaz 
3576cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */
3586cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
3596cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
3609e51f15eSSona Mathew #define TWED_IMPLEMENTED			ULL(0x1)
3616cac724dSjohpow01 
362a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
363a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
3649e51f15eSSona Mathew #define PAN_IMPLEMENTED				ULL(0x1)
3659e51f15eSSona Mathew #define PAN2_IMPLEMENTED			ULL(0x2)
3669e51f15eSSona Mathew #define PAN3_IMPLEMENTED			ULL(0x3)
367a83103c8SAlexei Fedorov 
36837596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
36937596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
37037596fcbSDaniel Boulby 
371cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
372cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
3739e51f15eSSona Mathew #define HCX_IMPLEMENTED				ULL(0x1)
374cb4ec47bSjohpow01 
3752559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */
3762559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
377cedfa04bSSathees Balya 
378cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
379cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
380cedfa04bSSathees Balya 
381d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
382d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
383d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
384d0ec1cc4Sjohpow01 
38530f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT		U(4)
38630f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK		ULL(0xf)
38730f05b4fSManish Pandey 
3882559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
3892559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
3902559b2c8SAntonio Nino Diaz 
3916a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
3926a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
3939e51f15eSSona Mathew #define NV2_IMPLEMENTED				ULL(0x2)
3946a0da736SJayanth Dodderi Chidanand 
395d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */
396d3331603SMark Brown #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
397d3331603SMark Brown 
398*30655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT		U(32)
399*30655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK		ULL(0xf)
400*30655136SGovindraj Raja #define D128_IMPLEMENTED			ULL(0x1)
401*30655136SGovindraj Raja 
402062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
403062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
404062b6c6bSMark Brown 
405062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
406062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
407062b6c6bSMark Brown 
408062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
409062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
410062b6c6bSMark Brown 
411062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
412062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
413062b6c6bSMark Brown 
4144ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT		U(4)
4154ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK		ULL(0xf)
4164ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED			ULL(1)
4174ec4e545SJayanth Dodderi Chidanand 
418d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
419d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
420d3331603SMark Brown 
421f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */
422f5478dedSAntonio Nino Diaz 
4239fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
4249fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
4259fc59639SAlexei Fedorov #define BTI_IMPLEMENTED			ULL(1)	/* The BTI mechanism is implemented */
4269fc59639SAlexei Fedorov 
42730f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
42830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
4299e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED		ULL(0)	/* No architectural SSBS support */
43030f05b4fSManish Pandey 
431b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
432b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
433b7e398d6SSoby Mathew 
434ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
435ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
436ff86e0b4SJuan Pablo Conde 
43730f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT	U(36)
43830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK	ULL(0xf)
43930f05b4fSManish Pandey #define NMI_IMPLEMENTED			ULL(1)
44030f05b4fSManish Pandey 
44130f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
44230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
44330f05b4fSManish Pandey #define GCS_IMPLEMENTED			ULL(1)
44430f05b4fSManish Pandey 
4456d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT	U(48)
4466d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK	ULL(0xf)
4476d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED			ULL(1)
4486d0433f0SJayanth Dodderi Chidanand 
4499e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED		ULL(0x1)
450ff86e0b4SJuan Pablo Conde 
4514d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */
4524d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
4534d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
4544d0b6632SMaksims Svecovs 
4554d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
4564d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
4574d0b6632SMaksims Svecovs 
4584d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
4594d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
4604d0b6632SMaksims Svecovs 
4616503ff29SAndre Przywara #define VDISR_EL2				S3_4_C12_C1_1
4626503ff29SAndre Przywara #define VSESR_EL2				S3_4_C5_C2_3
4636503ff29SAndre Przywara 
4640563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */
4650563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED	U(0)
4660563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
4670563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0	U(1)
4680563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */
4690563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX	U(2)
4700563ab08SAlexei Fedorov /*
4710563ab08SAlexei Fedorov  * FEAT_MTE3: MTE is implemented with support for
4720563ab08SAlexei Fedorov  * asymmetric Tag Check Fault handling
4730563ab08SAlexei Fedorov  */
4740563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY	U(3)
475b7e398d6SSoby Mathew 
476dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
477dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
478dbcc44a1SAlexei Fedorov 
479dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
480dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
4810bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH		U(4)
4829e51f15eSSona Mathew #define SME_IMPLEMENTED				ULL(0x1)
4839e51f15eSSona Mathew #define SME2_IMPLEMENTED			ULL(0x2)
4849e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED			ULL(0x0)
485dc78e62dSjohpow01 
486f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */
487f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT	U(12)
488f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK	U(0xf)
489f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
490f5478dedSAntonio Nino Diaz 				 & ID_PFR1_VIRTEXT_MASK)
491f5478dedSAntonio Nino Diaz 
492f5478dedSAntonio Nino Diaz /* SCTLR definitions */
493f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
494f5478dedSAntonio Nino Diaz 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
495f5478dedSAntonio Nino Diaz 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
496f5478dedSAntonio Nino Diaz 
4973443a702SJohn Powell #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
4983443a702SJohn Powell 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
499a83103c8SAlexei Fedorov 
500f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \
501f5478dedSAntonio Nino Diaz 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
502f5478dedSAntonio Nino Diaz 			 (U(1) << 4) | (U(1) << 3))
503f5478dedSAntonio Nino Diaz 
504f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
505f5478dedSAntonio Nino Diaz 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
506f5478dedSAntonio Nino Diaz 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
507f5478dedSAntonio Nino Diaz 
508f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT		(ULL(1) << 0)
509f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT		(ULL(1) << 1)
510f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT		(ULL(1) << 2)
511f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT		(ULL(1) << 3)
512f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT		(ULL(1) << 4)
513f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
514a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT		(ULL(1) << 6)
515f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT		(ULL(1) << 7)
516f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT		(ULL(1) << 8)
517f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT		(ULL(1) << 9)
518a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
519a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT		(ULL(1) << 11)
520f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT		(ULL(1) << 12)
521c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT		(ULL(1) << 13)
522f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT		(ULL(1) << 14)
523f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT		(ULL(1) << 15)
524f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT		(ULL(1) << 16)
525f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT		(ULL(1) << 18)
526f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT		(ULL(1) << 19)
527a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
5285f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT		(ULL(1) << 21)
529a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT		(ULL(1) << 22)
530a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT		(ULL(1) << 23)
531f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT		(ULL(1) << 24)
532f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT		(ULL(1) << 25)
533f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT		(ULL(1) << 26)
534c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT		(ULL(1) << 27)
535a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
536a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
537c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT		(ULL(1) << 30)
5385283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT		(ULL(1) << 31)
5399fc59639SAlexei Fedorov #define SCTLR_BT0_BIT		(ULL(1) << 35)
5409fc59639SAlexei Fedorov #define SCTLR_BT1_BIT		(ULL(1) << 36)
5419fc59639SAlexei Fedorov #define SCTLR_BT_BIT		(ULL(1) << 36)
542a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
543a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT	U(38)
544a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK		ULL(3)
545dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
54630f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT	(ULL(1) << 62)
547a83103c8SAlexei Fedorov 
548a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */
549a83103c8SAlexei Fedorov #define	SCTLR_TCF0_NO_EFFECT	U(0)
550a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */
551a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNC		U(1)
552a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */
553a83103c8SAlexei Fedorov #define	SCTLR_TCF0_ASYNC	U(2)
554a83103c8SAlexei Fedorov /*
555a83103c8SAlexei Fedorov  * Tag Check Faults in EL0 cause a synchronous exception on reads,
556a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
557a83103c8SAlexei Fedorov  */
558a83103c8SAlexei Fedorov #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
559a83103c8SAlexei Fedorov 
560a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT		U(40)
561a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK		ULL(3)
562a83103c8SAlexei Fedorov 
563a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */
564a83103c8SAlexei Fedorov #define	SCTLR_TCF_NO_EFFECT	U(0)
565a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */
566a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNC		U(1)
567a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */
568a83103c8SAlexei Fedorov #define	SCTLR_TCF_ASYNC		U(2)
569a83103c8SAlexei Fedorov /*
570a83103c8SAlexei Fedorov  * Tag Check Faults in EL1 cause a synchronous exception on reads,
571a83103c8SAlexei Fedorov  * and are asynchronously accumulated on writes
572a83103c8SAlexei Fedorov  */
573a83103c8SAlexei Fedorov #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
574a83103c8SAlexei Fedorov 
575a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT		(ULL(1) << 42)
576a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT		(ULL(1) << 43)
57737596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT	U(44)
57837596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
579a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
580a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT	U(46)
581a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK	ULL(0xf)
582a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT		(ULL(1) << 54)
583a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
584a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT		(ULL(1) << 56)
585a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT		(ULL(1) << 57)
586f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
587f5478dedSAntonio Nino Diaz 
588a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */
589f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x)	((x) << 20)
590d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
591d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
592d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
59303d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT	U(24)
59403d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK	ULL(0x3)
595f5478dedSAntonio Nino Diaz 
596f5478dedSAntonio Nino Diaz /* SCR definitions */
597f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
59881c272b3SZelalem Aweke #define SCR_NSE_SHIFT		U(62)
59933e6aaacSArvind Ram Prakash #define SCR_FGTEN2_BIT		(UL(1) << 59)
60081c272b3SZelalem Aweke #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
60181c272b3SZelalem Aweke #define SCR_GPF_BIT		(UL(1) << 48)
602*30655136SGovindraj Raja #define SCR_D128En_BIT		(UL(1) << 47)
6036cac724dSjohpow01 #define SCR_TWEDEL_SHIFT	U(30)
6046cac724dSjohpow01 #define SCR_TWEDEL_MASK		ULL(0xf)
605062b6c6bSMark Brown #define SCR_PIEN_BIT		(UL(1) << 45)
6064ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT	(UL(1) << 44)
607d3331603SMark Brown #define SCR_TCR2EN_BIT		(UL(1) << 43)
6086d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT	(UL(1) << 42)
609ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT		(UL(1) << 40)
610688ab57bSMark Brown #define SCR_GCSEn_BIT		(UL(1) << 39)
611cb4ec47bSjohpow01 #define SCR_HXEn_BIT		(UL(1) << 38)
612dc78e62dSjohpow01 #define SCR_ENTP2_SHIFT		U(41)
613dc78e62dSjohpow01 #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
614a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT	U(35)
615a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
6166cac724dSjohpow01 #define SCR_TWEDEn_BIT		(UL(1) << 29)
617d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT		(UL(1) << 28)
618d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT		(UL(1) << 27)
619d7b5f408SJimmy Brisson #define SCR_ATA_BIT		(UL(1) << 26)
62077c27753SZelalem Aweke #define SCR_EnSCXT_BIT		(UL(1) << 25)
621d7b5f408SJimmy Brisson #define SCR_FIEN_BIT		(UL(1) << 21)
622d7b5f408SJimmy Brisson #define SCR_EEL2_BIT		(UL(1) << 18)
623d7b5f408SJimmy Brisson #define SCR_API_BIT		(UL(1) << 17)
624d7b5f408SJimmy Brisson #define SCR_APK_BIT		(UL(1) << 16)
625d7b5f408SJimmy Brisson #define SCR_TERR_BIT		(UL(1) << 15)
626d7b5f408SJimmy Brisson #define SCR_TWE_BIT		(UL(1) << 13)
627d7b5f408SJimmy Brisson #define SCR_TWI_BIT		(UL(1) << 12)
628d7b5f408SJimmy Brisson #define SCR_ST_BIT		(UL(1) << 11)
629d7b5f408SJimmy Brisson #define SCR_RW_BIT		(UL(1) << 10)
630d7b5f408SJimmy Brisson #define SCR_SIF_BIT		(UL(1) << 9)
631d7b5f408SJimmy Brisson #define SCR_HCE_BIT		(UL(1) << 8)
632d7b5f408SJimmy Brisson #define SCR_SMD_BIT		(UL(1) << 7)
633d7b5f408SJimmy Brisson #define SCR_EA_BIT		(UL(1) << 3)
634d7b5f408SJimmy Brisson #define SCR_FIQ_BIT		(UL(1) << 2)
635d7b5f408SJimmy Brisson #define SCR_IRQ_BIT		(UL(1) << 1)
636d7b5f408SJimmy Brisson #define SCR_NS_BIT		(UL(1) << 0)
637dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
638f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL		SCR_RES1_BITS
639f5478dedSAntonio Nino Diaz 
640f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */
64183271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT		(ULL(1) << 43)
6429890eab5SBoyan Karatotev #define MDCR_E3BREC		(ULL(1) << 38)
6439890eab5SBoyan Karatotev #define MDCR_E3BREW		(ULL(1) << 37)
64412f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
64512f6c064SAlexei Fedorov #define MDCR_MPMX_BIT		(ULL(1) << 35)
64612f6c064SAlexei Fedorov #define MDCR_MCCD_BIT		(ULL(1) << 34)
647744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT	U(32)
648744ad974Sjohpow01 #define MDCR_SBRBE_MASK		ULL(0x3)
64940ff9074SManish V Badarkhe #define MDCR_NSTB(x)		((x) << 24)
65040ff9074SManish V Badarkhe #define MDCR_NSTB_EL1		ULL(0x3)
651ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT		(ULL(1) << 26)
6520063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT		(ULL(1) << 28)
65312f6c064SAlexei Fedorov #define MDCR_TDCC_BIT		(ULL(1) << 27)
654e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT		(ULL(1) << 23)
65512f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT		(ULL(1) << 21)
65612f6c064SAlexei Fedorov #define MDCR_EDAD_BIT		(ULL(1) << 20)
65712f6c064SAlexei Fedorov #define MDCR_TTRF_BIT		(ULL(1) << 19)
65812f6c064SAlexei Fedorov #define MDCR_STE_BIT		(ULL(1) << 18)
659e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT		(ULL(1) << 17)
660e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT		(ULL(1) << 16)
661f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x)		((x) << 14)
662ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY	ULL(0x0)
663ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE	ULL(0x2)
664ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE	ULL(0x3)
665f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x)		((x) << 12)
666ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1		ULL(0x3)
66799506facSBoyan Karatotev #define MDCR_NSPBE_BIT		(ULL(1) << 11)
668ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT		(ULL(1) << 10)
669ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT		(ULL(1) << 9)
670ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT		(ULL(1) << 6)
67133815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
672f5478dedSAntonio Nino Diaz 
673f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */
6740063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME		(U(1) << 28)
675c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT	(U(1) << 26)
67640ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x)	((x) << 24)
67740ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1	U(0x3)
678c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
679e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF		(U(1) << 19)
680c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
681f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS		(U(1) << 14)
682f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x)	((x) << 12)
683f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1	U(0x3)
684f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
685f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
686f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT	(U(1) << 9)
687f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT	(U(1) << 8)
688f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT	(U(1) << 7)
689f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT	(U(1) << 6)
690f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
691c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK	U(0x1f)
692f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL	U(0x0)
693f5478dedSAntonio Nino Diaz 
694f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */
695f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL	U(0x0)
696f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK		U(0xff)
697f5478dedSAntonio Nino Diaz 
698f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */
699f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
700f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL	U(0x0)
701f5478dedSAntonio Nino Diaz 
702f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */
703f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL		ULL(0x0)
704f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK		ULL(0xff)
705f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT	U(48)
706f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
707f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT	U(0)
708f5478dedSAntonio Nino Diaz 
709f5478dedSAntonio Nino Diaz /* HCR definitions */
7105fb061e7SGary Morrison #define HCR_RESET_VAL		ULL(0x0)
71133b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT	U(51)
71233b9be6dSChris Kay #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
7135fb061e7SGary Morrison #define HCR_TEA_BIT		(ULL(1) << 47)
714f5478dedSAntonio Nino Diaz #define HCR_API_BIT		(ULL(1) << 41)
715f5478dedSAntonio Nino Diaz #define HCR_APK_BIT		(ULL(1) << 40)
71645aecff0SManish V Badarkhe #define HCR_E2H_BIT		(ULL(1) << 34)
7175fb061e7SGary Morrison #define HCR_HCD_BIT		(ULL(1) << 29)
718f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT		(ULL(1) << 27)
719f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT		U(31)
720f5478dedSAntonio Nino Diaz #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
7215fb061e7SGary Morrison #define HCR_TWE_BIT		(ULL(1) << 14)
7225fb061e7SGary Morrison #define HCR_TWI_BIT		(ULL(1) << 13)
723f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT		(ULL(1) << 5)
724f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT		(ULL(1) << 4)
725f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT		(ULL(1) << 3)
726f5478dedSAntonio Nino Diaz 
727f5478dedSAntonio Nino Diaz /* ISR definitions */
728f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT		U(8)
729f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT		U(7)
730f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT		U(6)
731f5478dedSAntonio Nino Diaz 
732f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */
733f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL	U(0x0)
734f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
735f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT		(U(1) << 1)
736f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT		(U(1) << 0)
737f5478dedSAntonio Nino Diaz 
738f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */
739f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT		(U(1) << 9)
740f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT		(U(1) << 8)
741f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT		(U(1) << 0)
742f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT		(U(1) << 1)
743f5478dedSAntonio Nino Diaz #define EVNTEN_BIT		(U(1) << 2)
744f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT		(U(1) << 3)
745f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT		U(4)
746f5478dedSAntonio Nino Diaz #define EVNTI_MASK		U(0xf)
747f5478dedSAntonio Nino Diaz 
748f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */
749f5478dedSAntonio Nino Diaz #define TCPAC_BIT		(U(1) << 31)
75033b9be6dSChris Kay #define TAM_SHIFT		U(30)
75133b9be6dSChris Kay #define TAM_BIT			(U(1) << TAM_SHIFT)
752f5478dedSAntonio Nino Diaz #define TTA_BIT			(U(1) << 20)
753dc78e62dSjohpow01 #define ESM_BIT			(U(1) << 12)
754f5478dedSAntonio Nino Diaz #define TFP_BIT			(U(1) << 10)
755f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT		(U(1) << 8)
756dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
757dc78e62dSjohpow01 				~(CPTR_EZ_BIT | ESM_BIT))
758f5478dedSAntonio Nino Diaz 
759f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */
760f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
761f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
76233b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT	U(30)
76333b9be6dSChris Kay #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
764dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK	ULL(0x3)
765dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT	U(24)
766f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT	(U(1) << 20)
767dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT	(U(1) << 12)
768f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT	(U(1) << 10)
769f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT		(U(1) << 8)
770f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
771f5478dedSAntonio Nino Diaz 
77228bbbf3bSManish Pandey /* VTCR_EL2 definitions */
77328bbbf3bSManish Pandey #define VTCR_RESET_VAL		U(0x0)
77428bbbf3bSManish Pandey #define VTCR_EL2_MSA		(U(1) << 31)
77528bbbf3bSManish Pandey 
776f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */
777f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT		(U(1) << 0)
778f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT		(U(1) << 1)
779f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT		(U(1) << 2)
780f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT		(U(1) << 3)
78130f05b4fSManish Pandey #define SPSR_V_BIT		(U(1) << 28)
78230f05b4fSManish Pandey #define SPSR_C_BIT		(U(1) << 29)
78330f05b4fSManish Pandey #define SPSR_Z_BIT		(U(1) << 30)
78430f05b4fSManish Pandey #define SPSR_N_BIT		(U(1) << 31)
785f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT		U(6)
786f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK		U(0xf)
787f5478dedSAntonio Nino Diaz 
788f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT		U(6)
789f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK		U(0x7)
790f5478dedSAntonio Nino Diaz 
791f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT		U(9)
792f5478dedSAntonio Nino Diaz #define SPSR_E_MASK		U(0x1)
793f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE		U(0x0)
794f5478dedSAntonio Nino Diaz #define SPSR_E_BIG		U(0x1)
795f5478dedSAntonio Nino Diaz 
796f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT		U(5)
797f5478dedSAntonio Nino Diaz #define SPSR_T_MASK		U(0x1)
798f5478dedSAntonio Nino Diaz #define SPSR_T_ARM		U(0x0)
799f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB		U(0x1)
800f5478dedSAntonio Nino Diaz 
801f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT		U(4)
802f5478dedSAntonio Nino Diaz #define SPSR_M_MASK		U(0x1)
803f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64		U(0x0)
804f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32		U(0x1)
80530f05b4fSManish Pandey #define SPSR_M_EL1H		U(0x5)
80677c27753SZelalem Aweke #define SPSR_M_EL2H		U(0x9)
807f5478dedSAntonio Nino Diaz 
808b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT		U(2)
809b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH		U(2)
810b4292bc6SAlexei Fedorov 
81130f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64	U(10)
81230f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64	U(0x3)
81337596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64	U(12)
81437596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
81537596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23)
81637596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
81730f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64	BIT_64(13)
81830f05b4fSManish Pandey #define SPSR_IL_BIT		BIT_64(20)
81930f05b4fSManish Pandey #define SPSR_SS_BIT		BIT_64(21)
82037596fcbSDaniel Boulby #define SPSR_PAN_BIT		BIT_64(22)
82130f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64	BIT_64(23)
82237596fcbSDaniel Boulby #define SPSR_DIT_BIT		BIT(24)
82337596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
82430f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64	BIT_64(32)
82530f05b4fSManish Pandey #define SPSR_PPEND_BIT		BIT(33)
82630f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64	BIT_64(34)
82730f05b4fSManish Pandey #define SPSR_NZCV		(SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT)
828c250cc3bSJohn Tsichritzis 
829f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \
830f5478dedSAntonio Nino Diaz 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
831f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
832f5478dedSAntonio Nino Diaz 
833f5478dedSAntonio Nino Diaz /*
834f5478dedSAntonio Nino Diaz  * RMR_EL3 definitions
835f5478dedSAntonio Nino Diaz  */
836f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT		(U(1) << 1)
837f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT	(U(1) << 0)
838f5478dedSAntonio Nino Diaz 
839f5478dedSAntonio Nino Diaz /*
840f5478dedSAntonio Nino Diaz  * HI-VECTOR address for AArch32 state
841f5478dedSAntonio Nino Diaz  */
842f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE		U(0xFFFF0000)
843f5478dedSAntonio Nino Diaz 
844f5478dedSAntonio Nino Diaz /*
8451b491eeaSElyes Haouas  * TCR definitions
846f5478dedSAntonio Nino Diaz  */
847f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
848f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
849f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT	U(32)
850f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT	U(16)
851f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT	U(16)
852f5478dedSAntonio Nino Diaz 
853f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN		ULL(16)
854f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX		ULL(39)
855cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST	ULL(48)
856f5478dedSAntonio Nino Diaz 
8576de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT		U(0)
8586de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT		U(16)
8596de6965bSAntonio Nino Diaz 
860f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */
861f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB		ULL(0x0)
862f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB	ULL(0x1)
863f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB		ULL(0x2)
864f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB		ULL(0x3)
865f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB	ULL(0x4)
866f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB	ULL(0x5)
867f5478dedSAntonio Nino Diaz 
868f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
869f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
870f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
871f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
872f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
873f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
874f5478dedSAntonio Nino Diaz 
875f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
876f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
877f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
878f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
879f5478dedSAntonio Nino Diaz 
880f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
881f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
882f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
883f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
884f5478dedSAntonio Nino Diaz 
885f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
886f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
887f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
888f5478dedSAntonio Nino Diaz 
8896de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
8906de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
8916de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
8926de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
8936de6965bSAntonio Nino Diaz 
8946de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
8956de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
8966de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
8976de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
8986de6965bSAntonio Nino Diaz 
8996de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
9006de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
9016de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
9026de6965bSAntonio Nino Diaz 
903f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT		U(14)
904f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK		ULL(3)
905f5478dedSAntonio Nino Diaz #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
906f5478dedSAntonio Nino Diaz #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
907f5478dedSAntonio Nino Diaz #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
908f5478dedSAntonio Nino Diaz 
9096de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT		U(30)
9106de6965bSAntonio Nino Diaz #define TCR_TG1_MASK		ULL(3)
9116de6965bSAntonio Nino Diaz #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
9126de6965bSAntonio Nino Diaz #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
9136de6965bSAntonio Nino Diaz #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
9146de6965bSAntonio Nino Diaz 
915f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT		(ULL(1) << 7)
916f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT		(ULL(1) << 23)
917f5478dedSAntonio Nino Diaz 
918f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT		U(0x0)
919f5478dedSAntonio Nino Diaz #define MODE_SP_MASK		U(0x1)
920f5478dedSAntonio Nino Diaz #define MODE_SP_EL0		U(0x0)
921f5478dedSAntonio Nino Diaz #define MODE_SP_ELX		U(0x1)
922f5478dedSAntonio Nino Diaz 
923f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT		U(0x4)
924f5478dedSAntonio Nino Diaz #define MODE_RW_MASK		U(0x1)
925f5478dedSAntonio Nino Diaz #define MODE_RW_64		U(0x0)
926f5478dedSAntonio Nino Diaz #define MODE_RW_32		U(0x1)
927f5478dedSAntonio Nino Diaz 
928f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT		U(0x2)
929f5478dedSAntonio Nino Diaz #define MODE_EL_MASK		U(0x3)
930b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH		U(0x2)
931f5478dedSAntonio Nino Diaz #define MODE_EL3		U(0x3)
932f5478dedSAntonio Nino Diaz #define MODE_EL2		U(0x2)
933f5478dedSAntonio Nino Diaz #define MODE_EL1		U(0x1)
934f5478dedSAntonio Nino Diaz #define MODE_EL0		U(0x0)
935f5478dedSAntonio Nino Diaz 
936f5478dedSAntonio Nino Diaz #define MODE32_SHIFT		U(0)
937f5478dedSAntonio Nino Diaz #define MODE32_MASK		U(0xf)
938f5478dedSAntonio Nino Diaz #define MODE32_usr		U(0x0)
939f5478dedSAntonio Nino Diaz #define MODE32_fiq		U(0x1)
940f5478dedSAntonio Nino Diaz #define MODE32_irq		U(0x2)
941f5478dedSAntonio Nino Diaz #define MODE32_svc		U(0x3)
942f5478dedSAntonio Nino Diaz #define MODE32_mon		U(0x6)
943f5478dedSAntonio Nino Diaz #define MODE32_abt		U(0x7)
944f5478dedSAntonio Nino Diaz #define MODE32_hyp		U(0xa)
945f5478dedSAntonio Nino Diaz #define MODE32_und		U(0xb)
946f5478dedSAntonio Nino Diaz #define MODE32_sys		U(0xf)
947f5478dedSAntonio Nino Diaz 
948f5478dedSAntonio Nino Diaz #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
949f5478dedSAntonio Nino Diaz #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
950f5478dedSAntonio Nino Diaz #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
951f5478dedSAntonio Nino Diaz #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
952f5478dedSAntonio Nino Diaz 
953f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif)					\
954c250cc3bSJohn Tsichritzis 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
955f5478dedSAntonio Nino Diaz 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
956f5478dedSAntonio Nino Diaz 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
957c250cc3bSJohn Tsichritzis 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
958c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH64)))
959f5478dedSAntonio Nino Diaz 
960f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif)		\
961c250cc3bSJohn Tsichritzis 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
962f5478dedSAntonio Nino Diaz 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
963f5478dedSAntonio Nino Diaz 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
964f5478dedSAntonio Nino Diaz 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
965c250cc3bSJohn Tsichritzis 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
966c250cc3bSJohn Tsichritzis 	(~(SPSR_SSBS_BIT_AARCH32)))
967f5478dedSAntonio Nino Diaz 
968f5478dedSAntonio Nino Diaz /*
969f5478dedSAntonio Nino Diaz  * TTBR Definitions
970f5478dedSAntonio Nino Diaz  */
971f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT		ULL(0x1)
972f5478dedSAntonio Nino Diaz 
973f5478dedSAntonio Nino Diaz /*
974f5478dedSAntonio Nino Diaz  * CTR_EL0 definitions
975f5478dedSAntonio Nino Diaz  */
976f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT		U(24)
977f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK		U(0xf)
978f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT		U(20)
979f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK		U(0xf)
980f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT	U(16)
981f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK	U(0xf)
982f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT		U(14)
983f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK		U(0x3)
984f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT	U(0)
985f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK	U(0xf)
986f5478dedSAntonio Nino Diaz 
987f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
988f5478dedSAntonio Nino Diaz 
989f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */
990f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT	U(0)
991f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT	U(1)
992f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT	U(2)
993f5478dedSAntonio Nino Diaz 
994f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK	U(1)
995f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK	U(1)
996f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK	U(1)
997f5478dedSAntonio Nino Diaz 
998dd4f0885SVarun Wadekar /* Physical timer control macros */
999dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
1000dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
1001dd4f0885SVarun Wadekar 
1002f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */
1003f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT			U(26)
1004f5478dedSAntonio Nino Diaz #define ESR_EC_MASK			U(0x3f)
1005f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH			U(6)
10061f461979SJustin Chadwell #define ESR_ISS_SHIFT			U(0)
10071f461979SJustin Chadwell #define ESR_ISS_LENGTH			U(25)
100830f05b4fSManish Pandey #define ESR_IL_BIT			(U(1) << 25)
1009f5478dedSAntonio Nino Diaz #define EC_UNKNOWN			U(0x0)
1010f5478dedSAntonio Nino Diaz #define EC_WFE_WFI			U(0x1)
1011f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
1012f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
1013f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
1014f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC		U(0x6)
1015f5478dedSAntonio Nino Diaz #define EC_FP_SIMD			U(0x7)
1016f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC		U(0x8)
1017f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
1018f5478dedSAntonio Nino Diaz #define EC_ILLEGAL			U(0xe)
1019f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC			U(0x11)
1020f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC			U(0x12)
1021f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC			U(0x13)
1022f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC			U(0x15)
1023f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC			U(0x16)
1024f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC			U(0x17)
1025f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS			U(0x18)
10266d22b089SManish Pandey #define EC_IMP_DEF_EL3			U(0x1f)
1027f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL		U(0x20)
1028f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL		U(0x21)
1029f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN			U(0x22)
1030f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL		U(0x24)
1031f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL		U(0x25)
1032f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN			U(0x26)
1033f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP			U(0x28)
1034f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP			U(0x2c)
1035f5478dedSAntonio Nino Diaz #define EC_SERROR			U(0x2f)
10361f461979SJustin Chadwell #define EC_BRK				U(0x3c)
1037f5478dedSAntonio Nino Diaz 
1038f5478dedSAntonio Nino Diaz /*
1039f5478dedSAntonio Nino Diaz  * External Abort bit in Instruction and Data Aborts synchronous exception
1040f5478dedSAntonio Nino Diaz  * syndromes.
1041f5478dedSAntonio Nino Diaz  */
1042f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT		U(9)
1043f5478dedSAntonio Nino Diaz 
1044f5478dedSAntonio Nino Diaz #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
1045f5478dedSAntonio Nino Diaz 
1046f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
1047f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
1048f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
1049f5478dedSAntonio Nino Diaz 
1050f5478dedSAntonio Nino Diaz /*******************************************************************************
1051f5478dedSAntonio Nino Diaz  * Definitions of register offsets, fields and macros for CPU system
1052f5478dedSAntonio Nino Diaz  * instructions.
1053f5478dedSAntonio Nino Diaz  ******************************************************************************/
1054f5478dedSAntonio Nino Diaz 
1055f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT		U(12)
1056f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
1057f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1058f5478dedSAntonio Nino Diaz 
1059f5478dedSAntonio Nino Diaz /*******************************************************************************
1060f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1061f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1062f5478dedSAntonio Nino Diaz  ******************************************************************************/
1063f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ	U(0x0)
1064f5478dedSAntonio Nino Diaz #define CNTNSAR			U(0x4)
1065f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x)	(x)
1066f5478dedSAntonio Nino Diaz 
1067f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1068f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT	U(0x0)
1069f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT	U(0x1)
1070f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT	U(0x2)
1071f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT	U(0x3)
1072f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT	U(0x4)
1073f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT	U(0x5)
1074f5478dedSAntonio Nino Diaz 
1075f5478dedSAntonio Nino Diaz /*******************************************************************************
1076f5478dedSAntonio Nino Diaz  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1077f5478dedSAntonio Nino Diaz  * system level implementation of the Generic Timer.
1078f5478dedSAntonio Nino Diaz  ******************************************************************************/
1079f5478dedSAntonio Nino Diaz /* Physical Count register. */
1080f5478dedSAntonio Nino Diaz #define CNTPCT_LO		U(0x0)
1081f5478dedSAntonio Nino Diaz /* Counter Frequency register. */
1082f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ		U(0x10)
1083f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */
1084f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO		U(0x20)
1085f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */
1086f5478dedSAntonio Nino Diaz #define CNTP_CTL		U(0x2c)
1087f5478dedSAntonio Nino Diaz 
1088f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */
1089f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL	U(0x0)
1090f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT	U(11)
1091f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK		U(0x1f)
1092f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1093e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT		(U(1) << 7)
1094f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT		(U(1) << 6)
1095f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT		(U(1) << 5)
1096f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT		(U(1) << 4)
1097f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT		(U(1) << 3)
1098e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT		(U(1) << 2)
1099e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT		(U(1) << 1)
1100e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT		(U(1) << 0)
1101f5478dedSAntonio Nino Diaz 
1102f5478dedSAntonio Nino Diaz /*******************************************************************************
1103f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SVE
1104f5478dedSAntonio Nino Diaz  ******************************************************************************/
1105f5478dedSAntonio Nino Diaz #define ZCR_EL3			S3_6_C1_C2_0
1106f5478dedSAntonio Nino Diaz #define ZCR_EL2			S3_4_C1_C2_0
1107f5478dedSAntonio Nino Diaz 
1108f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */
1109f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK	U(0xf)
1110f5478dedSAntonio Nino Diaz 
1111f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */
1112f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK	U(0xf)
1113f5478dedSAntonio Nino Diaz 
1114f5478dedSAntonio Nino Diaz /*******************************************************************************
1115dc78e62dSjohpow01  * Definitions for system register interface to SME as needed in EL3
1116dc78e62dSjohpow01  ******************************************************************************/
1117dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1118dc78e62dSjohpow01 #define SMCR_EL3			S3_6_C1_C2_6
1119dc78e62dSjohpow01 
1120dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */
112145007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
112245007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
11239e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED			U(0x1)
112403d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
112503d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
11269e51f15eSSona Mathew #define SME_INST_IMPLEMENTED			ULL(0x0)
11279e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED			ULL(0x1)
1128dc78e62dSjohpow01 
1129dc78e62dSjohpow01 /* SMCR_ELx definitions */
1130dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT		U(0)
113103d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX		U(0x1ff)
1132dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT		(U(1) << 31)
113303d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1134dc78e62dSjohpow01 
1135dc78e62dSjohpow01 /*******************************************************************************
1136f5478dedSAntonio Nino Diaz  * Definitions of MAIR encodings for device and normal memory
1137f5478dedSAntonio Nino Diaz  ******************************************************************************/
1138f5478dedSAntonio Nino Diaz /*
1139f5478dedSAntonio Nino Diaz  * MAIR encodings for device memory attributes.
1140f5478dedSAntonio Nino Diaz  */
1141f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE		ULL(0x0)
1142f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE		ULL(0x4)
1143f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE		ULL(0x8)
1144f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE		ULL(0xc)
1145f5478dedSAntonio Nino Diaz 
1146f5478dedSAntonio Nino Diaz /*
1147f5478dedSAntonio Nino Diaz  * MAIR encodings for normal memory attributes.
1148f5478dedSAntonio Nino Diaz  *
1149f5478dedSAntonio Nino Diaz  * Cache Policy
1150f5478dedSAntonio Nino Diaz  *  WT:	 Write Through
1151f5478dedSAntonio Nino Diaz  *  WB:	 Write Back
1152f5478dedSAntonio Nino Diaz  *  NC:	 Non-Cacheable
1153f5478dedSAntonio Nino Diaz  *
1154f5478dedSAntonio Nino Diaz  * Transient Hint
1155f5478dedSAntonio Nino Diaz  *  NTR: Non-Transient
1156f5478dedSAntonio Nino Diaz  *  TR:	 Transient
1157f5478dedSAntonio Nino Diaz  *
1158f5478dedSAntonio Nino Diaz  * Allocation Policy
1159f5478dedSAntonio Nino Diaz  *  RA:	 Read Allocate
1160f5478dedSAntonio Nino Diaz  *  WA:	 Write Allocate
1161f5478dedSAntonio Nino Diaz  *  RWA: Read and Write Allocate
1162f5478dedSAntonio Nino Diaz  *  NA:	 No Allocation
1163f5478dedSAntonio Nino Diaz  */
1164f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1165f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1166f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1167f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC		ULL(0x4)
1168f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1169f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1170f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1171f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1172f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1173f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1174f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1175f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1176f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1177f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1178f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1179f5478dedSAntonio Nino Diaz 
1180f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT	U(4)
1181f5478dedSAntonio Nino Diaz 
1182f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1183f5478dedSAntonio Nino Diaz 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1184f5478dedSAntonio Nino Diaz 
1185f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */
1186f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT	U(0)
1187f5478dedSAntonio Nino Diaz #define PAR_F_MASK	ULL(0x1)
1188*30655136SGovindraj Raja 
1189*30655136SGovindraj Raja #define PAR_D128_ADDR_MASK	GENMASK(55, 12) /* 44-bits-wide page address */
1190*30655136SGovindraj Raja #define PAR_ADDR_MASK		GENMASK(51, 12) /* 40-bits-wide page address */
1191f5478dedSAntonio Nino Diaz 
1192f5478dedSAntonio Nino Diaz /*******************************************************************************
1193f5478dedSAntonio Nino Diaz  * Definitions for system register interface to SPE
1194f5478dedSAntonio Nino Diaz  ******************************************************************************/
1195f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1		S3_0_C9_C10_0
1196f5478dedSAntonio Nino Diaz 
1197f5478dedSAntonio Nino Diaz /*******************************************************************************
1198ed804406SRohit Mathew  * Definitions for system register interface, shifts and masks for MPAM
1199f5478dedSAntonio Nino Diaz  ******************************************************************************/
1200f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1		S3_0_C10_C4_4
1201f5478dedSAntonio Nino Diaz #define MPAM2_EL2		S3_4_C10_C5_0
1202f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2		S3_4_C10_C4_0
1203f5478dedSAntonio Nino Diaz #define MPAM3_EL3		S3_6_C10_C5_0
1204f5478dedSAntonio Nino Diaz 
12059448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
12069448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1207f5478dedSAntonio Nino Diaz /*******************************************************************************
1208873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1
1209f5478dedSAntonio Nino Diaz  ******************************************************************************/
1210f5478dedSAntonio Nino Diaz #define AMCR_EL0		S3_3_C13_C2_0
1211f5478dedSAntonio Nino Diaz #define AMCFGR_EL0		S3_3_C13_C2_1
1212f5478dedSAntonio Nino Diaz #define AMCGCR_EL0		S3_3_C13_C2_2
1213f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0		S3_3_C13_C2_3
1214f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1215f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1216f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1217f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1218f5478dedSAntonio Nino Diaz 
1219f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */
1220f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1221f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1222f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1223f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1224f5478dedSAntonio Nino Diaz 
1225f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */
1226f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1227f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1228f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1229f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1230f5478dedSAntonio Nino Diaz 
1231f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */
1232f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1233f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1234f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1235f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1236f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1237f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1238f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1239f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1240f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1241f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1242f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1243f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1244f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1245f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1246f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1247f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1248f5478dedSAntonio Nino Diaz 
1249f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */
1250f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1251f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1252f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1253f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1254f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1255f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1256f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1257f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1258f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1259f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1260f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1261f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1262f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1263f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1264f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1265f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1266f5478dedSAntonio Nino Diaz 
126733b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */
126833b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
126933b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
127033b9be6dSChris Kay 
127133b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */
127233b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
127333b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
127433b9be6dSChris Kay 
127533b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */
127633b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
127733b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
127833b9be6dSChris Kay 
127933b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */
128033b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
128133b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
128233b9be6dSChris Kay 
1283f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */
1284f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT	U(28)
1285f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK	U(0xf)
1286f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT	U(0)
1287f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK	U(0xff)
1288f3ccf036SAlexei Fedorov 
1289f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */
129081e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
129181e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1292f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1293f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1294f5478dedSAntonio Nino Diaz 
1295f5478dedSAntonio Nino Diaz /* MPAM register definitions */
1296f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1297edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT		(ULL(1) << 62)
1298537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1299edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL		MPAM3_EL3_TRAPLOWER_BIT
1300537fa859SLouis Mayencourt 
1301537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1302537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1303f5478dedSAntonio Nino Diaz 
1304f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1305f5478dedSAntonio Nino Diaz 
1306f5478dedSAntonio Nino Diaz /*******************************************************************************
1307873d4241Sjohpow01  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1308873d4241Sjohpow01  ******************************************************************************/
1309873d4241Sjohpow01 
1310873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */
1311873d4241Sjohpow01 #define AMCG1IDR_EL0		S3_3_C13_C2_6
1312873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1313873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT	U(0)
1314873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1315873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT	U(16)
1316873d4241Sjohpow01 
1317873d4241Sjohpow01 /* New bit added to AMCR_EL0 */
131833b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT	U(17)
131933b9be6dSChris Kay #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1320873d4241Sjohpow01 
1321873d4241Sjohpow01 /*
1322873d4241Sjohpow01  * Definitions for virtual offset registers for architected activity monitor
1323873d4241Sjohpow01  * event counters.
1324873d4241Sjohpow01  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1325873d4241Sjohpow01  */
1326873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1327873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1328873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1329873d4241Sjohpow01 
1330873d4241Sjohpow01 /*
1331873d4241Sjohpow01  * Definitions for virtual offset registers for auxiliary activity monitor event
1332873d4241Sjohpow01  * counters.
1333873d4241Sjohpow01  */
1334873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1335873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1336873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1337873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1338873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1339873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1340873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1341873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1342873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1343873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1344873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1345873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1346873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1347873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1348873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1349873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1350873d4241Sjohpow01 
1351873d4241Sjohpow01 /*******************************************************************************
135281c272b3SZelalem Aweke  * Realm management extension register definitions
135381c272b3SZelalem Aweke  ******************************************************************************/
135481c272b3SZelalem Aweke #define GPCCR_EL3			S3_6_C2_C1_6
135581c272b3SZelalem Aweke #define GPTBR_EL3			S3_6_C2_C1_4
135681c272b3SZelalem Aweke 
135778f56ee7SAndre Przywara #define SCXTNUM_EL2			S3_4_C13_C0_7
1358d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1			S3_0_C13_C0_7
1359d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0			S3_3_C13_C0_7
136078f56ee7SAndre Przywara 
136181c272b3SZelalem Aweke /*******************************************************************************
1362f5478dedSAntonio Nino Diaz  * RAS system registers
1363f5478dedSAntonio Nino Diaz  ******************************************************************************/
1364f5478dedSAntonio Nino Diaz #define DISR_EL1		S3_0_C12_C1_1
1365f5478dedSAntonio Nino Diaz #define DISR_A_BIT		U(31)
1366f5478dedSAntonio Nino Diaz 
1367f5478dedSAntonio Nino Diaz #define ERRIDR_EL1		S3_0_C5_C3_0
1368f5478dedSAntonio Nino Diaz #define ERRIDR_MASK		U(0xffff)
1369f5478dedSAntonio Nino Diaz 
1370f5478dedSAntonio Nino Diaz #define ERRSELR_EL1		S3_0_C5_C3_1
1371f5478dedSAntonio Nino Diaz 
1372f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */
1373f5478dedSAntonio Nino Diaz #define ERXFR_EL1		S3_0_C5_C4_0
1374f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1		S3_0_C5_C4_1
1375f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1		S3_0_C5_C4_2
1376f5478dedSAntonio Nino Diaz #define ERXADDR_EL1		S3_0_C5_C4_3
1377f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1		S3_0_C5_C4_4
1378f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1379f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1380f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1		S3_0_C5_C5_0
1381f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1		S3_0_C5_C5_1
1382f5478dedSAntonio Nino Diaz 
1383af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT	U(0)
1384af220ebbSjohpow01 #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1385f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT		(U(1) << 4)
1386f5478dedSAntonio Nino Diaz 
1387f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1388f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1389f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1390f5478dedSAntonio Nino Diaz 
1391f5478dedSAntonio Nino Diaz /*******************************************************************************
1392f5478dedSAntonio Nino Diaz  * Armv8.3 Pointer Authentication Registers
1393f5478dedSAntonio Nino Diaz  ******************************************************************************/
13945283962eSAntonio Nino Diaz #define APIAKeyLo_EL1		S3_0_C2_C1_0
13955283962eSAntonio Nino Diaz #define APIAKeyHi_EL1		S3_0_C2_C1_1
13965283962eSAntonio Nino Diaz #define APIBKeyLo_EL1		S3_0_C2_C1_2
13975283962eSAntonio Nino Diaz #define APIBKeyHi_EL1		S3_0_C2_C1_3
13985283962eSAntonio Nino Diaz #define APDAKeyLo_EL1		S3_0_C2_C2_0
13995283962eSAntonio Nino Diaz #define APDAKeyHi_EL1		S3_0_C2_C2_1
14005283962eSAntonio Nino Diaz #define APDBKeyLo_EL1		S3_0_C2_C2_2
14015283962eSAntonio Nino Diaz #define APDBKeyHi_EL1		S3_0_C2_C2_3
1402f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1		S3_0_C2_C3_0
14035283962eSAntonio Nino Diaz #define APGAKeyHi_EL1		S3_0_C2_C3_1
1404f5478dedSAntonio Nino Diaz 
1405f5478dedSAntonio Nino Diaz /*******************************************************************************
1406f5478dedSAntonio Nino Diaz  * Armv8.4 Data Independent Timing Registers
1407f5478dedSAntonio Nino Diaz  ******************************************************************************/
1408f5478dedSAntonio Nino Diaz #define DIT			S3_3_C4_C2_5
1409f5478dedSAntonio Nino Diaz #define DIT_BIT			BIT(24)
1410f5478dedSAntonio Nino Diaz 
14118074448fSJohn Tsichritzis /*******************************************************************************
14128074448fSJohn Tsichritzis  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
14138074448fSJohn Tsichritzis  ******************************************************************************/
14148074448fSJohn Tsichritzis #define SSBS			S3_3_C4_C2_6
14158074448fSJohn Tsichritzis 
14169dd94382SJustin Chadwell /*******************************************************************************
14179dd94382SJustin Chadwell  * Armv8.5 - Memory Tagging Extension Registers
14189dd94382SJustin Chadwell  ******************************************************************************/
14199dd94382SJustin Chadwell #define TFSRE0_EL1		S3_0_C5_C6_1
14209dd94382SJustin Chadwell #define TFSR_EL1		S3_0_C5_C6_0
14219dd94382SJustin Chadwell #define RGSR_EL1		S3_0_C1_C0_5
14229dd94382SJustin Chadwell #define GCR_EL1			S3_0_C1_C0_6
14239dd94382SJustin Chadwell 
142433c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT	(UL(1) << 16)
142533c665aeSHarrison Mutai 
14269cf7f355SMadhukar Pappireddy /*******************************************************************************
14271ae75529SAndre Przywara  * Armv8.5 - Random Number Generator Registers
14281ae75529SAndre Przywara  ******************************************************************************/
14291ae75529SAndre Przywara #define RNDR			S3_3_C2_C4_0
14301ae75529SAndre Przywara #define RNDRRS			S3_3_C2_C4_1
14311ae75529SAndre Przywara 
14321ae75529SAndre Przywara /*******************************************************************************
1433cb4ec47bSjohpow01  * FEAT_HCX - Extended Hypervisor Configuration Register
1434cb4ec47bSjohpow01  ******************************************************************************/
1435cb4ec47bSjohpow01 #define HCRX_EL2		S3_4_C1_C2_2
1436ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1437ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1438ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1439ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1440ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1441ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1442ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1443cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1444cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1445cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1446cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1447cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1448ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL	ULL(0x0)
1449cb4ec47bSjohpow01 
1450cb4ec47bSjohpow01 /*******************************************************************************
14514a530b4cSJuan Pablo Conde  * FEAT_FGT - Definitions for Fine-Grained Trap registers
14524a530b4cSJuan Pablo Conde  ******************************************************************************/
14534a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL	ULL(0x180000000000000)
14544a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL	ULL(0xC4000000000000)
14554a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL	ULL(0xC4000000000000)
14564a530b4cSJuan Pablo Conde 
14574a530b4cSJuan Pablo Conde /*******************************************************************************
1458ed9bb824SMadhukar Pappireddy  * FEAT_TCR2 - Extended Translation Control Registers
1459d3331603SMark Brown  ******************************************************************************/
1460ed9bb824SMadhukar Pappireddy #define TCR2_EL1		S3_0_C2_C0_3
1461d3331603SMark Brown #define TCR2_EL2		S3_4_C2_C0_3
1462d3331603SMark Brown 
1463d3331603SMark Brown /*******************************************************************************
1464ed9bb824SMadhukar Pappireddy  * Permission indirection and overlay Registers
1465062b6c6bSMark Brown  ******************************************************************************/
1466062b6c6bSMark Brown 
1467ed9bb824SMadhukar Pappireddy #define PIRE0_EL1		S3_0_C10_C2_2
1468062b6c6bSMark Brown #define PIRE0_EL2		S3_4_C10_C2_2
1469ed9bb824SMadhukar Pappireddy #define PIR_EL1			S3_0_C10_C2_3
1470062b6c6bSMark Brown #define PIR_EL2			S3_4_C10_C2_3
1471ed9bb824SMadhukar Pappireddy #define POR_EL1			S3_0_C10_C2_4
1472062b6c6bSMark Brown #define POR_EL2			S3_4_C10_C2_4
1473062b6c6bSMark Brown #define S2PIR_EL2		S3_4_C10_C2_5
1474ed9bb824SMadhukar Pappireddy #define S2POR_EL1		S3_0_C10_C2_5
1475062b6c6bSMark Brown 
1476062b6c6bSMark Brown /*******************************************************************************
1477688ab57bSMark Brown  * FEAT_GCS - Guarded Control Stack Registers
1478688ab57bSMark Brown  ******************************************************************************/
1479688ab57bSMark Brown #define GCSCR_EL2		S3_4_C2_C5_0
1480688ab57bSMark Brown #define GCSPR_EL2		S3_4_C2_C5_1
148130f05b4fSManish Pandey #define GCSCR_EL1		S3_0_C2_C5_0
1482d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1		S3_0_C2_C5_2
1483d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1		S3_0_C2_C5_1
1484d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0		S3_3_C2_C5_1
148530f05b4fSManish Pandey 
148630f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT	(UL(1) << 6)
1487688ab57bSMark Brown 
1488688ab57bSMark Brown /*******************************************************************************
1489d6c76e6cSMadhukar Pappireddy  * FEAT_TRF - Trace Filter Control Registers
1490d6c76e6cSMadhukar Pappireddy  ******************************************************************************/
1491d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2		S3_4_C1_C2_1
1492d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1		S3_0_C1_C2_1
1493d6c76e6cSMadhukar Pappireddy 
1494d6c76e6cSMadhukar Pappireddy /*******************************************************************************
14956d0433f0SJayanth Dodderi Chidanand  * FEAT_THE - Translation Hardening Extension Registers
14966d0433f0SJayanth Dodderi Chidanand  ******************************************************************************/
14976d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1		S3_0_C13_C0_6
14986d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1		S3_0_C13_C0_3
14996d0433f0SJayanth Dodderi Chidanand 
15006d0433f0SJayanth Dodderi Chidanand /*******************************************************************************
15014ec4e545SJayanth Dodderi Chidanand  * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers
15024ec4e545SJayanth Dodderi Chidanand  ******************************************************************************/
15034ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2		S3_4_C1_C0_3
15044ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1		S3_0_C1_C0_3
15054ec4e545SJayanth Dodderi Chidanand 
15064ec4e545SJayanth Dodderi Chidanand /*******************************************************************************
15079cf7f355SMadhukar Pappireddy  * Definitions for DynamicIQ Shared Unit registers
15089cf7f355SMadhukar Pappireddy  ******************************************************************************/
15099cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
15109cf7f355SMadhukar Pappireddy 
15119cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */
15129cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF	0
15139cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON	1
15149cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK	U(1)
1515278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET	BIT(1)
15169cf7f355SMadhukar Pappireddy 
151768120783SChris Kay /*******************************************************************************
151868120783SChris Kay  * Definitions for CPU Power/Performance Management registers
151968120783SChris Kay  ******************************************************************************/
152068120783SChris Kay 
152168120783SChris Kay #define CPUPPMCR_EL3			S3_6_C15_C2_0
152268120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
152368120783SChris Kay #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
152468120783SChris Kay 
152568120783SChris Kay #define CPUMPMMCR_EL3			S3_6_C15_C2_1
152668120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
152768120783SChris Kay #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
152868120783SChris Kay 
1529387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */
1530387b8801SAndre Przywara #define SYSREG_SB			S0_3_C3_C0_7
1531387b8801SAndre Przywara 
1532f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1			S3_0_C15_C5_0
1533f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1		S3_0_C15_C5_1
1534f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1		S3_0_C15_C6_0
1535f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1		S3_0_C15_C5_3
1536f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1		S3_0_C15_C5_4
1537f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1		S3_0_C15_C5_5
1538f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1		S3_0_C15_C6_1
1539f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1		S3_0_C15_C6_2
1540f99a69c3SArvind Ram Prakash 
1541f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT		BIT(0)
1542f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT		U(11)
1543f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK		U(0x1f)
1544f99a69c3SArvind Ram Prakash 
1545f5478dedSAntonio Nino Diaz #endif /* ARCH_H */
1546