1f5478dedSAntonio Nino Diaz /* 258fadd62SIgor Podgainõi * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 94f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 95f5478dedSAntonio Nino Diaz ******************************************************************************/ 96f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 97f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 98dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 99f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 100f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 101f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 102f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 103f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 104f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 105f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 106f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 108f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 109f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 110f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 111f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 112f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 113f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 114f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 115f5478dedSAntonio Nino Diaz 116f5478dedSAntonio Nino Diaz /******************************************************************************* 11728f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 11828f39f02SMax Shvetsov ******************************************************************************/ 11928f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 12033e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 12133e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 12233e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 12333e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 12428f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 12528f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 12633e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 12733e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 12828f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 12928f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 13028f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 13128f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 13228f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 133e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 134e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 135e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 136e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 137e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 138e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 139e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 140e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 14128f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 142d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1432825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1442825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 145ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 146ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 14728f39f02SMax Shvetsov 14828f39f02SMax Shvetsov /******************************************************************************* 149f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 150f5478dedSAntonio Nino Diaz ******************************************************************************/ 151f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 152e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 153f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 154f5478dedSAntonio Nino Diaz 155f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 156f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 157f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 158f5478dedSAntonio Nino Diaz 159f5478dedSAntonio Nino Diaz /******************************************************************************* 160f5478dedSAntonio Nino Diaz * System register bit definitions 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 163f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 164f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 165ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 166f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 167f5478dedSAntonio Nino Diaz 168f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 169f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 170f5478dedSAntonio Nino Diaz 171f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 172f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 173f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 174bd393704SAmbroise Vincent #if ERRATA_A53_827319 175bd393704SAmbroise Vincent #define DCCSW DCCISW 176bd393704SAmbroise Vincent #else 177f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 178bd393704SAmbroise Vincent #endif 179f5478dedSAntonio Nino Diaz 180a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 181a8d5d3d5SAndre Przywara 182f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1876a0da736SJayanth Dodderi Chidanand 188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 1906a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 191873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 1926a0da736SJayanth Dodderi Chidanand 193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 1946a0da736SJayanth Dodderi Chidanand 195e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 196e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 197e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 1986a0da736SJayanth Dodderi Chidanand 199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2010c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2029e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2036a0da736SJayanth Dodderi Chidanand 2040376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 205db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2066a0da736SJayanth Dodderi Chidanand 207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 208f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2096a0da736SJayanth Dodderi Chidanand 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 212f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2139e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2146a0da736SJayanth Dodderi Chidanand 215f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 216f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 217f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2189e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2199e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2206a0da736SJayanth Dodderi Chidanand 22181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 22281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 22381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2249e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 225f5478dedSAntonio Nino Diaz 2266a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2276a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2286a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2296a0da736SJayanth Dodderi Chidanand 230e290a8fcSAlexei Fedorov /* Exception level handling */ 231f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 232f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 233f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 234f5478dedSAntonio Nino Diaz 23583271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 23683271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 23783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 23883271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 23983271d5aSArvind Ram Prakash 2402031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2412031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2422031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2432031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2449e51f15eSSona Mathew 2455de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2465de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2475de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2489e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2499e51f15eSSona Mathew 250c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 251c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 252c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 253c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 254515d2d46SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P8 U(8) 255c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2562031d616SManish V Badarkhe 25730f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 25830f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 25930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 26030f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 26130f05b4fSManish Pandey 262e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 263e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 264e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2659e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 2669e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 267f5478dedSAntonio Nino Diaz 268813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 269813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 270813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 2719e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 272813524eaSManish V Badarkhe 2730063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2740063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2750063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2769e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 2779e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 2780063dd17SJavier Almansa Sobrino 279744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 280744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 281744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 2829e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 283744ad974Sjohpow01 28430f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 28530f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 28630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 28730f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 28830f05b4fSManish Pandey 2897c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2907c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2917c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2927c802c71STomas Pilar 293f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 2956a0da736SJayanth Dodderi Chidanand 29619d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_SHIFT U(60) 29719d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 29819d52a83SAndre Przywara #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 29919d52a83SAndre Przywara #define LS64_V_IMPLEMENTED ULL(0x2) 30019d52a83SAndre Przywara #define LS64_IMPLEMENTED ULL(0x1) 30119d52a83SAndre Przywara #define LS64_NOT_IMPLEMENTED ULL(0x0) 30219d52a83SAndre Przywara 30319d52a83SAndre Przywara #define ID_AA64ISAR1_SB_SHIFT U(36) 30419d52a83SAndre Przywara #define ID_AA64ISAR1_SB_MASK ULL(0xf) 30519d52a83SAndre Przywara #define SB_IMPLEMENTED ULL(0x1) 30619d52a83SAndre Przywara #define SB_NOT_IMPLEMENTED ULL(0x0) 30719d52a83SAndre Przywara 308f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 3095283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 310f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 3115283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3126a0da736SJayanth Dodderi Chidanand 313f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3145283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 315f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3165283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 317f5478dedSAntonio Nino Diaz 3189ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3199ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3206b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 3216b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 3226b8df7b9SArvind Ram Prakash 3236b8df7b9SArvind Ram Prakash #define MOPS_IMPLEMENTED ULL(0x1) 3249ff5f754SJuan Pablo Conde 3259ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3269ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3279ff5f754SJuan Pablo Conde 3289ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3299ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3309ff5f754SJuan Pablo Conde 33158fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 33258fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 33358fadd62SIgor Podgainõi 3342559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3352559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3362559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3372559b2c8SAntonio Nino Diaz 338f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 339f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 340f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 341f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 342f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 343f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 344f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 34530655136SGovindraj Raja #define PARANGE_0111 U(56) 346f5478dedSAntonio Nino Diaz 34729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 34829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 34929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 3509e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 35129d0ee54SJimmy Brisson 352110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 353110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 35433e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 3559e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 3569e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 357110ee433SJimmy Brisson 358f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 359f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 360f5478dedSAntonio Nino Diaz 361f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 362f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 363f5478dedSAntonio Nino Diaz 364f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 365f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 3669e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 367f5478dedSAntonio Nino Diaz 3686cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3696cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3706cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3719e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 3726cac724dSjohpow01 373a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 374a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 3759e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 3769e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 3779e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 378a83103c8SAlexei Fedorov 37937596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 38037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 38137596fcbSDaniel Boulby 382cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 383cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 3849e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 385cb4ec47bSjohpow01 3862559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3872559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 388cedfa04bSSathees Balya 389cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 390cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 391cedfa04bSSathees Balya 392d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 393d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 394d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 395d0ec1cc4Sjohpow01 39630f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 39730f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 39830f05b4fSManish Pandey 3992559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 4002559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 4012559b2c8SAntonio Nino Diaz 4026a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 4036a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 4049e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 4056a0da736SJayanth Dodderi Chidanand 406d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 407d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 408d3331603SMark Brown 40930655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 41030655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 41130655136SGovindraj Raja #define D128_IMPLEMENTED ULL(0x1) 41230655136SGovindraj Raja 413062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 414062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 415062b6c6bSMark Brown 416062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 417062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 418062b6c6bSMark Brown 419062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 420062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 421062b6c6bSMark Brown 422062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 423062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 424062b6c6bSMark Brown 4254ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 4264ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 4274ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED ULL(1) 4284ec4e545SJayanth Dodderi Chidanand 429d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 430d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 431d3331603SMark Brown 432f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 433f5478dedSAntonio Nino Diaz 4349fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4359fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4369fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4379fc59639SAlexei Fedorov 43830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 43930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 4409e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 44130f05b4fSManish Pandey 442b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 443b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 444b7e398d6SSoby Mathew 445ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 446ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 447ff86e0b4SJuan Pablo Conde 44830f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 44930f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 45030f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 45130f05b4fSManish Pandey 45230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 45330f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 45430f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 45530f05b4fSManish Pandey 4566d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 4576d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 4586d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED ULL(1) 4596d0433f0SJayanth Dodderi Chidanand 4609e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED ULL(0x1) 461ff86e0b4SJuan Pablo Conde 4624d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 46358fadd62SIgor Podgainõi #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 46458fadd62SIgor Podgainõi 4654d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 4664d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 4674d0b6632SMaksims Svecovs 4684d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 4694d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 4704d0b6632SMaksims Svecovs 4714d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 4724d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 4734d0b6632SMaksims Svecovs 474a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 475a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 476a57e18e4SArvind Ram Prakash 477a57e18e4SArvind Ram Prakash #define FPMR_IMPLEMENTED ULL(0x1) 478a57e18e4SArvind Ram Prakash 4796503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 4806503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 4816503ff29SAndre Przywara 4820563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 4830563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 4840563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 4850563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 4860563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 4870563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 4880563ab08SAlexei Fedorov /* 4890563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 4900563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 4910563ab08SAlexei Fedorov */ 4920563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 493b7e398d6SSoby Mathew 494dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 495dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 496dbcc44a1SAlexei Fedorov 497dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 498dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 4990bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 5009e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 5019e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 5029e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 503dc78e62dSjohpow01 504f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 505f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 506f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 507f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 508f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 509f5478dedSAntonio Nino Diaz 510f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 511f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 512f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 513f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 514f5478dedSAntonio Nino Diaz 5153443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 5163443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 517a83103c8SAlexei Fedorov 518f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 519f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 520f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 521f5478dedSAntonio Nino Diaz 522f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 523f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 524f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 525f5478dedSAntonio Nino Diaz 526f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 527f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 528f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 529f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 530f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 531f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 532a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 533f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 534f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 535f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 536a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 537a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 538f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 539c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 540f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 541f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 542f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 543f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 544f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 545a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5465f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 547a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 548a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 549f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 550f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 551f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 552c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 553a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 554a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 555c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5565283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5579fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 5589fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 5599fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 560a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 561a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 562a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 563dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 56430f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 565a83103c8SAlexei Fedorov 566a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 567a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 568a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 569a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 570a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 571a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 572a83103c8SAlexei Fedorov /* 573a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 574a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 575a83103c8SAlexei Fedorov */ 576a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 577a83103c8SAlexei Fedorov 578a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 579a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 580a83103c8SAlexei Fedorov 581a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 582a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 583a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 584a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 585a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 586a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 587a83103c8SAlexei Fedorov /* 588a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 589a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 590a83103c8SAlexei Fedorov */ 591a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 592a83103c8SAlexei Fedorov 593a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 594a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 59537596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 59637596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 597a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 598a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 599a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 600a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 601a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 602a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 603a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 604f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 605f5478dedSAntonio Nino Diaz 606a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 607f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 608d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 609d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 610d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 61103d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 61203d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 613f5478dedSAntonio Nino Diaz 614f5478dedSAntonio Nino Diaz /* SCR definitions */ 615f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 61681c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 61733e6aaacSArvind Ram Prakash #define SCR_FGTEN2_BIT (UL(1) << 59) 61881c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 619a57e18e4SArvind Ram Prakash #define SCR_EnFPM_BIT (ULL(1) << 50) 62081c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 62130655136SGovindraj Raja #define SCR_D128En_BIT (UL(1) << 47) 6226cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 6236cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 624062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 6254ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT (UL(1) << 44) 626d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 6276d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT (UL(1) << 42) 62819d52a83SAndre Przywara #define SCR_ENTP2_SHIFT U(41) 62919d52a83SAndre Przywara #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 630ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 631688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 632cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 63319d52a83SAndre Przywara #define SCR_ADEn_BIT (UL(1) << 37) 63419d52a83SAndre Przywara #define SCR_EnAS0_BIT (UL(1) << 36) 635a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 636a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6376cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 638d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 639d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 640d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 64177c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 642d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 643d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 644d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 645d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 646d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 647d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 648d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 649d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 650d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 651d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 652d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 653d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 654d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 655d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 656d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 657d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 658dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 659f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 660f5478dedSAntonio Nino Diaz 661f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 66283271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 663fc7dca72SBoyan Karatotev #define MDCR_E3BREC_BIT (ULL(1) << 38) 664fc7dca72SBoyan Karatotev #define MDCR_E3BREW_BIT (ULL(1) << 37) 66512f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 66612f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 66712f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 668744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 669fc7dca72SBoyan Karatotev #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 670fc7dca72SBoyan Karatotev #define MDCR_SBRBE_ALL ULL(0x3) 671fc7dca72SBoyan Karatotev #define MDCR_SBRBE_NS ULL(0x1) 67240ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 67340ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 674fc7dca72SBoyan Karatotev #define MDCR_NSTB_EL3 ULL(0x2) 675ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 6760063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 67712f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 678e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 67912f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 68012f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 68112f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 68212f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 683e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 684e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 685f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 686ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 687ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 688ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 689f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 690ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 691fc7dca72SBoyan Karatotev #define MDCR_NSPB_EL3 ULL(0x2) 69299506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 693ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 694ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 695ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 69633815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 697f5478dedSAntonio Nino Diaz 698f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 6990063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 700c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT (U(1) << 26) 70140ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 70240ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 703c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT (U(1) << 23) 704e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 705c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT (U(1) << 17) 706f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 707f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 708f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 709f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 710f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 711f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 712f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 713f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 714f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 715f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 716c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK U(0x1f) 717f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 718f5478dedSAntonio Nino Diaz 719f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 720f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 721f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 722f5478dedSAntonio Nino Diaz 723f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 724f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 725f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 726f5478dedSAntonio Nino Diaz 727f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 728f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 729f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 730f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 731f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 732f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 733f5478dedSAntonio Nino Diaz 734f5478dedSAntonio Nino Diaz /* HCR definitions */ 7355fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 73633b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 73733b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 7385fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 739f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 740f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 74145aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7425fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 743f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 744f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 745f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 7465fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 7475fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 748f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 749f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 750f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 751f5478dedSAntonio Nino Diaz 752f5478dedSAntonio Nino Diaz /* ISR definitions */ 753f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 754f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 755f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 756f5478dedSAntonio Nino Diaz 757f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 758f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 759f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 760f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 761f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 762f5478dedSAntonio Nino Diaz 763f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 764f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 765f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 766f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 767f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 768f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 769f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 770f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 771f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 772f5478dedSAntonio Nino Diaz 773f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 774f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 77533b9be6dSChris Kay #define TAM_SHIFT U(30) 77633b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 777f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 778dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 779f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 780f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 781dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 782dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 783f5478dedSAntonio Nino Diaz 784f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 785f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 786f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 78733b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 78833b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 789dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 790dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 791f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 792dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 793f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 794f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 795f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 796f5478dedSAntonio Nino Diaz 79728bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 79828bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 79928bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 80028bbbf3bSManish Pandey 801f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 802f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 803f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 804f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 805f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 80630f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 80730f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 80830f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 80930f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 810f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 811f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 812f5478dedSAntonio Nino Diaz 813f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 814f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 815f5478dedSAntonio Nino Diaz 816f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 817f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 818f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 819f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 820f5478dedSAntonio Nino Diaz 821f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 822f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 823f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 824f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 825f5478dedSAntonio Nino Diaz 826f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 827f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 828f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 829f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 83030f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 83177c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 832f5478dedSAntonio Nino Diaz 833b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 834b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 835b4292bc6SAlexei Fedorov 83630f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 83730f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 83837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 83937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 84037596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 84137596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 84230f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 84330f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 84430f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 84537596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 84630f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 84737596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 84837596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 84930f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 85030f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 85130f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 85230f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 853c250cc3bSJohn Tsichritzis 854f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 855f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 856f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 857f5478dedSAntonio Nino Diaz 858f5478dedSAntonio Nino Diaz /* 859f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 860f5478dedSAntonio Nino Diaz */ 861f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 862f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 863f5478dedSAntonio Nino Diaz 864f5478dedSAntonio Nino Diaz /* 865f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 866f5478dedSAntonio Nino Diaz */ 867f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 868f5478dedSAntonio Nino Diaz 869f5478dedSAntonio Nino Diaz /* 8701b491eeaSElyes Haouas * TCR definitions 871f5478dedSAntonio Nino Diaz */ 872f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 873f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 874f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 875f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 876f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 877f5478dedSAntonio Nino Diaz 878f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 879f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 880cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 881f5478dedSAntonio Nino Diaz 8826de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 8836de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 8846de6965bSAntonio Nino Diaz 885f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 886f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 887f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 888f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 889f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 890f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 891f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 892f5478dedSAntonio Nino Diaz 893f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 894f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 895f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 896f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 897f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 898f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 899f5478dedSAntonio Nino Diaz 900f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 901f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 902f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 903f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 904f5478dedSAntonio Nino Diaz 905f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 906f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 907f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 908f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 909f5478dedSAntonio Nino Diaz 910f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 911f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 912f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 913f5478dedSAntonio Nino Diaz 9146de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 9156de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 9166de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 9176de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 9186de6965bSAntonio Nino Diaz 9196de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 9206de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 9216de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 9226de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 9236de6965bSAntonio Nino Diaz 9246de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 9256de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 9266de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 9276de6965bSAntonio Nino Diaz 928f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 929f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 930f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 931f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 932f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 933f5478dedSAntonio Nino Diaz 9346de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 9356de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 9366de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 9376de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 9386de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 9396de6965bSAntonio Nino Diaz 940f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 941f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 942f5478dedSAntonio Nino Diaz 943f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 944f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 945f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 946f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 947f5478dedSAntonio Nino Diaz 948f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 949f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 950f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 951f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 952f5478dedSAntonio Nino Diaz 953f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 954f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 955b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 956f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 957f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 958f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 959f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 960f5478dedSAntonio Nino Diaz 961f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 962f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 963f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 964f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 965f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 966f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 967f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 968f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 969f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 970f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 971f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 972f5478dedSAntonio Nino Diaz 973f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 974f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 975f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 976f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 977f5478dedSAntonio Nino Diaz 978f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 979c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 980f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 981f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 982c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 983c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 984f5478dedSAntonio Nino Diaz 985f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 986c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 987f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 988f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 989f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 990c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 991c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 992f5478dedSAntonio Nino Diaz 993f5478dedSAntonio Nino Diaz /* 994f5478dedSAntonio Nino Diaz * TTBR Definitions 995f5478dedSAntonio Nino Diaz */ 996f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 997f5478dedSAntonio Nino Diaz 998f5478dedSAntonio Nino Diaz /* 999f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 1000f5478dedSAntonio Nino Diaz */ 1001f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 1002f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 1003f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 1004f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 1005f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 1006f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 1007f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 1008f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 1009f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 1010f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 1011f5478dedSAntonio Nino Diaz 1012f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1013f5478dedSAntonio Nino Diaz 1014f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 1015f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 1016f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 1017f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 1018f5478dedSAntonio Nino Diaz 1019f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 1020f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 1021f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 1022f5478dedSAntonio Nino Diaz 1023dd4f0885SVarun Wadekar /* Physical timer control macros */ 1024dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1025dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1026dd4f0885SVarun Wadekar 1027f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 1028f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 1029f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 1030f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 10311f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 10321f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 103330f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 1034f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 1035f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 1036f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1037f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1038f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1039f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 1040f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1041f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1042f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1043f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1044f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1045f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1046f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1047f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1048f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1049f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1050f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 10516d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1052f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1053f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1054f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1055f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1056f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1057f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1058f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1059f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1060f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 10611f461979SJustin Chadwell #define EC_BRK U(0x3c) 1062f5478dedSAntonio Nino Diaz 1063f5478dedSAntonio Nino Diaz /* 1064f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1065f5478dedSAntonio Nino Diaz * syndromes. 1066f5478dedSAntonio Nino Diaz */ 1067f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1068f5478dedSAntonio Nino Diaz 1069f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1070f5478dedSAntonio Nino Diaz 1071f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1072f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1073f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1074f5478dedSAntonio Nino Diaz 1075f5478dedSAntonio Nino Diaz /******************************************************************************* 1076f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1077f5478dedSAntonio Nino Diaz * instructions. 1078f5478dedSAntonio Nino Diaz ******************************************************************************/ 1079f5478dedSAntonio Nino Diaz 1080f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1081f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1082f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1083f5478dedSAntonio Nino Diaz 1084f5478dedSAntonio Nino Diaz /******************************************************************************* 1085f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1086f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1087f5478dedSAntonio Nino Diaz ******************************************************************************/ 1088f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1089f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1090f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1091f5478dedSAntonio Nino Diaz 1092f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1093f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1094f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1095f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1096f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1097f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1098f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1099f5478dedSAntonio Nino Diaz 1100f5478dedSAntonio Nino Diaz /******************************************************************************* 1101f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1102f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1103f5478dedSAntonio Nino Diaz ******************************************************************************/ 1104f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1105f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1106f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1107f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1108f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1109f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1110f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1111f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1112f5478dedSAntonio Nino Diaz 1113f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1114f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1115f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1116f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1117f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1118e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1119f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1120f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1121f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1122f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1123e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1124e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1125e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1126f5478dedSAntonio Nino Diaz 1127f5478dedSAntonio Nino Diaz /******************************************************************************* 1128f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1129f5478dedSAntonio Nino Diaz ******************************************************************************/ 1130f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1131f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1132f5478dedSAntonio Nino Diaz 1133f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1134f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1135f5478dedSAntonio Nino Diaz 1136f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1137f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1138f5478dedSAntonio Nino Diaz 1139f5478dedSAntonio Nino Diaz /******************************************************************************* 1140dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1141dc78e62dSjohpow01 ******************************************************************************/ 1142dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1143dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 114445c7328cSBoyan Karatotev #define SVCR S3_3_C4_C2_2 1145dc78e62dSjohpow01 1146dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 114745007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 114845007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 11499e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 115003d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 115103d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 11529e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 11539e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1154dc78e62dSjohpow01 1155dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1156dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 115703d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1158dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 115903d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1160dc78e62dSjohpow01 1161dc78e62dSjohpow01 /******************************************************************************* 1162f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1163f5478dedSAntonio Nino Diaz ******************************************************************************/ 1164f5478dedSAntonio Nino Diaz /* 1165f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1166f5478dedSAntonio Nino Diaz */ 1167f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1168f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1169f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1170f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1171f5478dedSAntonio Nino Diaz 1172f5478dedSAntonio Nino Diaz /* 1173f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1174f5478dedSAntonio Nino Diaz * 1175f5478dedSAntonio Nino Diaz * Cache Policy 1176f5478dedSAntonio Nino Diaz * WT: Write Through 1177f5478dedSAntonio Nino Diaz * WB: Write Back 1178f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1179f5478dedSAntonio Nino Diaz * 1180f5478dedSAntonio Nino Diaz * Transient Hint 1181f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1182f5478dedSAntonio Nino Diaz * TR: Transient 1183f5478dedSAntonio Nino Diaz * 1184f5478dedSAntonio Nino Diaz * Allocation Policy 1185f5478dedSAntonio Nino Diaz * RA: Read Allocate 1186f5478dedSAntonio Nino Diaz * WA: Write Allocate 1187f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1188f5478dedSAntonio Nino Diaz * NA: No Allocation 1189f5478dedSAntonio Nino Diaz */ 1190f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1191f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1192f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1193f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1194f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1195f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1196f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1197f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1198f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1199f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1200f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1201f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1202f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1203f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1204f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1205f5478dedSAntonio Nino Diaz 1206f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1207f5478dedSAntonio Nino Diaz 1208f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1209f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1210f5478dedSAntonio Nino Diaz 1211f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1212f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1213f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 121430655136SGovindraj Raja 121530655136SGovindraj Raja #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 121630655136SGovindraj Raja #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1217f5478dedSAntonio Nino Diaz 1218f5478dedSAntonio Nino Diaz /******************************************************************************* 1219f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1220f5478dedSAntonio Nino Diaz ******************************************************************************/ 1221f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1222f5478dedSAntonio Nino Diaz 1223f5478dedSAntonio Nino Diaz /******************************************************************************* 1224ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1225f5478dedSAntonio Nino Diaz ******************************************************************************/ 1226f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1227f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1228f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1229f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1230f5478dedSAntonio Nino Diaz 12319448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 12329448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1233f5478dedSAntonio Nino Diaz /******************************************************************************* 1234873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1235f5478dedSAntonio Nino Diaz ******************************************************************************/ 1236f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1237f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1238f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1239f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1240f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1241f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1242f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1243f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1244f5478dedSAntonio Nino Diaz 1245f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1246f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1247f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1248f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1249f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1250f5478dedSAntonio Nino Diaz 1251f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1252f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1253f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1254f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1255f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1256f5478dedSAntonio Nino Diaz 1257f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1258f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1259f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1260f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1261f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1262f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1263f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1264f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1265f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1266f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1267f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1268f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1269f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1270f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1271f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1272f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1273f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1274f5478dedSAntonio Nino Diaz 1275f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1276f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1277f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1278f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1279f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1280f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1281f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1282f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1283f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1284f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1285f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1286f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1287f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1288f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1289f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1290f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1291f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1292f5478dedSAntonio Nino Diaz 129333b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 129433b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 129533b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 129633b9be6dSChris Kay 129733b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 129833b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 129933b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 130033b9be6dSChris Kay 130133b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 130233b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 130333b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 130433b9be6dSChris Kay 130533b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 130633b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 130733b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 130833b9be6dSChris Kay 1309f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1310f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1311f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1312f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1313f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1314f3ccf036SAlexei Fedorov 1315f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 131681e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 131781e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1318f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1319f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1320f5478dedSAntonio Nino Diaz 1321f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1322f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1323edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1324537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1325edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1326537fa859SLouis Mayencourt 1327537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1328537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1329f5478dedSAntonio Nino Diaz 1330f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1331f5478dedSAntonio Nino Diaz 1332f5478dedSAntonio Nino Diaz /******************************************************************************* 1333873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1334873d4241Sjohpow01 ******************************************************************************/ 1335873d4241Sjohpow01 1336873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1337873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1338873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1339873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1340873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1341873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1342873d4241Sjohpow01 1343873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 134433b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 134533b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1346873d4241Sjohpow01 1347873d4241Sjohpow01 /* 1348873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1349873d4241Sjohpow01 * event counters. 1350873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1351873d4241Sjohpow01 */ 1352873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1353873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1354873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1355873d4241Sjohpow01 1356873d4241Sjohpow01 /* 1357873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1358873d4241Sjohpow01 * counters. 1359873d4241Sjohpow01 */ 1360873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1361873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1362873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1363873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1364873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1365873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1366873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1367873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1368873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1369873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1370873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1371873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1372873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1373873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1374873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1375873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1376873d4241Sjohpow01 1377873d4241Sjohpow01 /******************************************************************************* 137881c272b3SZelalem Aweke * Realm management extension register definitions 137981c272b3SZelalem Aweke ******************************************************************************/ 138081c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 138181c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 138281c272b3SZelalem Aweke 138378f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1384d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1385d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 138678f56ee7SAndre Przywara 138781c272b3SZelalem Aweke /******************************************************************************* 1388f5478dedSAntonio Nino Diaz * RAS system registers 1389f5478dedSAntonio Nino Diaz ******************************************************************************/ 1390f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1391f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1392f5478dedSAntonio Nino Diaz 1393f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1394f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1395f5478dedSAntonio Nino Diaz 1396f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1397f5478dedSAntonio Nino Diaz 1398f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1399f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1400f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1401f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1402f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1403f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1404f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1405f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1406f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1407f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1408f5478dedSAntonio Nino Diaz 1409af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1410af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1411f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1412f5478dedSAntonio Nino Diaz 1413f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1414f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1415f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1416f5478dedSAntonio Nino Diaz 1417f5478dedSAntonio Nino Diaz /******************************************************************************* 1418f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1419f5478dedSAntonio Nino Diaz ******************************************************************************/ 14205283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 14215283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 14225283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 14235283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 14245283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 14255283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 14265283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 14275283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1428f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 14295283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1430f5478dedSAntonio Nino Diaz 1431f5478dedSAntonio Nino Diaz /******************************************************************************* 1432f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1433f5478dedSAntonio Nino Diaz ******************************************************************************/ 1434f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1435f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1436f5478dedSAntonio Nino Diaz 14378074448fSJohn Tsichritzis /******************************************************************************* 14388074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 14398074448fSJohn Tsichritzis ******************************************************************************/ 14408074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 14418074448fSJohn Tsichritzis 14429dd94382SJustin Chadwell /******************************************************************************* 14439dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 14449dd94382SJustin Chadwell ******************************************************************************/ 14459dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 14469dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 14479dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 14489dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 14499dd94382SJustin Chadwell 145033c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 145133c665aeSHarrison Mutai 14529cf7f355SMadhukar Pappireddy /******************************************************************************* 14531ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 14541ae75529SAndre Przywara ******************************************************************************/ 14551ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 14561ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 14571ae75529SAndre Przywara 14581ae75529SAndre Przywara /******************************************************************************* 1459cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1460cb4ec47bSjohpow01 ******************************************************************************/ 1461cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1462ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1463ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1464ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1465ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1466ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1467ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1468ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1469cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1470cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1471cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1472cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1473cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1474ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1475cb4ec47bSjohpow01 1476cb4ec47bSjohpow01 /******************************************************************************* 14774a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 14784a530b4cSJuan Pablo Conde ******************************************************************************/ 14794a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 14804a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 14814a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 14824a530b4cSJuan Pablo Conde 14834a530b4cSJuan Pablo Conde /******************************************************************************* 1484ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1485d3331603SMark Brown ******************************************************************************/ 1486ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1487d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1488d3331603SMark Brown 1489d3331603SMark Brown /******************************************************************************* 1490ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1491062b6c6bSMark Brown ******************************************************************************/ 1492062b6c6bSMark Brown 1493ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1494062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1495ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1496062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1497ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1498062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1499062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1500ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1501062b6c6bSMark Brown 1502062b6c6bSMark Brown /******************************************************************************* 1503688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1504688ab57bSMark Brown ******************************************************************************/ 1505688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1506688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 150730f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1508d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1509d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1510d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 151130f05b4fSManish Pandey 151230f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1513688ab57bSMark Brown 1514688ab57bSMark Brown /******************************************************************************* 1515d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1516d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1517d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1518d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1519d6c76e6cSMadhukar Pappireddy 1520d6c76e6cSMadhukar Pappireddy /******************************************************************************* 15216d0433f0SJayanth Dodderi Chidanand * FEAT_THE - Translation Hardening Extension Registers 15226d0433f0SJayanth Dodderi Chidanand ******************************************************************************/ 15236d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1 S3_0_C13_C0_6 15246d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1 S3_0_C13_C0_3 15256d0433f0SJayanth Dodderi Chidanand 15266d0433f0SJayanth Dodderi Chidanand /******************************************************************************* 15274ec4e545SJayanth Dodderi Chidanand * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 15284ec4e545SJayanth Dodderi Chidanand ******************************************************************************/ 15294ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2 S3_4_C1_C0_3 15304ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1 S3_0_C1_C0_3 15314ec4e545SJayanth Dodderi Chidanand 15324ec4e545SJayanth Dodderi Chidanand /******************************************************************************* 153341ae0473SSona Mathew * FEAT_BRBE - Branch Record Buffer Extension Registers 153441ae0473SSona Mathew ******************************************************************************/ 153541ae0473SSona Mathew #define BRBCR_EL2 S2_4_C9_C0_0 153641ae0473SSona Mathew 153741ae0473SSona Mathew /******************************************************************************* 153819d52a83SAndre Przywara * FEAT_LS64_ACCDATA - LoadStore64B with status data 153919d52a83SAndre Przywara ******************************************************************************/ 154019d52a83SAndre Przywara #define ACCDATA_EL1 S3_0_C13_C0_5 154119d52a83SAndre Przywara 154219d52a83SAndre Przywara /******************************************************************************* 15439cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 15449cf7f355SMadhukar Pappireddy ******************************************************************************/ 15459cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 15469cf7f355SMadhukar Pappireddy 1547a57e18e4SArvind Ram Prakash /******************************************************************************* 1548a57e18e4SArvind Ram Prakash * FEAT_FPMR - Floating point Mode Register 1549a57e18e4SArvind Ram Prakash ******************************************************************************/ 1550a57e18e4SArvind Ram Prakash #define FPMR S3_3_C4_C4_2 1551a57e18e4SArvind Ram Prakash 15529cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 15539cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 15549cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 15559cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1556278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 15579cf7f355SMadhukar Pappireddy 155868120783SChris Kay /******************************************************************************* 155968120783SChris Kay * Definitions for CPU Power/Performance Management registers 156068120783SChris Kay ******************************************************************************/ 156168120783SChris Kay 156268120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 1563*2590e819SBoyan Karatotev #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 156468120783SChris Kay 156568120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 1566*2590e819SBoyan Karatotev #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 156768120783SChris Kay 1568387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1569387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1570387b8801SAndre Przywara 1571f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1572f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1573f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1574f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1575f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1576f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1577f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1578f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1579f99a69c3SArvind Ram Prakash 1580f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1581f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1582f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1583f99a69c3SArvind Ram Prakash 1584f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1585