1f5478dedSAntonio Nino Diaz /* 2b4292bc6SAlexei Fedorov * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 3dd4f0885SVarun Wadekar * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 27f5478dedSAntonio Nino Diaz /******************************************************************************* 28f5478dedSAntonio Nino Diaz * MPIDR macros 29f5478dedSAntonio Nino Diaz ******************************************************************************/ 30f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 31f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 32f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 50f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 51f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 52f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 54f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 55f5478dedSAntonio Nino Diaz /* 56f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 57f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 58f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 59f5478dedSAntonio Nino Diaz */ 60f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 61f5478dedSAntonio Nino Diaz 62f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 63f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 64f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 65f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 67f5478dedSAntonio Nino Diaz 68f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 69f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* 72f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 73f5478dedSAntonio Nino Diaz * indicate an error. 74f5478dedSAntonio Nino Diaz */ 75f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 76f5478dedSAntonio Nino Diaz 77f5478dedSAntonio Nino Diaz /******************************************************************************* 78f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 79f5478dedSAntonio Nino Diaz ******************************************************************************/ 80f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 81f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 82f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 83f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 84f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 85f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 86f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 87f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 88f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 89f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 90f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 91f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 92f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 93f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 94f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 95f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 96f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 97f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 98f5478dedSAntonio Nino Diaz 99f5478dedSAntonio Nino Diaz /******************************************************************************* 10028f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 10128f39f02SMax Shvetsov ******************************************************************************/ 10228f39f02SMax Shvetsov 10328f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 10428f39f02SMax Shvetsov #define HAFGRTR_EL2 S3_4_C3_C1_6 10528f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 10628f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 10728f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 10828f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 10928f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 11028f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 11128f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 11228f39f02SMax Shvetsov #define MPAMVPM0_EL2 S3_4_C10_C5_0 11328f39f02SMax Shvetsov #define MPAMVPM1_EL2 S3_4_C10_C5_1 11428f39f02SMax Shvetsov #define MPAMVPM2_EL2 S3_4_C10_C5_2 11528f39f02SMax Shvetsov #define MPAMVPM3_EL2 S3_4_C10_C5_3 11628f39f02SMax Shvetsov #define MPAMVPM4_EL2 S3_4_C10_C5_4 11728f39f02SMax Shvetsov #define MPAMVPM5_EL2 S3_4_C10_C5_5 11828f39f02SMax Shvetsov #define MPAMVPM6_EL2 S3_4_C10_C5_6 11928f39f02SMax Shvetsov #define MPAMVPM7_EL2 S3_4_C10_C5_7 12028f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 1212825946eSMax Shvetsov #define TRFCR_EL2 S3_4_C1_C2_1 1222825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1232825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 12428f39f02SMax Shvetsov 12528f39f02SMax Shvetsov /******************************************************************************* 126f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 127f5478dedSAntonio Nino Diaz ******************************************************************************/ 128f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 129e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 130f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 131f5478dedSAntonio Nino Diaz 132f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 133f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 134f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 135f5478dedSAntonio Nino Diaz 136f5478dedSAntonio Nino Diaz /******************************************************************************* 137f5478dedSAntonio Nino Diaz * System register bit definitions 138f5478dedSAntonio Nino Diaz ******************************************************************************/ 139f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 140f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 141f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 142ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 143f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 144f5478dedSAntonio Nino Diaz 145f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 146f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 147f5478dedSAntonio Nino Diaz 148f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 149f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 150f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 151bd393704SAmbroise Vincent #if ERRATA_A53_827319 152bd393704SAmbroise Vincent #define DCCSW DCCISW 153bd393704SAmbroise Vincent #else 154f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 155bd393704SAmbroise Vincent #endif 156f5478dedSAntonio Nino Diaz 157f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 158f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 159f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 160f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 161f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 162f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 163f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 164f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 165e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 166e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 167e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 168f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 169f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 1700376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 171db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 172f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 173f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 174f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 175f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 176f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 177f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SUPPORTED U(1) 178f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 179f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 180f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 181f5478dedSAntonio Nino Diaz 182e290a8fcSAlexei Fedorov /* Exception level handling */ 183f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 184f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 185f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 186f5478dedSAntonio Nino Diaz 187e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 188e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 189e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 190f5478dedSAntonio Nino Diaz 191f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 1925283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 193f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 1945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 195f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 1965283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 197f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 1985283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 199f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 2005283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 201f5478dedSAntonio Nino Diaz 2022559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 2032559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 2042559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 2052559b2c8SAntonio Nino Diaz 206f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 207f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 208f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 209f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 210f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 211f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 212f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 213f5478dedSAntonio Nino Diaz 21429d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 21529d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 21629d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0) 21729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1) 21829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 21929d0ee54SJimmy Brisson 220110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 221110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 222110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1) 223110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0) 224110ee433SJimmy Brisson 225f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 226f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 227f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0) 228f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf) 229f5478dedSAntonio Nino Diaz 230f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 231f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 232f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0) 233f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf) 234f5478dedSAntonio Nino Diaz 235f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 236f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 237f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1) 238f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0) 239f5478dedSAntonio Nino Diaz 2406cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 2416cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 2426cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 2436cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1) 2446cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0) 2456cac724dSjohpow01 2462559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 2472559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 248cedfa04bSSathees Balya 249cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 250cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 251cedfa04bSSathees Balya 2522559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 2532559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 2542559b2c8SAntonio Nino Diaz 255f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 256f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 257f5478dedSAntonio Nino Diaz #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 258f5478dedSAntonio Nino Diaz 259f5478dedSAntonio Nino Diaz #define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */ 260f5478dedSAntonio Nino Diaz 2619fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 2629fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 2639fc59639SAlexei Fedorov 2649fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 2659fc59639SAlexei Fedorov 266b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 267b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 268b7e398d6SSoby Mathew 269*0563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 270*0563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 271*0563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 272*0563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 273*0563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 274*0563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 275*0563ab08SAlexei Fedorov /* 276*0563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 277*0563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 278*0563ab08SAlexei Fedorov */ 279*0563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 280b7e398d6SSoby Mathew 281dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 282dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 283dbcc44a1SAlexei Fedorov 284f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 285f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 286f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 287f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 288f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 289f5478dedSAntonio Nino Diaz 290f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 291f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 292f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 293f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 294f5478dedSAntonio Nino Diaz 2953443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 2963443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 297f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 298f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 299f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 300f5478dedSAntonio Nino Diaz 301f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 302f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 303f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 304f5478dedSAntonio Nino Diaz 305f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 306f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 307f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 308f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 309f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 310f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 311f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 312f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 313f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 314f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 315c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 316f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 317f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 318f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 319f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 320f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 321f5478dedSAntonio Nino Diaz #define SCTLR_UWXN_BIT (ULL(1) << 20) 3225f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 323f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 324f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 325f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 326c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 327c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 3285283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 3299fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 3309fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 3319fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 332f5478dedSAntonio Nino Diaz #define SCTLR_DSSBS_BIT (ULL(1) << 44) 333f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 334f5478dedSAntonio Nino Diaz 335f5478dedSAntonio Nino Diaz /* CPACR_El1 definitions */ 336f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 337d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 338d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 339d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 340f5478dedSAntonio Nino Diaz 341f5478dedSAntonio Nino Diaz /* SCR definitions */ 342f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 3436cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 3446cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 3456cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 346d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 347d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 348d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 349d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 350d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 351d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 352d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 353d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 354d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 355d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 356d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 357d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 358d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 359d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 360d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 361d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 362d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 363d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 364d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 365f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK U(0x2f8f) 366f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 367f5478dedSAntonio Nino Diaz 368f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 369e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 370e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 371e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 372f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 373ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 374ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 375ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 376f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 377ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 378ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 379ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 380ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 381ed4fc6f0SAntonio Nino Diaz #define MDCR_EL3_RESET_VAL ULL(0x0) 382f5478dedSAntonio Nino Diaz 383f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 384e290a8fcSAlexei Fedorov #define MDCR_EL2_HLP (U(1) << 26) 385e290a8fcSAlexei Fedorov #define MDCR_EL2_HCCD (U(1) << 23) 386e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 387e290a8fcSAlexei Fedorov #define MDCR_EL2_HPMD (U(1) << 17) 388f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 389f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 390f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 391f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 392f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 393f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 394f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 395f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 396f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 397f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 398f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 399f5478dedSAntonio Nino Diaz 400f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 401f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 402f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 403f5478dedSAntonio Nino Diaz 404f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 405f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 406f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 407f5478dedSAntonio Nino Diaz 408f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 409f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 410f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 411f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 412f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 413f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 414f5478dedSAntonio Nino Diaz 415f5478dedSAntonio Nino Diaz /* HCR definitions */ 416f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 417f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 41845aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 419f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 420f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 421f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 422f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 423f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 424f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 425f5478dedSAntonio Nino Diaz 426f5478dedSAntonio Nino Diaz /* ISR definitions */ 427f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 428f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 429f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 430f5478dedSAntonio Nino Diaz 431f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 432f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 433f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 434f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 435f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 436f5478dedSAntonio Nino Diaz 437f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 438f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 439f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 440f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 441f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 442f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 443f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 444f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 445f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 446f5478dedSAntonio Nino Diaz 447f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 448f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 449f5478dedSAntonio Nino Diaz #define TAM_BIT (U(1) << 30) 450f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 451f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 452f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 453f5478dedSAntonio Nino Diaz #define CPTR_EL3_RESET_VAL U(0x0) 454f5478dedSAntonio Nino Diaz 455f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 456f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 457f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 458f5478dedSAntonio Nino Diaz #define CPTR_EL2_TAM_BIT (U(1) << 30) 459f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 460f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 461f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 462f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 463f5478dedSAntonio Nino Diaz 464f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 465f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 466f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 467f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 468f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 469f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 470f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 471f5478dedSAntonio Nino Diaz 472f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 473f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 474f5478dedSAntonio Nino Diaz 475f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 476f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 477f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 478f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 479f5478dedSAntonio Nino Diaz 480f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 481f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 482f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 483f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 484f5478dedSAntonio Nino Diaz 485f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 486f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 487f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 488f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 489f5478dedSAntonio Nino Diaz 490b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 491b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 492b4292bc6SAlexei Fedorov 493c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT_AARCH64 BIT_64(12) 494c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT_AARCH32 BIT_64(23) 495c250cc3bSJohn Tsichritzis 496f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 497f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 498f5478dedSAntonio Nino Diaz 499f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 500f5478dedSAntonio Nino Diaz 501f5478dedSAntonio Nino Diaz /* 502f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 503f5478dedSAntonio Nino Diaz */ 504f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 505f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 506f5478dedSAntonio Nino Diaz 507f5478dedSAntonio Nino Diaz /* 508f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 509f5478dedSAntonio Nino Diaz */ 510f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 511f5478dedSAntonio Nino Diaz 512f5478dedSAntonio Nino Diaz /* 513f5478dedSAntonio Nino Diaz * TCR defintions 514f5478dedSAntonio Nino Diaz */ 515f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 516f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 517f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 518f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 519f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 520f5478dedSAntonio Nino Diaz 521f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 522f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 523cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 524f5478dedSAntonio Nino Diaz 5256de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 5266de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 5276de6965bSAntonio Nino Diaz 528f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 529f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 530f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 531f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 532f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 533f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 534f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 535f5478dedSAntonio Nino Diaz 536f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 537f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 538f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 539f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 540f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 541f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 542f5478dedSAntonio Nino Diaz 543f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 544f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 545f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 546f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 547f5478dedSAntonio Nino Diaz 548f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 549f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 550f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 551f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 552f5478dedSAntonio Nino Diaz 553f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 554f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 555f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 556f5478dedSAntonio Nino Diaz 5576de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 5586de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 5596de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 5606de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 5616de6965bSAntonio Nino Diaz 5626de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 5636de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 5646de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 5656de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 5666de6965bSAntonio Nino Diaz 5676de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 5686de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 5696de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 5706de6965bSAntonio Nino Diaz 571f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 572f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 573f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 574f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 575f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 576f5478dedSAntonio Nino Diaz 5776de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 5786de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 5796de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 5806de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 5816de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 5826de6965bSAntonio Nino Diaz 583f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 584f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 585f5478dedSAntonio Nino Diaz 586f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 587f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 588f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 589f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 590f5478dedSAntonio Nino Diaz 591f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 592f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 593f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 594f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 595f5478dedSAntonio Nino Diaz 596f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 597f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 598b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 599f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 600f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 601f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 602f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 603f5478dedSAntonio Nino Diaz 604f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 605f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 606f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 607f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 608f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 609f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 610f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 611f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 612f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 613f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 614f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 615f5478dedSAntonio Nino Diaz 616f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 617f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 618f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 619f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 620f5478dedSAntonio Nino Diaz 621f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 622c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 623f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 624f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 625c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 626c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 627f5478dedSAntonio Nino Diaz 628f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 629c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 630f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 631f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 632f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 633c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 634c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 635f5478dedSAntonio Nino Diaz 636f5478dedSAntonio Nino Diaz /* 637f5478dedSAntonio Nino Diaz * TTBR Definitions 638f5478dedSAntonio Nino Diaz */ 639f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 640f5478dedSAntonio Nino Diaz 641f5478dedSAntonio Nino Diaz /* 642f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 643f5478dedSAntonio Nino Diaz */ 644f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 645f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 646f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 647f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 648f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 649f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 650f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 651f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 652f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 653f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 654f5478dedSAntonio Nino Diaz 655f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 656f5478dedSAntonio Nino Diaz 657f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 658f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 659f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 660f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 661f5478dedSAntonio Nino Diaz 662f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 663f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 664f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 665f5478dedSAntonio Nino Diaz 666dd4f0885SVarun Wadekar /* Physical timer control macros */ 667dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 668dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 669dd4f0885SVarun Wadekar 670f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 671f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 672f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 673f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 6741f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 6751f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 676f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 677f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 678f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 679f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 680f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 681f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 682f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 683f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 684f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 685f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 686f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 687f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 688f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 689f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 690f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 691f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 692f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 693f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 694f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 695f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 696f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 697f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 698f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 699f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 700f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 701f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 7021f461979SJustin Chadwell #define EC_BRK U(0x3c) 703f5478dedSAntonio Nino Diaz 704f5478dedSAntonio Nino Diaz /* 705f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 706f5478dedSAntonio Nino Diaz * syndromes. 707f5478dedSAntonio Nino Diaz */ 708f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 709f5478dedSAntonio Nino Diaz 710f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 711f5478dedSAntonio Nino Diaz 712f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 713f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 714f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 715f5478dedSAntonio Nino Diaz 716f5478dedSAntonio Nino Diaz /******************************************************************************* 717f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 718f5478dedSAntonio Nino Diaz * instructions. 719f5478dedSAntonio Nino Diaz ******************************************************************************/ 720f5478dedSAntonio Nino Diaz 721f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 722f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 723f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 724f5478dedSAntonio Nino Diaz 725f5478dedSAntonio Nino Diaz /******************************************************************************* 726f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 727f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 728f5478dedSAntonio Nino Diaz ******************************************************************************/ 729f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 730f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 731f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 732f5478dedSAntonio Nino Diaz 733f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 734f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 735f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 736f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 737f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 738f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 739f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 740f5478dedSAntonio Nino Diaz 741f5478dedSAntonio Nino Diaz /******************************************************************************* 742f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 743f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 744f5478dedSAntonio Nino Diaz ******************************************************************************/ 745f5478dedSAntonio Nino Diaz /* Physical Count register. */ 746f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 747f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 748f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 749f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 750f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 751f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 752f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 753f5478dedSAntonio Nino Diaz 754f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 755f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 756f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 757f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 758f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 759e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 760f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 761f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 762f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 763f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 764e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 765e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 766e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 767f5478dedSAntonio Nino Diaz 768f5478dedSAntonio Nino Diaz /******************************************************************************* 769f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 770f5478dedSAntonio Nino Diaz ******************************************************************************/ 771f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 772f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 773f5478dedSAntonio Nino Diaz 774f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 775f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 776f5478dedSAntonio Nino Diaz 777f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 778f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 779f5478dedSAntonio Nino Diaz 780f5478dedSAntonio Nino Diaz /******************************************************************************* 781f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 782f5478dedSAntonio Nino Diaz ******************************************************************************/ 783f5478dedSAntonio Nino Diaz /* 784f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 785f5478dedSAntonio Nino Diaz */ 786f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 787f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 788f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 789f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 790f5478dedSAntonio Nino Diaz 791f5478dedSAntonio Nino Diaz /* 792f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 793f5478dedSAntonio Nino Diaz * 794f5478dedSAntonio Nino Diaz * Cache Policy 795f5478dedSAntonio Nino Diaz * WT: Write Through 796f5478dedSAntonio Nino Diaz * WB: Write Back 797f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 798f5478dedSAntonio Nino Diaz * 799f5478dedSAntonio Nino Diaz * Transient Hint 800f5478dedSAntonio Nino Diaz * NTR: Non-Transient 801f5478dedSAntonio Nino Diaz * TR: Transient 802f5478dedSAntonio Nino Diaz * 803f5478dedSAntonio Nino Diaz * Allocation Policy 804f5478dedSAntonio Nino Diaz * RA: Read Allocate 805f5478dedSAntonio Nino Diaz * WA: Write Allocate 806f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 807f5478dedSAntonio Nino Diaz * NA: No Allocation 808f5478dedSAntonio Nino Diaz */ 809f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 810f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 811f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 812f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 813f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 814f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 815f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 816f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 817f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 818f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 819f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 820f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 821f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 822f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 823f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 824f5478dedSAntonio Nino Diaz 825f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 826f5478dedSAntonio Nino Diaz 827f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 828f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 829f5478dedSAntonio Nino Diaz 830f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 831f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 832f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 833f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 834f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */ 835f5478dedSAntonio Nino Diaz 836f5478dedSAntonio Nino Diaz /******************************************************************************* 837f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 838f5478dedSAntonio Nino Diaz ******************************************************************************/ 839f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 840f5478dedSAntonio Nino Diaz 841f5478dedSAntonio Nino Diaz /******************************************************************************* 842f5478dedSAntonio Nino Diaz * Definitions for system register interface to MPAM 843f5478dedSAntonio Nino Diaz ******************************************************************************/ 844f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 845f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 846f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 847f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 848f5478dedSAntonio Nino Diaz 849f5478dedSAntonio Nino Diaz /******************************************************************************* 850f5478dedSAntonio Nino Diaz * Definitions for system register interface to AMU for ARMv8.4 onwards 851f5478dedSAntonio Nino Diaz ******************************************************************************/ 852f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 853f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 854f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 855f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 856f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 857f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 858f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 859f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 860f5478dedSAntonio Nino Diaz 861f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 862f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 863f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 864f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 865f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 866f5478dedSAntonio Nino Diaz 867f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 868f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 869f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 870f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 871f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 872f5478dedSAntonio Nino Diaz 873f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 874f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 875f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 876f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 877f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 878f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 879f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 880f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 881f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 882f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 883f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 884f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 885f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 886f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 887f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 888f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 889f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 890f5478dedSAntonio Nino Diaz 891f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 892f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 893f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 894f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 895f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 896f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 897f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 898f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 899f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 900f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 901f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 902f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 903f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 904f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 905f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 906f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 907f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 908f5478dedSAntonio Nino Diaz 909f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 910f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 911f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 912f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 913f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 914f3ccf036SAlexei Fedorov 915f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 916f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 917f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 918f5478dedSAntonio Nino Diaz 919f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 920f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 921537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 922537fa859SLouis Mayencourt 923537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 924537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 925f5478dedSAntonio Nino Diaz 926f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 927f5478dedSAntonio Nino Diaz 928f5478dedSAntonio Nino Diaz /******************************************************************************* 929f5478dedSAntonio Nino Diaz * RAS system registers 930f5478dedSAntonio Nino Diaz ******************************************************************************/ 931f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 932f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 933f5478dedSAntonio Nino Diaz 934f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 935f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 936f5478dedSAntonio Nino Diaz 937f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 938f5478dedSAntonio Nino Diaz 939f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 940f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 941f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 942f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 943f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 944f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 945f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 946f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 947f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 948f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 949f5478dedSAntonio Nino Diaz 950f5478dedSAntonio Nino Diaz #define ERXCTLR_ED_BIT (U(1) << 0) 951f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 952f5478dedSAntonio Nino Diaz 953f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 954f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 955f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 956f5478dedSAntonio Nino Diaz 957f5478dedSAntonio Nino Diaz /******************************************************************************* 958f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 959f5478dedSAntonio Nino Diaz ******************************************************************************/ 9605283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 9615283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 9625283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 9635283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 9645283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 9655283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 9665283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 9675283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 968f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 9695283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 970f5478dedSAntonio Nino Diaz 971f5478dedSAntonio Nino Diaz /******************************************************************************* 972f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 973f5478dedSAntonio Nino Diaz ******************************************************************************/ 974f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 975f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 976f5478dedSAntonio Nino Diaz 9778074448fSJohn Tsichritzis /******************************************************************************* 9788074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 9798074448fSJohn Tsichritzis ******************************************************************************/ 9808074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 9818074448fSJohn Tsichritzis 9829dd94382SJustin Chadwell /******************************************************************************* 9839dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 9849dd94382SJustin Chadwell ******************************************************************************/ 9859dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 9869dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 9879dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 9889dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 9899dd94382SJustin Chadwell 9909cf7f355SMadhukar Pappireddy /******************************************************************************* 9919cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 9929cf7f355SMadhukar Pappireddy ******************************************************************************/ 9939cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 9949cf7f355SMadhukar Pappireddy 9959cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 9969cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 9979cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 9989cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 9999cf7f355SMadhukar Pappireddy 1000f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1001