1f5478dedSAntonio Nino Diaz /* 258fadd62SIgor Podgainõi * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3e9265584SVarun Wadekar * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved. 4f5478dedSAntonio Nino Diaz * 5f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 6f5478dedSAntonio Nino Diaz */ 7f5478dedSAntonio Nino Diaz 8f5478dedSAntonio Nino Diaz #ifndef ARCH_H 9f5478dedSAntonio Nino Diaz #define ARCH_H 10f5478dedSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 12f5478dedSAntonio Nino Diaz 13f5478dedSAntonio Nino Diaz /******************************************************************************* 14f5478dedSAntonio Nino Diaz * MIDR bit definitions 15f5478dedSAntonio Nino Diaz ******************************************************************************/ 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 17f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(0x18) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 19f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 20f5478dedSAntonio Nino Diaz #define MIDR_VAR_MASK U(0xf) 21f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 22f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 23f5478dedSAntonio Nino Diaz #define MIDR_REV_MASK U(0xf) 24f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 25f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(0x4) 26f5478dedSAntonio Nino Diaz 271073bf3dSArvind Ram Prakash /* Extracts the CPU part number from MIDR for checking CPU match */ 281073bf3dSArvind Ram Prakash #define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK) 291073bf3dSArvind Ram Prakash 30f5478dedSAntonio Nino Diaz /******************************************************************************* 31f5478dedSAntonio Nino Diaz * MPIDR macros 32f5478dedSAntonio Nino Diaz ******************************************************************************/ 33f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (ULL(1) << 24) 34f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 35f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK ULL(0xff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFF3_SHIFT U(32) 42f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK ULL(0xff00ffffff) 44f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 ULL(0x0) 46f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 ULL(0x1) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 ULL(0x2) 48f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3 ULL(0x3) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 50f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 51f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 52f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 53f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 54f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 55f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 56f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) \ 57f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK) 58f5478dedSAntonio Nino Diaz /* 59f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 60f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 61f5478dedSAntonio Nino Diaz * TODO: Support only the first 3 affinity levels for now. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK | \ 66f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \ 67f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \ 68f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \ 69f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 72f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 73f5478dedSAntonio Nino Diaz 74f5478dedSAntonio Nino Diaz /* 75f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 76f5478dedSAntonio Nino Diaz * indicate an error. 77f5478dedSAntonio Nino Diaz */ 78f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 813c789bfcSManish Pandey * Definitions for Exception vector offsets 823c789bfcSManish Pandey ******************************************************************************/ 833c789bfcSManish Pandey #define CURRENT_EL_SP0 0x0 843c789bfcSManish Pandey #define CURRENT_EL_SPX 0x200 853c789bfcSManish Pandey #define LOWER_EL_AARCH64 0x400 863c789bfcSManish Pandey #define LOWER_EL_AARCH32 0x600 873c789bfcSManish Pandey 883c789bfcSManish Pandey #define SYNC_EXCEPTION 0x0 893c789bfcSManish Pandey #define IRQ_EXCEPTION 0x80 903c789bfcSManish Pandey #define FIQ_EXCEPTION 0x100 913c789bfcSManish Pandey #define SERROR_EXCEPTION 0x180 923c789bfcSManish Pandey 933c789bfcSManish Pandey /******************************************************************************* 94f5478dedSAntonio Nino Diaz * Definitions for CPU system register interface to GICv3 95f5478dedSAntonio Nino Diaz ******************************************************************************/ 96f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL1 S3_0_C12_C12_7 97f5478dedSAntonio Nino Diaz #define ICC_SGI1R S3_0_C12_C11_5 98dcb31ff7SFlorian Lugou #define ICC_ASGI1R S3_0_C12_C11_6 99f5478dedSAntonio Nino Diaz #define ICC_SRE_EL1 S3_0_C12_C12_5 100f5478dedSAntonio Nino Diaz #define ICC_SRE_EL2 S3_4_C12_C9_5 101f5478dedSAntonio Nino Diaz #define ICC_SRE_EL3 S3_6_C12_C12_5 102f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL1 S3_0_C12_C12_4 103f5478dedSAntonio Nino Diaz #define ICC_CTLR_EL3 S3_6_C12_C12_4 104f5478dedSAntonio Nino Diaz #define ICC_PMR_EL1 S3_0_C4_C6_0 105f5478dedSAntonio Nino Diaz #define ICC_RPR_EL1 S3_0_C12_C11_3 106f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1_EL3 S3_6_c12_c12_7 107f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0_EL1 S3_0_c12_c12_6 108f5478dedSAntonio Nino Diaz #define ICC_HPPIR0_EL1 S3_0_c12_c8_2 109f5478dedSAntonio Nino Diaz #define ICC_HPPIR1_EL1 S3_0_c12_c12_2 110f5478dedSAntonio Nino Diaz #define ICC_IAR0_EL1 S3_0_c12_c8_0 111f5478dedSAntonio Nino Diaz #define ICC_IAR1_EL1 S3_0_c12_c12_0 112f5478dedSAntonio Nino Diaz #define ICC_EOIR0_EL1 S3_0_c12_c8_1 113f5478dedSAntonio Nino Diaz #define ICC_EOIR1_EL1 S3_0_c12_c12_1 114f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1 S3_0_c12_c11_7 115f5478dedSAntonio Nino Diaz 116f5478dedSAntonio Nino Diaz /******************************************************************************* 11728f39f02SMax Shvetsov * Definitions for EL2 system registers for save/restore routine 11828f39f02SMax Shvetsov ******************************************************************************/ 11928f39f02SMax Shvetsov #define CNTPOFF_EL2 S3_4_C14_C0_6 12033e6aaacSArvind Ram Prakash #define HDFGRTR2_EL2 S3_4_C3_C1_0 12133e6aaacSArvind Ram Prakash #define HDFGWTR2_EL2 S3_4_C3_C1_1 12233e6aaacSArvind Ram Prakash #define HFGRTR2_EL2 S3_4_C3_C1_2 12333e6aaacSArvind Ram Prakash #define HFGWTR2_EL2 S3_4_C3_C1_3 12428f39f02SMax Shvetsov #define HDFGRTR_EL2 S3_4_C3_C1_4 12528f39f02SMax Shvetsov #define HDFGWTR_EL2 S3_4_C3_C1_5 12633e6aaacSArvind Ram Prakash #define HAFGRTR_EL2 S3_4_C3_C1_6 12733e6aaacSArvind Ram Prakash #define HFGITR2_EL2 S3_4_C3_C1_7 12828f39f02SMax Shvetsov #define HFGITR_EL2 S3_4_C1_C1_6 12928f39f02SMax Shvetsov #define HFGRTR_EL2 S3_4_C1_C1_4 13028f39f02SMax Shvetsov #define HFGWTR_EL2 S3_4_C1_C1_5 13128f39f02SMax Shvetsov #define ICH_HCR_EL2 S3_4_C12_C11_0 13228f39f02SMax Shvetsov #define ICH_VMCR_EL2 S3_4_C12_C11_7 133e9265584SVarun Wadekar #define MPAMVPM0_EL2 S3_4_C10_C6_0 134e9265584SVarun Wadekar #define MPAMVPM1_EL2 S3_4_C10_C6_1 135e9265584SVarun Wadekar #define MPAMVPM2_EL2 S3_4_C10_C6_2 136e9265584SVarun Wadekar #define MPAMVPM3_EL2 S3_4_C10_C6_3 137e9265584SVarun Wadekar #define MPAMVPM4_EL2 S3_4_C10_C6_4 138e9265584SVarun Wadekar #define MPAMVPM5_EL2 S3_4_C10_C6_5 139e9265584SVarun Wadekar #define MPAMVPM6_EL2 S3_4_C10_C6_6 140e9265584SVarun Wadekar #define MPAMVPM7_EL2 S3_4_C10_C6_7 14128f39f02SMax Shvetsov #define MPAMVPMV_EL2 S3_4_C10_C4_1 142d5384b69SAndre Przywara #define VNCR_EL2 S3_4_C2_C2_0 1432825946eSMax Shvetsov #define PMSCR_EL2 S3_4_C9_C9_0 1442825946eSMax Shvetsov #define TFSR_EL2 S3_4_C5_C6_0 145ea735bf5SAndre Przywara #define CONTEXTIDR_EL2 S3_4_C13_C0_1 146ea735bf5SAndre Przywara #define TTBR1_EL2 S3_4_C2_C0_1 14728f39f02SMax Shvetsov 14828f39f02SMax Shvetsov /******************************************************************************* 149f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 150f5478dedSAntonio Nino Diaz ******************************************************************************/ 151f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 152e1abd560SYann Gautier #define CNTCV_OFF U(0x008) 153f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 154f5478dedSAntonio Nino Diaz 155f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 156f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 157f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 158f5478dedSAntonio Nino Diaz 159f5478dedSAntonio Nino Diaz /******************************************************************************* 160f5478dedSAntonio Nino Diaz * System register bit definitions 161f5478dedSAntonio Nino Diaz ******************************************************************************/ 162f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 163f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 164f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 165ef430ff4SAlexei Fedorov #define CTYPE_SHIFT(n) U(3 * (n - 1)) 166f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 167f5478dedSAntonio Nino Diaz 168f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 169f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 170f5478dedSAntonio Nino Diaz 171f5478dedSAntonio Nino Diaz /* Data cache set/way op type defines */ 172f5478dedSAntonio Nino Diaz #define DCISW U(0x0) 173f5478dedSAntonio Nino Diaz #define DCCISW U(0x1) 174bd393704SAmbroise Vincent #if ERRATA_A53_827319 175bd393704SAmbroise Vincent #define DCCSW DCCISW 176bd393704SAmbroise Vincent #else 177f5478dedSAntonio Nino Diaz #define DCCSW U(0x2) 178bd393704SAmbroise Vincent #endif 179f5478dedSAntonio Nino Diaz 180a8d5d3d5SAndre Przywara #define ID_REG_FIELD_MASK ULL(0xf) 181a8d5d3d5SAndre Przywara 182f5478dedSAntonio Nino Diaz /* ID_AA64PFR0_EL1 definitions */ 183f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL0_SHIFT U(0) 184f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL1_SHIFT U(4) 185f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL2_SHIFT U(8) 186f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_EL3_SHIFT U(12) 1876a0da736SJayanth Dodderi Chidanand 188f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_SHIFT U(44) 189f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_AMU_MASK ULL(0xf) 1906a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_AMU_V1 ULL(0x1) 191873d4241Sjohpow01 #define ID_AA64PFR0_AMU_V1P1 U(0x2) 1926a0da736SJayanth Dodderi Chidanand 193f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_ELX_MASK ULL(0xf) 1946a0da736SJayanth Dodderi Chidanand 195e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_SHIFT U(24) 196e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_WIDTH U(4) 197e290a8fcSAlexei Fedorov #define ID_AA64PFR0_GIC_MASK ULL(0xf) 1986a0da736SJayanth Dodderi Chidanand 199f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_SHIFT U(32) 200f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_SVE_MASK ULL(0xf) 2010c5e7d1cSMax Shvetsov #define ID_AA64PFR0_SVE_LENGTH U(4) 2029e51f15eSSona Mathew #define SVE_IMPLEMENTED ULL(0x1) 2036a0da736SJayanth Dodderi Chidanand 2040376e7c4SAchin Gupta #define ID_AA64PFR0_SEL2_SHIFT U(36) 205db3ae853SArtsem Artsemenka #define ID_AA64PFR0_SEL2_MASK ULL(0xf) 2066a0da736SJayanth Dodderi Chidanand 207f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_SHIFT U(40) 208f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_MPAM_MASK ULL(0xf) 2096a0da736SJayanth Dodderi Chidanand 210f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_SHIFT U(48) 211f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_MASK ULL(0xf) 212f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_DIT_LENGTH U(4) 2139e51f15eSSona Mathew #define DIT_IMPLEMENTED ULL(1) 2146a0da736SJayanth Dodderi Chidanand 215f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_SHIFT U(56) 216f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_MASK ULL(0xf) 217f5478dedSAntonio Nino Diaz #define ID_AA64PFR0_CSV2_LENGTH U(4) 2189e51f15eSSona Mathew #define CSV2_2_IMPLEMENTED ULL(0x2) 2199e51f15eSSona Mathew #define CSV2_3_IMPLEMENTED ULL(0x3) 2206a0da736SJayanth Dodderi Chidanand 22181c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_SHIFT U(52) 22281c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf) 22381c272b3SZelalem Aweke #define ID_AA64PFR0_FEAT_RME_LENGTH U(4) 2249e51f15eSSona Mathew #define RME_NOT_IMPLEMENTED ULL(0) 225f5478dedSAntonio Nino Diaz 2266a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_SHIFT U(28) 2276a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_MASK ULL(0xf) 2286a0da736SJayanth Dodderi Chidanand #define ID_AA64PFR0_RAS_LENGTH U(4) 2296a0da736SJayanth Dodderi Chidanand 230e290a8fcSAlexei Fedorov /* Exception level handling */ 231f5478dedSAntonio Nino Diaz #define EL_IMPL_NONE ULL(0) 232f5478dedSAntonio Nino Diaz #define EL_IMPL_A64ONLY ULL(1) 233f5478dedSAntonio Nino Diaz #define EL_IMPL_A64_A32 ULL(2) 234f5478dedSAntonio Nino Diaz 23583271d5aSArvind Ram Prakash /* ID_AA64DFR0_EL1.DebugVer definitions */ 23683271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_SHIFT U(0) 23783271d5aSArvind Ram Prakash #define ID_AA64DFR0_DEBUGVER_MASK ULL(0xf) 23883271d5aSArvind Ram Prakash #define DEBUGVER_V8P9_IMPLEMENTED ULL(0xb) 23983271d5aSArvind Ram Prakash 2402031d616SManish V Badarkhe /* ID_AA64DFR0_EL1.TraceVer definitions */ 2412031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_SHIFT U(4) 2422031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_MASK ULL(0xf) 2432031d616SManish V Badarkhe #define ID_AA64DFR0_TRACEVER_LENGTH U(4) 2449e51f15eSSona Mathew 2455de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_SHIFT U(40) 2465de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_MASK U(0xf) 2475de20eceSManish V Badarkhe #define ID_AA64DFR0_TRACEFILT_LENGTH U(4) 2489e51f15eSSona Mathew #define TRACEFILT_IMPLEMENTED ULL(1) 2499e51f15eSSona Mathew 250c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_LENGTH U(4) 251c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_SHIFT U(8) 252c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_MASK U(0xf) 253c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_PMUV3 U(1) 254515d2d46SAndre Przywara #define ID_AA64DFR0_PMUVER_PMUV3P8 U(8) 255c73686a1SBoyan Karatotev #define ID_AA64DFR0_PMUVER_IMP_DEF U(0xf) 2562031d616SManish V Badarkhe 25730f05b4fSManish Pandey /* ID_AA64DFR0_EL1.SEBEP definitions */ 25830f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_SHIFT U(24) 25930f05b4fSManish Pandey #define ID_AA64DFR0_SEBEP_MASK ULL(0xf) 26030f05b4fSManish Pandey #define SEBEP_IMPLEMENTED ULL(1) 26130f05b4fSManish Pandey 262e290a8fcSAlexei Fedorov /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */ 263e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_SHIFT U(32) 264e290a8fcSAlexei Fedorov #define ID_AA64DFR0_PMS_MASK ULL(0xf) 2659e51f15eSSona Mathew #define SPE_IMPLEMENTED ULL(0x1) 2669e51f15eSSona Mathew #define SPE_NOT_IMPLEMENTED ULL(0x0) 267f5478dedSAntonio Nino Diaz 268813524eaSManish V Badarkhe /* ID_AA64DFR0_EL1.TraceBuffer definitions */ 269813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44) 270813524eaSManish V Badarkhe #define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf) 2719e51f15eSSona Mathew #define TRACEBUFFER_IMPLEMENTED ULL(1) 272813524eaSManish V Badarkhe 2730063dd17SJavier Almansa Sobrino /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */ 2740063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_SHIFT U(48) 2750063dd17SJavier Almansa Sobrino #define ID_AA64DFR0_MTPMU_MASK ULL(0xf) 2769e51f15eSSona Mathew #define MTPMU_IMPLEMENTED ULL(1) 2779e51f15eSSona Mathew #define MTPMU_NOT_IMPLEMENTED ULL(15) 2780063dd17SJavier Almansa Sobrino 279744ad974Sjohpow01 /* ID_AA64DFR0_EL1.BRBE definitions */ 280744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_SHIFT U(52) 281744ad974Sjohpow01 #define ID_AA64DFR0_BRBE_MASK ULL(0xf) 2829e51f15eSSona Mathew #define BRBE_IMPLEMENTED ULL(1) 283744ad974Sjohpow01 28430f05b4fSManish Pandey /* ID_AA64DFR1_EL1 definitions */ 28530f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_SHIFT U(48) 28630f05b4fSManish Pandey #define ID_AA64DFR1_EBEP_MASK ULL(0xf) 28730f05b4fSManish Pandey #define EBEP_IMPLEMENTED ULL(1) 28830f05b4fSManish Pandey 2897c802c71STomas Pilar /* ID_AA64ISAR0_EL1 definitions */ 2907c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_SHIFT U(60) 2917c802c71STomas Pilar #define ID_AA64ISAR0_RNDR_MASK ULL(0xf) 2927c802c71STomas Pilar 293f5478dedSAntonio Nino Diaz /* ID_AA64ISAR1_EL1 definitions */ 2945283962eSAntonio Nino Diaz #define ID_AA64ISAR1_EL1 S3_0_C0_C6_1 2956a0da736SJayanth Dodderi Chidanand 29619d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_SHIFT U(60) 29719d52a83SAndre Przywara #define ID_AA64ISAR1_LS64_MASK ULL(0xf) 29819d52a83SAndre Przywara #define LS64_ACCDATA_IMPLEMENTED ULL(0x3) 29919d52a83SAndre Przywara #define LS64_V_IMPLEMENTED ULL(0x2) 30019d52a83SAndre Przywara #define LS64_IMPLEMENTED ULL(0x1) 30119d52a83SAndre Przywara #define LS64_NOT_IMPLEMENTED ULL(0x0) 30219d52a83SAndre Przywara 30319d52a83SAndre Przywara #define ID_AA64ISAR1_SB_SHIFT U(36) 30419d52a83SAndre Przywara #define ID_AA64ISAR1_SB_MASK ULL(0xf) 30519d52a83SAndre Przywara #define SB_IMPLEMENTED ULL(0x1) 30619d52a83SAndre Przywara #define SB_NOT_IMPLEMENTED ULL(0x0) 30719d52a83SAndre Przywara 308f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_SHIFT U(28) 3095283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPI_MASK ULL(0xf) 310f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_SHIFT U(24) 3115283962eSAntonio Nino Diaz #define ID_AA64ISAR1_GPA_MASK ULL(0xf) 3126a0da736SJayanth Dodderi Chidanand 313f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_API_SHIFT U(8) 3145283962eSAntonio Nino Diaz #define ID_AA64ISAR1_API_MASK ULL(0xf) 315f5478dedSAntonio Nino Diaz #define ID_AA64ISAR1_APA_SHIFT U(4) 3165283962eSAntonio Nino Diaz #define ID_AA64ISAR1_APA_MASK ULL(0xf) 317f5478dedSAntonio Nino Diaz 3189ff5f754SJuan Pablo Conde /* ID_AA64ISAR2_EL1 definitions */ 3199ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_EL1 S3_0_C0_C6_2 3206b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_SHIFT U(16) 3216b8df7b9SArvind Ram Prakash #define ID_AA64ISAR2_EL1_MOPS_MASK ULL(0xf) 3226b8df7b9SArvind Ram Prakash 3236b8df7b9SArvind Ram Prakash #define MOPS_IMPLEMENTED ULL(0x1) 3249ff5f754SJuan Pablo Conde 3259ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_SHIFT U(8) 3269ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_GPA3_MASK ULL(0xf) 3279ff5f754SJuan Pablo Conde 3289ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_SHIFT U(12) 3299ff5f754SJuan Pablo Conde #define ID_AA64ISAR2_APA3_MASK ULL(0xf) 3309ff5f754SJuan Pablo Conde 33158fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_SHIFT U(32) 33258fadd62SIgor Podgainõi #define ID_AA64ISAR2_SYSREG128_MASK ULL(0xf) 33358fadd62SIgor Podgainõi 3342559b2c8SAntonio Nino Diaz /* ID_AA64MMFR0_EL1 definitions */ 3352559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) 3362559b2c8SAntonio Nino Diaz #define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf) 3372559b2c8SAntonio Nino Diaz 338f5478dedSAntonio Nino Diaz #define PARANGE_0000 U(32) 339f5478dedSAntonio Nino Diaz #define PARANGE_0001 U(36) 340f5478dedSAntonio Nino Diaz #define PARANGE_0010 U(40) 341f5478dedSAntonio Nino Diaz #define PARANGE_0011 U(42) 342f5478dedSAntonio Nino Diaz #define PARANGE_0100 U(44) 343f5478dedSAntonio Nino Diaz #define PARANGE_0101 U(48) 344f5478dedSAntonio Nino Diaz #define PARANGE_0110 U(52) 34530655136SGovindraj Raja #define PARANGE_0111 U(56) 346f5478dedSAntonio Nino Diaz 34729d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SHIFT U(60) 34829d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf) 34929d0ee54SJimmy Brisson #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) 3509e51f15eSSona Mathew #define ECV_IMPLEMENTED ULL(0x1) 35129d0ee54SJimmy Brisson 352110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_SHIFT U(56) 353110ee433SJimmy Brisson #define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf) 35433e6aaacSArvind Ram Prakash #define FGT2_IMPLEMENTED ULL(0x2) 3559e51f15eSSona Mathew #define FGT_IMPLEMENTED ULL(0x1) 3569e51f15eSSona Mathew #define FGT_NOT_IMPLEMENTED ULL(0x0) 357110ee433SJimmy Brisson 358f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28) 359f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf) 360f5478dedSAntonio Nino Diaz 361f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24) 362f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf) 363f5478dedSAntonio Nino Diaz 364f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20) 365f5478dedSAntonio Nino Diaz #define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf) 3669e51f15eSSona Mathew #define TGRAN16_IMPLEMENTED ULL(0x1) 367f5478dedSAntonio Nino Diaz 3686cac724dSjohpow01 /* ID_AA64MMFR1_EL1 definitions */ 3696cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_SHIFT U(32) 3706cac724dSjohpow01 #define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf) 3719e51f15eSSona Mathew #define TWED_IMPLEMENTED ULL(0x1) 3726cac724dSjohpow01 373a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_SHIFT U(20) 374a83103c8SAlexei Fedorov #define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf) 3759e51f15eSSona Mathew #define PAN_IMPLEMENTED ULL(0x1) 3769e51f15eSSona Mathew #define PAN2_IMPLEMENTED ULL(0x2) 3779e51f15eSSona Mathew #define PAN3_IMPLEMENTED ULL(0x3) 378a83103c8SAlexei Fedorov 37937596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_SHIFT U(8) 38037596fcbSDaniel Boulby #define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf) 38137596fcbSDaniel Boulby 382cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_SHIFT U(40) 383cb4ec47bSjohpow01 #define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf) 3849e51f15eSSona Mathew #define HCX_IMPLEMENTED ULL(0x1) 385cb4ec47bSjohpow01 3862559b2c8SAntonio Nino Diaz /* ID_AA64MMFR2_EL1 definitions */ 3872559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 388cedfa04bSSathees Balya 389cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_SHIFT U(28) 390cedfa04bSSathees Balya #define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf) 391cedfa04bSSathees Balya 392d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_SHIFT U(20) 393d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_MASK ULL(0xf) 394d0ec1cc4Sjohpow01 #define ID_AA64MMFR2_EL1_CCIDX_LENGTH U(4) 395d0ec1cc4Sjohpow01 39630f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_SHIFT U(4) 39730f05b4fSManish Pandey #define ID_AA64MMFR2_EL1_UAO_MASK ULL(0xf) 39830f05b4fSManish Pandey 3992559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_SHIFT U(0) 4002559b2c8SAntonio Nino Diaz #define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf) 4012559b2c8SAntonio Nino Diaz 4026a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_SHIFT U(24) 4036a0da736SJayanth Dodderi Chidanand #define ID_AA64MMFR2_EL1_NV_MASK ULL(0xf) 4049e51f15eSSona Mathew #define NV2_IMPLEMENTED ULL(0x2) 4056a0da736SJayanth Dodderi Chidanand 406d3331603SMark Brown /* ID_AA64MMFR3_EL1 definitions */ 407d3331603SMark Brown #define ID_AA64MMFR3_EL1 S3_0_C0_C7_3 408d3331603SMark Brown 40930655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_SHIFT U(32) 41030655136SGovindraj Raja #define ID_AA64MMFR3_EL1_D128_MASK ULL(0xf) 41130655136SGovindraj Raja #define D128_IMPLEMENTED ULL(0x1) 41230655136SGovindraj Raja 4137e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_SHIFT U(28) 4147e84f3cfSTushar Khandelwal #define ID_AA64MMFR3_EL1_MEC_MASK ULL(0xf) 4157e84f3cfSTushar Khandelwal 416062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_SHIFT U(20) 417062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2POE_MASK ULL(0xf) 418062b6c6bSMark Brown 419062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_SHIFT U(16) 420062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1POE_MASK ULL(0xf) 421062b6c6bSMark Brown 422062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_SHIFT U(12) 423062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S2PIE_MASK ULL(0xf) 424062b6c6bSMark Brown 425062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_SHIFT U(8) 426062b6c6bSMark Brown #define ID_AA64MMFR3_EL1_S1PIE_MASK ULL(0xf) 427062b6c6bSMark Brown 4284ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_SHIFT U(4) 4294ec4e545SJayanth Dodderi Chidanand #define ID_AA64MMFR3_EL1_SCTLR2_MASK ULL(0xf) 4304ec4e545SJayanth Dodderi Chidanand #define SCTLR2_IMPLEMENTED ULL(1) 4314ec4e545SJayanth Dodderi Chidanand 432d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_SHIFT U(0) 433d3331603SMark Brown #define ID_AA64MMFR3_EL1_TCRX_MASK ULL(0xf) 434d3331603SMark Brown 435f5478dedSAntonio Nino Diaz /* ID_AA64PFR1_EL1 definitions */ 436f5478dedSAntonio Nino Diaz 4379fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_SHIFT U(0) 4389fc59639SAlexei Fedorov #define ID_AA64PFR1_EL1_BT_MASK ULL(0xf) 4399fc59639SAlexei Fedorov #define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */ 4409fc59639SAlexei Fedorov 44130f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_SHIFT U(4) 44230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf) 4439e51f15eSSona Mathew #define SSBS_NOT_IMPLEMENTED ULL(0) /* No architectural SSBS support */ 44430f05b4fSManish Pandey 445b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_SHIFT U(8) 446b7e398d6SSoby Mathew #define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf) 447b7e398d6SSoby Mathew 448ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28) 449ff86e0b4SJuan Pablo Conde #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK U(0xf) 450ff86e0b4SJuan Pablo Conde 45130f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_SHIFT U(36) 45230f05b4fSManish Pandey #define ID_AA64PFR1_EL1_NMI_MASK ULL(0xf) 45330f05b4fSManish Pandey #define NMI_IMPLEMENTED ULL(1) 45430f05b4fSManish Pandey 45530f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_SHIFT U(44) 45630f05b4fSManish Pandey #define ID_AA64PFR1_EL1_GCS_MASK ULL(0xf) 45730f05b4fSManish Pandey #define GCS_IMPLEMENTED ULL(1) 45830f05b4fSManish Pandey 4596d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_SHIFT U(48) 4606d0433f0SJayanth Dodderi Chidanand #define ID_AA64PFR1_EL1_THE_MASK ULL(0xf) 4616d0433f0SJayanth Dodderi Chidanand #define THE_IMPLEMENTED ULL(1) 4626d0433f0SJayanth Dodderi Chidanand 4639e51f15eSSona Mathew #define RNG_TRAP_IMPLEMENTED ULL(0x1) 464ff86e0b4SJuan Pablo Conde 4654d0b6632SMaksims Svecovs /* ID_AA64PFR2_EL1 definitions */ 46658fadd62SIgor Podgainõi #define ID_AA64PFR2_EL1 S3_0_C0_C4_2 46758fadd62SIgor Podgainõi 4684d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_SHIFT U(0) 4694d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEPERM_MASK ULL(0xf) 4704d0b6632SMaksims Svecovs 4714d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT U(4) 4724d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK ULL(0xf) 4734d0b6632SMaksims Svecovs 4744d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_SHIFT U(8) 4754d0b6632SMaksims Svecovs #define ID_AA64PFR2_EL1_MTEFAR_MASK ULL(0xf) 4764d0b6632SMaksims Svecovs 477a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_SHIFT U(32) 478a57e18e4SArvind Ram Prakash #define ID_AA64PFR2_EL1_FPMR_MASK ULL(0xf) 479a57e18e4SArvind Ram Prakash 480a57e18e4SArvind Ram Prakash #define FPMR_IMPLEMENTED ULL(0x1) 481a57e18e4SArvind Ram Prakash 4826503ff29SAndre Przywara #define VDISR_EL2 S3_4_C12_C1_1 4836503ff29SAndre Przywara #define VSESR_EL2 S3_4_C5_C2_3 4846503ff29SAndre Przywara 4850563ab08SAlexei Fedorov /* Memory Tagging Extension is not implemented */ 4860563ab08SAlexei Fedorov #define MTE_UNIMPLEMENTED U(0) 4870563ab08SAlexei Fedorov /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */ 4880563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_EL0 U(1) 4890563ab08SAlexei Fedorov /* FEAT_MTE2: Full MTE is implemented */ 4900563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ELX U(2) 4910563ab08SAlexei Fedorov /* 4920563ab08SAlexei Fedorov * FEAT_MTE3: MTE is implemented with support for 4930563ab08SAlexei Fedorov * asymmetric Tag Check Fault handling 4940563ab08SAlexei Fedorov */ 4950563ab08SAlexei Fedorov #define MTE_IMPLEMENTED_ASY U(3) 496b7e398d6SSoby Mathew 497dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16) 498dbcc44a1SAlexei Fedorov #define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf) 499dbcc44a1SAlexei Fedorov 500dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_SHIFT U(24) 501dc78e62dSjohpow01 #define ID_AA64PFR1_EL1_SME_MASK ULL(0xf) 5020bbd4329SJuan Pablo Conde #define ID_AA64PFR1_EL1_SME_WIDTH U(4) 5039e51f15eSSona Mathew #define SME_IMPLEMENTED ULL(0x1) 5049e51f15eSSona Mathew #define SME2_IMPLEMENTED ULL(0x2) 5059e51f15eSSona Mathew #define SME_NOT_IMPLEMENTED ULL(0x0) 506dc78e62dSjohpow01 507f5478dedSAntonio Nino Diaz /* ID_PFR1_EL1 definitions */ 508f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 509f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 510f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 511f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 512f5478dedSAntonio Nino Diaz 513f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 514f5478dedSAntonio Nino Diaz #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 515f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 516f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 517f5478dedSAntonio Nino Diaz 5183443a702SJohn Powell #define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \ 5193443a702SJohn Powell (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11)) 520a83103c8SAlexei Fedorov 521f5478dedSAntonio Nino Diaz #define SCTLR_AARCH32_EL1_RES1 \ 522f5478dedSAntonio Nino Diaz ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 523f5478dedSAntonio Nino Diaz (U(1) << 4) | (U(1) << 3)) 524f5478dedSAntonio Nino Diaz 525f5478dedSAntonio Nino Diaz #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 526f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 527f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 528f5478dedSAntonio Nino Diaz 529f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (ULL(1) << 0) 530f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (ULL(1) << 1) 531f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (ULL(1) << 2) 532f5478dedSAntonio Nino Diaz #define SCTLR_SA_BIT (ULL(1) << 3) 533f5478dedSAntonio Nino Diaz #define SCTLR_SA0_BIT (ULL(1) << 4) 534f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (ULL(1) << 5) 535a83103c8SAlexei Fedorov #define SCTLR_nAA_BIT (ULL(1) << 6) 536f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (ULL(1) << 7) 537f5478dedSAntonio Nino Diaz #define SCTLR_SED_BIT (ULL(1) << 8) 538f5478dedSAntonio Nino Diaz #define SCTLR_UMA_BIT (ULL(1) << 9) 539a83103c8SAlexei Fedorov #define SCTLR_EnRCTX_BIT (ULL(1) << 10) 540a83103c8SAlexei Fedorov #define SCTLR_EOS_BIT (ULL(1) << 11) 541f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (ULL(1) << 12) 542c4655157SAlexei Fedorov #define SCTLR_EnDB_BIT (ULL(1) << 13) 543f5478dedSAntonio Nino Diaz #define SCTLR_DZE_BIT (ULL(1) << 14) 544f5478dedSAntonio Nino Diaz #define SCTLR_UCT_BIT (ULL(1) << 15) 545f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (ULL(1) << 16) 546f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (ULL(1) << 18) 547f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (ULL(1) << 19) 548a83103c8SAlexei Fedorov #define SCTLR_TSCXT_BIT (ULL(1) << 20) 5495f5d1ed7SLouis Mayencourt #define SCTLR_IESB_BIT (ULL(1) << 21) 550a83103c8SAlexei Fedorov #define SCTLR_EIS_BIT (ULL(1) << 22) 551a83103c8SAlexei Fedorov #define SCTLR_SPAN_BIT (ULL(1) << 23) 552f5478dedSAntonio Nino Diaz #define SCTLR_E0E_BIT (ULL(1) << 24) 553f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (ULL(1) << 25) 554f5478dedSAntonio Nino Diaz #define SCTLR_UCI_BIT (ULL(1) << 26) 555c4655157SAlexei Fedorov #define SCTLR_EnDA_BIT (ULL(1) << 27) 556a83103c8SAlexei Fedorov #define SCTLR_nTLSMD_BIT (ULL(1) << 28) 557a83103c8SAlexei Fedorov #define SCTLR_LSMAOE_BIT (ULL(1) << 29) 558c4655157SAlexei Fedorov #define SCTLR_EnIB_BIT (ULL(1) << 30) 5595283962eSAntonio Nino Diaz #define SCTLR_EnIA_BIT (ULL(1) << 31) 5609fc59639SAlexei Fedorov #define SCTLR_BT0_BIT (ULL(1) << 35) 5619fc59639SAlexei Fedorov #define SCTLR_BT1_BIT (ULL(1) << 36) 5629fc59639SAlexei Fedorov #define SCTLR_BT_BIT (ULL(1) << 36) 563a83103c8SAlexei Fedorov #define SCTLR_ITFSB_BIT (ULL(1) << 37) 564a83103c8SAlexei Fedorov #define SCTLR_TCF0_SHIFT U(38) 565a83103c8SAlexei Fedorov #define SCTLR_TCF0_MASK ULL(3) 566dc78e62dSjohpow01 #define SCTLR_ENTP2_BIT (ULL(1) << 60) 56730f05b4fSManish Pandey #define SCTLR_SPINTMASK_BIT (ULL(1) << 62) 568a83103c8SAlexei Fedorov 569a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 have no effect on the PE */ 570a83103c8SAlexei Fedorov #define SCTLR_TCF0_NO_EFFECT U(0) 571a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 cause a synchronous exception */ 572a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNC U(1) 573a83103c8SAlexei Fedorov /* Tag Check Faults in EL0 are asynchronously accumulated */ 574a83103c8SAlexei Fedorov #define SCTLR_TCF0_ASYNC U(2) 575a83103c8SAlexei Fedorov /* 576a83103c8SAlexei Fedorov * Tag Check Faults in EL0 cause a synchronous exception on reads, 577a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 578a83103c8SAlexei Fedorov */ 579a83103c8SAlexei Fedorov #define SCTLR_TCF0_SYNCR_ASYNCW U(3) 580a83103c8SAlexei Fedorov 581a83103c8SAlexei Fedorov #define SCTLR_TCF_SHIFT U(40) 582a83103c8SAlexei Fedorov #define SCTLR_TCF_MASK ULL(3) 583a83103c8SAlexei Fedorov 584a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 have no effect on the PE */ 585a83103c8SAlexei Fedorov #define SCTLR_TCF_NO_EFFECT U(0) 586a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 cause a synchronous exception */ 587a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNC U(1) 588a83103c8SAlexei Fedorov /* Tag Check Faults in EL1 are asynchronously accumulated */ 589a83103c8SAlexei Fedorov #define SCTLR_TCF_ASYNC U(2) 590a83103c8SAlexei Fedorov /* 591a83103c8SAlexei Fedorov * Tag Check Faults in EL1 cause a synchronous exception on reads, 592a83103c8SAlexei Fedorov * and are asynchronously accumulated on writes 593a83103c8SAlexei Fedorov */ 594a83103c8SAlexei Fedorov #define SCTLR_TCF_SYNCR_ASYNCW U(3) 595a83103c8SAlexei Fedorov 596a83103c8SAlexei Fedorov #define SCTLR_ATA0_BIT (ULL(1) << 42) 597a83103c8SAlexei Fedorov #define SCTLR_ATA_BIT (ULL(1) << 43) 59837596fcbSDaniel Boulby #define SCTLR_DSSBS_SHIFT U(44) 59937596fcbSDaniel Boulby #define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT) 600a83103c8SAlexei Fedorov #define SCTLR_TWEDEn_BIT (ULL(1) << 45) 601a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_SHIFT U(46) 602a83103c8SAlexei Fedorov #define SCTLR_TWEDEL_MASK ULL(0xf) 603a83103c8SAlexei Fedorov #define SCTLR_EnASR_BIT (ULL(1) << 54) 604a83103c8SAlexei Fedorov #define SCTLR_EnAS0_BIT (ULL(1) << 55) 605a83103c8SAlexei Fedorov #define SCTLR_EnALS_BIT (ULL(1) << 56) 606a83103c8SAlexei Fedorov #define SCTLR_EPAN_BIT (ULL(1) << 57) 607f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL SCTLR_EL3_RES1 608f5478dedSAntonio Nino Diaz 609*025b1b81SJohn Powell #define SCTLR2_EnPACM_BIT (ULL(1) << 7) 610*025b1b81SJohn Powell 611*025b1b81SJohn Powell /* SCTLR2 currently has no RES1 fields so reset to 0 */ 612*025b1b81SJohn Powell #define SCTLR2_RESET_VAL ULL(0) 613*025b1b81SJohn Powell 614a83103c8SAlexei Fedorov /* CPACR_EL1 definitions */ 615f5478dedSAntonio Nino Diaz #define CPACR_EL1_FPEN(x) ((x) << 20) 616d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_EL0 UL(0x1) 617d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_ALL UL(0x2) 618d7b5f408SJimmy Brisson #define CPACR_EL1_FP_TRAP_NONE UL(0x3) 61903d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_SHIFT U(24) 62003d3c0d7SJayanth Dodderi Chidanand #define CPACR_EL1_SMEN_MASK ULL(0x3) 621f5478dedSAntonio Nino Diaz 622f5478dedSAntonio Nino Diaz /* SCR definitions */ 623f5478dedSAntonio Nino Diaz #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) 62481c272b3SZelalem Aweke #define SCR_NSE_SHIFT U(62) 62533e6aaacSArvind Ram Prakash #define SCR_FGTEN2_BIT (UL(1) << 59) 62681c272b3SZelalem Aweke #define SCR_NSE_BIT (ULL(1) << SCR_NSE_SHIFT) 627a57e18e4SArvind Ram Prakash #define SCR_EnFPM_BIT (ULL(1) << 50) 6287e84f3cfSTushar Khandelwal #define SCR_MECEn_BIT (UL(1) << 49) 62981c272b3SZelalem Aweke #define SCR_GPF_BIT (UL(1) << 48) 63030655136SGovindraj Raja #define SCR_D128En_BIT (UL(1) << 47) 6316cac724dSjohpow01 #define SCR_TWEDEL_SHIFT U(30) 6326cac724dSjohpow01 #define SCR_TWEDEL_MASK ULL(0xf) 633062b6c6bSMark Brown #define SCR_PIEN_BIT (UL(1) << 45) 6344ec4e545SJayanth Dodderi Chidanand #define SCR_SCTLR2En_BIT (UL(1) << 44) 635d3331603SMark Brown #define SCR_TCR2EN_BIT (UL(1) << 43) 6366d0433f0SJayanth Dodderi Chidanand #define SCR_RCWMASKEn_BIT (UL(1) << 42) 63719d52a83SAndre Przywara #define SCR_ENTP2_SHIFT U(41) 63819d52a83SAndre Przywara #define SCR_ENTP2_BIT (UL(1) << SCR_ENTP2_SHIFT) 639ff86e0b4SJuan Pablo Conde #define SCR_TRNDR_BIT (UL(1) << 40) 640688ab57bSMark Brown #define SCR_GCSEn_BIT (UL(1) << 39) 641cb4ec47bSjohpow01 #define SCR_HXEn_BIT (UL(1) << 38) 64219d52a83SAndre Przywara #define SCR_ADEn_BIT (UL(1) << 37) 64319d52a83SAndre Przywara #define SCR_EnAS0_BIT (UL(1) << 36) 644a4c39456SJohn Powell #define SCR_AMVOFFEN_SHIFT U(35) 645a4c39456SJohn Powell #define SCR_AMVOFFEN_BIT (UL(1) << SCR_AMVOFFEN_SHIFT) 6466cac724dSjohpow01 #define SCR_TWEDEn_BIT (UL(1) << 29) 647d7b5f408SJimmy Brisson #define SCR_ECVEN_BIT (UL(1) << 28) 648d7b5f408SJimmy Brisson #define SCR_FGTEN_BIT (UL(1) << 27) 649d7b5f408SJimmy Brisson #define SCR_ATA_BIT (UL(1) << 26) 65077c27753SZelalem Aweke #define SCR_EnSCXT_BIT (UL(1) << 25) 651d7b5f408SJimmy Brisson #define SCR_FIEN_BIT (UL(1) << 21) 652d7b5f408SJimmy Brisson #define SCR_EEL2_BIT (UL(1) << 18) 653d7b5f408SJimmy Brisson #define SCR_API_BIT (UL(1) << 17) 654d7b5f408SJimmy Brisson #define SCR_APK_BIT (UL(1) << 16) 655d7b5f408SJimmy Brisson #define SCR_TERR_BIT (UL(1) << 15) 656d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 657d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 658d7b5f408SJimmy Brisson #define SCR_ST_BIT (UL(1) << 11) 659d7b5f408SJimmy Brisson #define SCR_RW_BIT (UL(1) << 10) 660d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 661d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 662d7b5f408SJimmy Brisson #define SCR_SMD_BIT (UL(1) << 7) 663d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 664d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 665d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 666d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 667dc78e62dSjohpow01 #define SCR_VALID_BIT_MASK U(0x24000002F8F) 668f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL SCR_RES1_BITS 669f5478dedSAntonio Nino Diaz 670f5478dedSAntonio Nino Diaz /* MDCR_EL3 definitions */ 67183271d5aSArvind Ram Prakash #define MDCR_EBWE_BIT (ULL(1) << 43) 672fc7dca72SBoyan Karatotev #define MDCR_E3BREC_BIT (ULL(1) << 38) 673fc7dca72SBoyan Karatotev #define MDCR_E3BREW_BIT (ULL(1) << 37) 67412f6c064SAlexei Fedorov #define MDCR_EnPMSN_BIT (ULL(1) << 36) 67512f6c064SAlexei Fedorov #define MDCR_MPMX_BIT (ULL(1) << 35) 67612f6c064SAlexei Fedorov #define MDCR_MCCD_BIT (ULL(1) << 34) 677744ad974Sjohpow01 #define MDCR_SBRBE_SHIFT U(32) 678fc7dca72SBoyan Karatotev #define MDCR_SBRBE(x) ((x) << MDCR_SBRBE_SHIFT) 679fc7dca72SBoyan Karatotev #define MDCR_SBRBE_ALL ULL(0x3) 680fc7dca72SBoyan Karatotev #define MDCR_SBRBE_NS ULL(0x1) 68140ff9074SManish V Badarkhe #define MDCR_NSTB(x) ((x) << 24) 68240ff9074SManish V Badarkhe #define MDCR_NSTB_EL1 ULL(0x3) 683fc7dca72SBoyan Karatotev #define MDCR_NSTB_EL3 ULL(0x2) 684ece8f7d7SBoyan Karatotev #define MDCR_NSTBE_BIT (ULL(1) << 26) 6850063dd17SJavier Almansa Sobrino #define MDCR_MTPME_BIT (ULL(1) << 28) 68612f6c064SAlexei Fedorov #define MDCR_TDCC_BIT (ULL(1) << 27) 687e290a8fcSAlexei Fedorov #define MDCR_SCCD_BIT (ULL(1) << 23) 68812f6c064SAlexei Fedorov #define MDCR_EPMAD_BIT (ULL(1) << 21) 68912f6c064SAlexei Fedorov #define MDCR_EDAD_BIT (ULL(1) << 20) 69012f6c064SAlexei Fedorov #define MDCR_TTRF_BIT (ULL(1) << 19) 69112f6c064SAlexei Fedorov #define MDCR_STE_BIT (ULL(1) << 18) 692e290a8fcSAlexei Fedorov #define MDCR_SPME_BIT (ULL(1) << 17) 693e290a8fcSAlexei Fedorov #define MDCR_SDD_BIT (ULL(1) << 16) 694f5478dedSAntonio Nino Diaz #define MDCR_SPD32(x) ((x) << 14) 695ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_LEGACY ULL(0x0) 696ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_DISABLE ULL(0x2) 697ed4fc6f0SAntonio Nino Diaz #define MDCR_SPD32_ENABLE ULL(0x3) 698f5478dedSAntonio Nino Diaz #define MDCR_NSPB(x) ((x) << 12) 699ed4fc6f0SAntonio Nino Diaz #define MDCR_NSPB_EL1 ULL(0x3) 700fc7dca72SBoyan Karatotev #define MDCR_NSPB_EL3 ULL(0x2) 70199506facSBoyan Karatotev #define MDCR_NSPBE_BIT (ULL(1) << 11) 702ed4fc6f0SAntonio Nino Diaz #define MDCR_TDOSA_BIT (ULL(1) << 10) 703ed4fc6f0SAntonio Nino Diaz #define MDCR_TDA_BIT (ULL(1) << 9) 704ed4fc6f0SAntonio Nino Diaz #define MDCR_TPM_BIT (ULL(1) << 6) 705c1b0a97bSBoyan Karatotev #define MDCR_RLTE_BIT (ULL(1) << 0) 70633815eb7SBoyan Karatotev #define MDCR_EL3_RESET_VAL MDCR_MTPME_BIT 707f5478dedSAntonio Nino Diaz 708f5478dedSAntonio Nino Diaz /* MDCR_EL2 definitions */ 7090063dd17SJavier Almansa Sobrino #define MDCR_EL2_MTPME (U(1) << 28) 710c73686a1SBoyan Karatotev #define MDCR_EL2_HLP_BIT (U(1) << 26) 71140ff9074SManish V Badarkhe #define MDCR_EL2_E2TB(x) ((x) << 24) 71240ff9074SManish V Badarkhe #define MDCR_EL2_E2TB_EL1 U(0x3) 713c73686a1SBoyan Karatotev #define MDCR_EL2_HCCD_BIT (U(1) << 23) 714e290a8fcSAlexei Fedorov #define MDCR_EL2_TTRF (U(1) << 19) 715c73686a1SBoyan Karatotev #define MDCR_EL2_HPMD_BIT (U(1) << 17) 716f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMS (U(1) << 14) 717f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB(x) ((x) << 12) 718f5478dedSAntonio Nino Diaz #define MDCR_EL2_E2PB_EL1 U(0x3) 719f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDRA_BIT (U(1) << 11) 720f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDOSA_BIT (U(1) << 10) 721f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDA_BIT (U(1) << 9) 722f5478dedSAntonio Nino Diaz #define MDCR_EL2_TDE_BIT (U(1) << 8) 723f5478dedSAntonio Nino Diaz #define MDCR_EL2_HPME_BIT (U(1) << 7) 724f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPM_BIT (U(1) << 6) 725f5478dedSAntonio Nino Diaz #define MDCR_EL2_TPMCR_BIT (U(1) << 5) 726c73686a1SBoyan Karatotev #define MDCR_EL2_HPMN_MASK U(0x1f) 727f5478dedSAntonio Nino Diaz #define MDCR_EL2_RESET_VAL U(0x0) 728f5478dedSAntonio Nino Diaz 729f5478dedSAntonio Nino Diaz /* HSTR_EL2 definitions */ 730f5478dedSAntonio Nino Diaz #define HSTR_EL2_RESET_VAL U(0x0) 731f5478dedSAntonio Nino Diaz #define HSTR_EL2_T_MASK U(0xff) 732f5478dedSAntonio Nino Diaz 733f5478dedSAntonio Nino Diaz /* CNTHP_CTL_EL2 definitions */ 734f5478dedSAntonio Nino Diaz #define CNTHP_CTL_ENABLE_BIT (U(1) << 0) 735f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 736f5478dedSAntonio Nino Diaz 737f5478dedSAntonio Nino Diaz /* VTTBR_EL2 definitions */ 738f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 739f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 740f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 741f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 742f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 743f5478dedSAntonio Nino Diaz 744f5478dedSAntonio Nino Diaz /* HCR definitions */ 7455fb061e7SGary Morrison #define HCR_RESET_VAL ULL(0x0) 74633b9be6dSChris Kay #define HCR_AMVOFFEN_SHIFT U(51) 74733b9be6dSChris Kay #define HCR_AMVOFFEN_BIT (ULL(1) << HCR_AMVOFFEN_SHIFT) 7485fb061e7SGary Morrison #define HCR_TEA_BIT (ULL(1) << 47) 749f5478dedSAntonio Nino Diaz #define HCR_API_BIT (ULL(1) << 41) 750f5478dedSAntonio Nino Diaz #define HCR_APK_BIT (ULL(1) << 40) 75145aecff0SManish V Badarkhe #define HCR_E2H_BIT (ULL(1) << 34) 7525fb061e7SGary Morrison #define HCR_HCD_BIT (ULL(1) << 29) 753f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (ULL(1) << 27) 754f5478dedSAntonio Nino Diaz #define HCR_RW_SHIFT U(31) 755f5478dedSAntonio Nino Diaz #define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT) 7565fb061e7SGary Morrison #define HCR_TWE_BIT (ULL(1) << 14) 7575fb061e7SGary Morrison #define HCR_TWI_BIT (ULL(1) << 13) 758f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (ULL(1) << 5) 759f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (ULL(1) << 4) 760f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (ULL(1) << 3) 761f5478dedSAntonio Nino Diaz 762f5478dedSAntonio Nino Diaz /* ISR definitions */ 763f5478dedSAntonio Nino Diaz #define ISR_A_SHIFT U(8) 764f5478dedSAntonio Nino Diaz #define ISR_I_SHIFT U(7) 765f5478dedSAntonio Nino Diaz #define ISR_F_SHIFT U(6) 766f5478dedSAntonio Nino Diaz 767f5478dedSAntonio Nino Diaz /* CNTHCTL_EL2 definitions */ 768f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 769f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 770f5478dedSAntonio Nino Diaz #define EL1PCEN_BIT (U(1) << 1) 771f5478dedSAntonio Nino Diaz #define EL1PCTEN_BIT (U(1) << 0) 772f5478dedSAntonio Nino Diaz 773f5478dedSAntonio Nino Diaz /* CNTKCTL_EL1 definitions */ 774f5478dedSAntonio Nino Diaz #define EL0PTEN_BIT (U(1) << 9) 775f5478dedSAntonio Nino Diaz #define EL0VTEN_BIT (U(1) << 8) 776f5478dedSAntonio Nino Diaz #define EL0PCTEN_BIT (U(1) << 0) 777f5478dedSAntonio Nino Diaz #define EL0VCTEN_BIT (U(1) << 1) 778f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 779f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 780f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 781f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 782f5478dedSAntonio Nino Diaz 783f5478dedSAntonio Nino Diaz /* CPTR_EL3 definitions */ 784f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 78533b9be6dSChris Kay #define TAM_SHIFT U(30) 78633b9be6dSChris Kay #define TAM_BIT (U(1) << TAM_SHIFT) 787f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 788dc78e62dSjohpow01 #define ESM_BIT (U(1) << 12) 789f5478dedSAntonio Nino Diaz #define TFP_BIT (U(1) << 10) 790f5478dedSAntonio Nino Diaz #define CPTR_EZ_BIT (U(1) << 8) 791dc78e62dSjohpow01 #define CPTR_EL3_RESET_VAL ((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \ 792dc78e62dSjohpow01 ~(CPTR_EZ_BIT | ESM_BIT)) 793f5478dedSAntonio Nino Diaz 794f5478dedSAntonio Nino Diaz /* CPTR_EL2 definitions */ 795f5478dedSAntonio Nino Diaz #define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff))) 796f5478dedSAntonio Nino Diaz #define CPTR_EL2_TCPAC_BIT (U(1) << 31) 79733b9be6dSChris Kay #define CPTR_EL2_TAM_SHIFT U(30) 79833b9be6dSChris Kay #define CPTR_EL2_TAM_BIT (U(1) << CPTR_EL2_TAM_SHIFT) 799dc78e62dSjohpow01 #define CPTR_EL2_SMEN_MASK ULL(0x3) 800dc78e62dSjohpow01 #define CPTR_EL2_SMEN_SHIFT U(24) 801f5478dedSAntonio Nino Diaz #define CPTR_EL2_TTA_BIT (U(1) << 20) 802dc78e62dSjohpow01 #define CPTR_EL2_TSM_BIT (U(1) << 12) 803f5478dedSAntonio Nino Diaz #define CPTR_EL2_TFP_BIT (U(1) << 10) 804f5478dedSAntonio Nino Diaz #define CPTR_EL2_TZ_BIT (U(1) << 8) 805f5478dedSAntonio Nino Diaz #define CPTR_EL2_RESET_VAL CPTR_EL2_RES1 806f5478dedSAntonio Nino Diaz 80728bbbf3bSManish Pandey /* VTCR_EL2 definitions */ 80828bbbf3bSManish Pandey #define VTCR_RESET_VAL U(0x0) 80928bbbf3bSManish Pandey #define VTCR_EL2_MSA (U(1) << 31) 81028bbbf3bSManish Pandey 811f5478dedSAntonio Nino Diaz /* CPSR/SPSR definitions */ 812f5478dedSAntonio Nino Diaz #define DAIF_FIQ_BIT (U(1) << 0) 813f5478dedSAntonio Nino Diaz #define DAIF_IRQ_BIT (U(1) << 1) 814f5478dedSAntonio Nino Diaz #define DAIF_ABT_BIT (U(1) << 2) 815f5478dedSAntonio Nino Diaz #define DAIF_DBG_BIT (U(1) << 3) 81630f05b4fSManish Pandey #define SPSR_V_BIT (U(1) << 28) 81730f05b4fSManish Pandey #define SPSR_C_BIT (U(1) << 29) 81830f05b4fSManish Pandey #define SPSR_Z_BIT (U(1) << 30) 81930f05b4fSManish Pandey #define SPSR_N_BIT (U(1) << 31) 820f5478dedSAntonio Nino Diaz #define SPSR_DAIF_SHIFT U(6) 821f5478dedSAntonio Nino Diaz #define SPSR_DAIF_MASK U(0xf) 822f5478dedSAntonio Nino Diaz 823f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 824f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 825f5478dedSAntonio Nino Diaz 826f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 827f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 828f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0x0) 829f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(0x1) 830f5478dedSAntonio Nino Diaz 831f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 832f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 833f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0x0) 834f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(0x1) 835f5478dedSAntonio Nino Diaz 836f5478dedSAntonio Nino Diaz #define SPSR_M_SHIFT U(4) 837f5478dedSAntonio Nino Diaz #define SPSR_M_MASK U(0x1) 838f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH64 U(0x0) 839f5478dedSAntonio Nino Diaz #define SPSR_M_AARCH32 U(0x1) 84030f05b4fSManish Pandey #define SPSR_M_EL1H U(0x5) 84177c27753SZelalem Aweke #define SPSR_M_EL2H U(0x9) 842f5478dedSAntonio Nino Diaz 843b4292bc6SAlexei Fedorov #define SPSR_EL_SHIFT U(2) 844b4292bc6SAlexei Fedorov #define SPSR_EL_WIDTH U(2) 845b4292bc6SAlexei Fedorov 84630f05b4fSManish Pandey #define SPSR_BTYPE_SHIFT_AARCH64 U(10) 84730f05b4fSManish Pandey #define SPSR_BTYPE_MASK_AARCH64 U(0x3) 84837596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH64 U(12) 84937596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64) 85037596fcbSDaniel Boulby #define SPSR_SSBS_SHIFT_AARCH32 U(23) 85137596fcbSDaniel Boulby #define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32) 85230f05b4fSManish Pandey #define SPSR_ALLINT_BIT_AARCH64 BIT_64(13) 85330f05b4fSManish Pandey #define SPSR_IL_BIT BIT_64(20) 85430f05b4fSManish Pandey #define SPSR_SS_BIT BIT_64(21) 85537596fcbSDaniel Boulby #define SPSR_PAN_BIT BIT_64(22) 85630f05b4fSManish Pandey #define SPSR_UAO_BIT_AARCH64 BIT_64(23) 85737596fcbSDaniel Boulby #define SPSR_DIT_BIT BIT(24) 85837596fcbSDaniel Boulby #define SPSR_TCO_BIT_AARCH64 BIT_64(25) 85930f05b4fSManish Pandey #define SPSR_PM_BIT_AARCH64 BIT_64(32) 86030f05b4fSManish Pandey #define SPSR_PPEND_BIT BIT(33) 86130f05b4fSManish Pandey #define SPSR_EXLOCK_BIT_AARCH64 BIT_64(34) 86230f05b4fSManish Pandey #define SPSR_NZCV (SPSR_V_BIT | SPSR_C_BIT | SPSR_Z_BIT | SPSR_N_BIT) 863*025b1b81SJohn Powell #define SPSR_PACM_BIT_AARCH64 BIT_64(35) 864c250cc3bSJohn Tsichritzis 865f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 866f5478dedSAntonio Nino Diaz (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT) 867f5478dedSAntonio Nino Diaz #define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT) 868f5478dedSAntonio Nino Diaz 869f5478dedSAntonio Nino Diaz /* 870f5478dedSAntonio Nino Diaz * RMR_EL3 definitions 871f5478dedSAntonio Nino Diaz */ 872f5478dedSAntonio Nino Diaz #define RMR_EL3_RR_BIT (U(1) << 1) 873f5478dedSAntonio Nino Diaz #define RMR_EL3_AA64_BIT (U(1) << 0) 874f5478dedSAntonio Nino Diaz 875f5478dedSAntonio Nino Diaz /* 876f5478dedSAntonio Nino Diaz * HI-VECTOR address for AArch32 state 877f5478dedSAntonio Nino Diaz */ 878f5478dedSAntonio Nino Diaz #define HI_VECTOR_BASE U(0xFFFF0000) 879f5478dedSAntonio Nino Diaz 880f5478dedSAntonio Nino Diaz /* 8811b491eeaSElyes Haouas * TCR definitions 882f5478dedSAntonio Nino Diaz */ 883f5478dedSAntonio Nino Diaz #define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 884f5478dedSAntonio Nino Diaz #define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23)) 885f5478dedSAntonio Nino Diaz #define TCR_EL1_IPS_SHIFT U(32) 886f5478dedSAntonio Nino Diaz #define TCR_EL2_PS_SHIFT U(16) 887f5478dedSAntonio Nino Diaz #define TCR_EL3_PS_SHIFT U(16) 888f5478dedSAntonio Nino Diaz 889f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MIN ULL(16) 890f5478dedSAntonio Nino Diaz #define TCR_TxSZ_MAX ULL(39) 891cedfa04bSSathees Balya #define TCR_TxSZ_MAX_TTST ULL(48) 892f5478dedSAntonio Nino Diaz 8936de6965bSAntonio Nino Diaz #define TCR_T0SZ_SHIFT U(0) 8946de6965bSAntonio Nino Diaz #define TCR_T1SZ_SHIFT U(16) 8956de6965bSAntonio Nino Diaz 896f5478dedSAntonio Nino Diaz /* (internal) physical address size bits in EL3/EL1 */ 897f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4GB ULL(0x0) 898f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_64GB ULL(0x1) 899f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_1TB ULL(0x2) 900f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_4TB ULL(0x3) 901f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_16TB ULL(0x4) 902f5478dedSAntonio Nino Diaz #define TCR_PS_BITS_256TB ULL(0x5) 903f5478dedSAntonio Nino Diaz 904f5478dedSAntonio Nino Diaz #define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000) 905f5478dedSAntonio Nino Diaz #define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000) 906f5478dedSAntonio Nino Diaz #define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000) 907f5478dedSAntonio Nino Diaz #define ADDR_MASK_40_TO_41 ULL(0x0000030000000000) 908f5478dedSAntonio Nino Diaz #define ADDR_MASK_36_TO_39 ULL(0x000000F000000000) 909f5478dedSAntonio Nino Diaz #define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000) 910f5478dedSAntonio Nino Diaz 911f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_NC (ULL(0x0) << 8) 912f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBA (ULL(0x1) << 8) 913f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WT (ULL(0x2) << 8) 914f5478dedSAntonio Nino Diaz #define TCR_RGN_INNER_WBNA (ULL(0x3) << 8) 915f5478dedSAntonio Nino Diaz 916f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_NC (ULL(0x0) << 10) 917f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBA (ULL(0x1) << 10) 918f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WT (ULL(0x2) << 10) 919f5478dedSAntonio Nino Diaz #define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10) 920f5478dedSAntonio Nino Diaz 921f5478dedSAntonio Nino Diaz #define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12) 922f5478dedSAntonio Nino Diaz #define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12) 923f5478dedSAntonio Nino Diaz #define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12) 924f5478dedSAntonio Nino Diaz 9256de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_NC (ULL(0x0) << 24) 9266de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBA (ULL(0x1) << 24) 9276de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WT (ULL(0x2) << 24) 9286de6965bSAntonio Nino Diaz #define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24) 9296de6965bSAntonio Nino Diaz 9306de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_NC (ULL(0x0) << 26) 9316de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26) 9326de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WT (ULL(0x2) << 26) 9336de6965bSAntonio Nino Diaz #define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26) 9346de6965bSAntonio Nino Diaz 9356de6965bSAntonio Nino Diaz #define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28) 9366de6965bSAntonio Nino Diaz #define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28) 9376de6965bSAntonio Nino Diaz #define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28) 9386de6965bSAntonio Nino Diaz 939f5478dedSAntonio Nino Diaz #define TCR_TG0_SHIFT U(14) 940f5478dedSAntonio Nino Diaz #define TCR_TG0_MASK ULL(3) 941f5478dedSAntonio Nino Diaz #define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT) 942f5478dedSAntonio Nino Diaz #define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT) 943f5478dedSAntonio Nino Diaz #define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT) 944f5478dedSAntonio Nino Diaz 9456de6965bSAntonio Nino Diaz #define TCR_TG1_SHIFT U(30) 9466de6965bSAntonio Nino Diaz #define TCR_TG1_MASK ULL(3) 9476de6965bSAntonio Nino Diaz #define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT) 9486de6965bSAntonio Nino Diaz #define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT) 9496de6965bSAntonio Nino Diaz #define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT) 9506de6965bSAntonio Nino Diaz 951f5478dedSAntonio Nino Diaz #define TCR_EPD0_BIT (ULL(1) << 7) 952f5478dedSAntonio Nino Diaz #define TCR_EPD1_BIT (ULL(1) << 23) 953f5478dedSAntonio Nino Diaz 954f5478dedSAntonio Nino Diaz #define MODE_SP_SHIFT U(0x0) 955f5478dedSAntonio Nino Diaz #define MODE_SP_MASK U(0x1) 956f5478dedSAntonio Nino Diaz #define MODE_SP_EL0 U(0x0) 957f5478dedSAntonio Nino Diaz #define MODE_SP_ELX U(0x1) 958f5478dedSAntonio Nino Diaz 959f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 960f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 961f5478dedSAntonio Nino Diaz #define MODE_RW_64 U(0x0) 962f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 963f5478dedSAntonio Nino Diaz 964f5478dedSAntonio Nino Diaz #define MODE_EL_SHIFT U(0x2) 965f5478dedSAntonio Nino Diaz #define MODE_EL_MASK U(0x3) 966b4292bc6SAlexei Fedorov #define MODE_EL_WIDTH U(0x2) 967f5478dedSAntonio Nino Diaz #define MODE_EL3 U(0x3) 968f5478dedSAntonio Nino Diaz #define MODE_EL2 U(0x2) 969f5478dedSAntonio Nino Diaz #define MODE_EL1 U(0x1) 970f5478dedSAntonio Nino Diaz #define MODE_EL0 U(0x0) 971f5478dedSAntonio Nino Diaz 972f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 973f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0xf) 974f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x0) 975f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x1) 976f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x2) 977f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x3) 978f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x6) 979f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x7) 980f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0xa) 981f5478dedSAntonio Nino Diaz #define MODE32_und U(0xb) 982f5478dedSAntonio Nino Diaz #define MODE32_sys U(0xf) 983f5478dedSAntonio Nino Diaz 984f5478dedSAntonio Nino Diaz #define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK) 985f5478dedSAntonio Nino Diaz #define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK) 986f5478dedSAntonio Nino Diaz #define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK) 987f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 988f5478dedSAntonio Nino Diaz 989f5478dedSAntonio Nino Diaz #define SPSR_64(el, sp, daif) \ 990c250cc3bSJohn Tsichritzis (((MODE_RW_64 << MODE_RW_SHIFT) | \ 991f5478dedSAntonio Nino Diaz (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \ 992f5478dedSAntonio Nino Diaz (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \ 993c250cc3bSJohn Tsichritzis (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \ 994c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH64))) 995f5478dedSAntonio Nino Diaz 996f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 997c250cc3bSJohn Tsichritzis (((MODE_RW_32 << MODE_RW_SHIFT) | \ 998f5478dedSAntonio Nino Diaz (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 999f5478dedSAntonio Nino Diaz (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 1000f5478dedSAntonio Nino Diaz (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 1001c250cc3bSJohn Tsichritzis (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \ 1002c250cc3bSJohn Tsichritzis (~(SPSR_SSBS_BIT_AARCH32))) 1003f5478dedSAntonio Nino Diaz 1004f5478dedSAntonio Nino Diaz /* 1005f5478dedSAntonio Nino Diaz * TTBR Definitions 1006f5478dedSAntonio Nino Diaz */ 1007f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 1008f5478dedSAntonio Nino Diaz 1009f5478dedSAntonio Nino Diaz /* 1010f5478dedSAntonio Nino Diaz * CTR_EL0 definitions 1011f5478dedSAntonio Nino Diaz */ 1012f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 1013f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 1014f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 1015f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 1016f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 1017f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK U(0xf) 1018f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 1019f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 1020f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 1021f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 1022f5478dedSAntonio Nino Diaz 1023f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 1024f5478dedSAntonio Nino Diaz 1025f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 1026f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT U(0) 1027f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT U(1) 1028f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT U(2) 1029f5478dedSAntonio Nino Diaz 1030f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 1031f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 1032f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 1033f5478dedSAntonio Nino Diaz 1034dd4f0885SVarun Wadekar /* Physical timer control macros */ 1035dd4f0885SVarun Wadekar #define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT) 1036dd4f0885SVarun Wadekar #define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT) 1037dd4f0885SVarun Wadekar 1038f5478dedSAntonio Nino Diaz /* Exception Syndrome register bits and bobs */ 1039f5478dedSAntonio Nino Diaz #define ESR_EC_SHIFT U(26) 1040f5478dedSAntonio Nino Diaz #define ESR_EC_MASK U(0x3f) 1041f5478dedSAntonio Nino Diaz #define ESR_EC_LENGTH U(6) 10421f461979SJustin Chadwell #define ESR_ISS_SHIFT U(0) 10431f461979SJustin Chadwell #define ESR_ISS_LENGTH U(25) 104430f05b4fSManish Pandey #define ESR_IL_BIT (U(1) << 25) 1045f5478dedSAntonio Nino Diaz #define EC_UNKNOWN U(0x0) 1046f5478dedSAntonio Nino Diaz #define EC_WFE_WFI U(0x1) 1047f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRC_MCR U(0x3) 1048f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP15_MRRC_MCRR U(0x4) 1049f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRC_MCR U(0x5) 1050f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_LDC_STC U(0x6) 1051f5478dedSAntonio Nino Diaz #define EC_FP_SIMD U(0x7) 1052f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP10_MRC U(0x8) 1053f5478dedSAntonio Nino Diaz #define EC_AARCH32_CP14_MRRC_MCRR U(0xc) 1054f5478dedSAntonio Nino Diaz #define EC_ILLEGAL U(0xe) 1055f5478dedSAntonio Nino Diaz #define EC_AARCH32_SVC U(0x11) 1056f5478dedSAntonio Nino Diaz #define EC_AARCH32_HVC U(0x12) 1057f5478dedSAntonio Nino Diaz #define EC_AARCH32_SMC U(0x13) 1058f5478dedSAntonio Nino Diaz #define EC_AARCH64_SVC U(0x15) 1059f5478dedSAntonio Nino Diaz #define EC_AARCH64_HVC U(0x16) 1060f5478dedSAntonio Nino Diaz #define EC_AARCH64_SMC U(0x17) 1061f5478dedSAntonio Nino Diaz #define EC_AARCH64_SYS U(0x18) 10626d22b089SManish Pandey #define EC_IMP_DEF_EL3 U(0x1f) 1063f5478dedSAntonio Nino Diaz #define EC_IABORT_LOWER_EL U(0x20) 1064f5478dedSAntonio Nino Diaz #define EC_IABORT_CUR_EL U(0x21) 1065f5478dedSAntonio Nino Diaz #define EC_PC_ALIGN U(0x22) 1066f5478dedSAntonio Nino Diaz #define EC_DABORT_LOWER_EL U(0x24) 1067f5478dedSAntonio Nino Diaz #define EC_DABORT_CUR_EL U(0x25) 1068f5478dedSAntonio Nino Diaz #define EC_SP_ALIGN U(0x26) 1069f5478dedSAntonio Nino Diaz #define EC_AARCH32_FP U(0x28) 1070f5478dedSAntonio Nino Diaz #define EC_AARCH64_FP U(0x2c) 1071f5478dedSAntonio Nino Diaz #define EC_SERROR U(0x2f) 10721f461979SJustin Chadwell #define EC_BRK U(0x3c) 1073f5478dedSAntonio Nino Diaz 1074f5478dedSAntonio Nino Diaz /* 1075f5478dedSAntonio Nino Diaz * External Abort bit in Instruction and Data Aborts synchronous exception 1076f5478dedSAntonio Nino Diaz * syndromes. 1077f5478dedSAntonio Nino Diaz */ 1078f5478dedSAntonio Nino Diaz #define ESR_ISS_EABORT_EA_BIT U(9) 1079f5478dedSAntonio Nino Diaz 1080f5478dedSAntonio Nino Diaz #define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK) 1081f5478dedSAntonio Nino Diaz 1082f5478dedSAntonio Nino Diaz /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */ 1083f5478dedSAntonio Nino Diaz #define RMR_RESET_REQUEST_SHIFT U(0x1) 1084f5478dedSAntonio Nino Diaz #define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT) 1085f5478dedSAntonio Nino Diaz 1086f5478dedSAntonio Nino Diaz /******************************************************************************* 1087f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 1088f5478dedSAntonio Nino Diaz * instructions. 1089f5478dedSAntonio Nino Diaz ******************************************************************************/ 1090f5478dedSAntonio Nino Diaz 1091f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(12) 1092f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF) 1093f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 1094f5478dedSAntonio Nino Diaz 1095f5478dedSAntonio Nino Diaz /******************************************************************************* 1096f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 1097f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1098f5478dedSAntonio Nino Diaz ******************************************************************************/ 1099f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 1100f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 1101f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 1102f5478dedSAntonio Nino Diaz 1103f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 1104f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 1105f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 1106f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 1107f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 1108f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 1109f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 1110f5478dedSAntonio Nino Diaz 1111f5478dedSAntonio Nino Diaz /******************************************************************************* 1112f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 1113f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 1114f5478dedSAntonio Nino Diaz ******************************************************************************/ 1115f5478dedSAntonio Nino Diaz /* Physical Count register. */ 1116f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 1117f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 1118f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 1119f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 1120f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 1121f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 1122f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 1123f5478dedSAntonio Nino Diaz 1124f5478dedSAntonio Nino Diaz /* PMCR_EL0 definitions */ 1125f5478dedSAntonio Nino Diaz #define PMCR_EL0_RESET_VAL U(0x0) 1126f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_SHIFT U(11) 1127f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_MASK U(0x1f) 1128f5478dedSAntonio Nino Diaz #define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT) 1129e290a8fcSAlexei Fedorov #define PMCR_EL0_LP_BIT (U(1) << 7) 1130f5478dedSAntonio Nino Diaz #define PMCR_EL0_LC_BIT (U(1) << 6) 1131f5478dedSAntonio Nino Diaz #define PMCR_EL0_DP_BIT (U(1) << 5) 1132f5478dedSAntonio Nino Diaz #define PMCR_EL0_X_BIT (U(1) << 4) 1133f5478dedSAntonio Nino Diaz #define PMCR_EL0_D_BIT (U(1) << 3) 1134e290a8fcSAlexei Fedorov #define PMCR_EL0_C_BIT (U(1) << 2) 1135e290a8fcSAlexei Fedorov #define PMCR_EL0_P_BIT (U(1) << 1) 1136e290a8fcSAlexei Fedorov #define PMCR_EL0_E_BIT (U(1) << 0) 1137f5478dedSAntonio Nino Diaz 1138f5478dedSAntonio Nino Diaz /******************************************************************************* 1139f5478dedSAntonio Nino Diaz * Definitions for system register interface to SVE 1140f5478dedSAntonio Nino Diaz ******************************************************************************/ 1141f5478dedSAntonio Nino Diaz #define ZCR_EL3 S3_6_C1_C2_0 1142f5478dedSAntonio Nino Diaz #define ZCR_EL2 S3_4_C1_C2_0 1143f5478dedSAntonio Nino Diaz 1144f5478dedSAntonio Nino Diaz /* ZCR_EL3 definitions */ 1145f5478dedSAntonio Nino Diaz #define ZCR_EL3_LEN_MASK U(0xf) 1146f5478dedSAntonio Nino Diaz 1147f5478dedSAntonio Nino Diaz /* ZCR_EL2 definitions */ 1148f5478dedSAntonio Nino Diaz #define ZCR_EL2_LEN_MASK U(0xf) 1149f5478dedSAntonio Nino Diaz 1150f5478dedSAntonio Nino Diaz /******************************************************************************* 1151dc78e62dSjohpow01 * Definitions for system register interface to SME as needed in EL3 1152dc78e62dSjohpow01 ******************************************************************************/ 1153dc78e62dSjohpow01 #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 1154dc78e62dSjohpow01 #define SMCR_EL3 S3_6_C1_C2_6 115545c7328cSBoyan Karatotev #define SVCR S3_3_C4_C2_2 1156dc78e62dSjohpow01 1157dc78e62dSjohpow01 /* ID_AA64SMFR0_EL1 definitions */ 115845007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT U(63) 115945007acdSJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_FA64_MASK U(0x1) 11609e51f15eSSona Mathew #define SME_FA64_IMPLEMENTED U(0x1) 116103d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_SHIFT U(55) 116203d3c0d7SJayanth Dodderi Chidanand #define ID_AA64SMFR0_EL1_SME_VER_MASK ULL(0xf) 11639e51f15eSSona Mathew #define SME_INST_IMPLEMENTED ULL(0x0) 11649e51f15eSSona Mathew #define SME2_INST_IMPLEMENTED ULL(0x1) 1165dc78e62dSjohpow01 1166dc78e62dSjohpow01 /* SMCR_ELx definitions */ 1167dc78e62dSjohpow01 #define SMCR_ELX_LEN_SHIFT U(0) 116803d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_LEN_MAX U(0x1ff) 1169dc78e62dSjohpow01 #define SMCR_ELX_FA64_BIT (U(1) << 31) 117003d3c0d7SJayanth Dodderi Chidanand #define SMCR_ELX_EZT0_BIT (U(1) << 30) 1171dc78e62dSjohpow01 1172dc78e62dSjohpow01 /******************************************************************************* 1173f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 1174f5478dedSAntonio Nino Diaz ******************************************************************************/ 1175f5478dedSAntonio Nino Diaz /* 1176f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 1177f5478dedSAntonio Nino Diaz */ 1178f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE ULL(0x0) 1179f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE ULL(0x4) 1180f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE ULL(0x8) 1181f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE ULL(0xc) 1182f5478dedSAntonio Nino Diaz 1183f5478dedSAntonio Nino Diaz /* 1184f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 1185f5478dedSAntonio Nino Diaz * 1186f5478dedSAntonio Nino Diaz * Cache Policy 1187f5478dedSAntonio Nino Diaz * WT: Write Through 1188f5478dedSAntonio Nino Diaz * WB: Write Back 1189f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 1190f5478dedSAntonio Nino Diaz * 1191f5478dedSAntonio Nino Diaz * Transient Hint 1192f5478dedSAntonio Nino Diaz * NTR: Non-Transient 1193f5478dedSAntonio Nino Diaz * TR: Transient 1194f5478dedSAntonio Nino Diaz * 1195f5478dedSAntonio Nino Diaz * Allocation Policy 1196f5478dedSAntonio Nino Diaz * RA: Read Allocate 1197f5478dedSAntonio Nino Diaz * WA: Write Allocate 1198f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 1199f5478dedSAntonio Nino Diaz * NA: No Allocation 1200f5478dedSAntonio Nino Diaz */ 1201f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA ULL(0x1) 1202f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA ULL(0x2) 1203f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA ULL(0x3) 1204f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC ULL(0x4) 1205f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA ULL(0x5) 1206f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA ULL(0x6) 1207f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA ULL(0x7) 1208f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA ULL(0x8) 1209f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA ULL(0x9) 1210f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA ULL(0xa) 1211f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA ULL(0xb) 1212f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA ULL(0xc) 1213f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA ULL(0xd) 1214f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA ULL(0xe) 1215f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA ULL(0xf) 1216f5478dedSAntonio Nino Diaz 1217f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 1218f5478dedSAntonio Nino Diaz 1219f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 1220f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 1221f5478dedSAntonio Nino Diaz 1222f5478dedSAntonio Nino Diaz /* PAR_EL1 fields */ 1223f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 1224f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 122530655136SGovindraj Raja 122630655136SGovindraj Raja #define PAR_D128_ADDR_MASK GENMASK(55, 12) /* 44-bits-wide page address */ 122730655136SGovindraj Raja #define PAR_ADDR_MASK GENMASK(51, 12) /* 40-bits-wide page address */ 1228f5478dedSAntonio Nino Diaz 1229f5478dedSAntonio Nino Diaz /******************************************************************************* 1230f5478dedSAntonio Nino Diaz * Definitions for system register interface to SPE 1231f5478dedSAntonio Nino Diaz ******************************************************************************/ 1232f5478dedSAntonio Nino Diaz #define PMBLIMITR_EL1 S3_0_C9_C10_0 1233f5478dedSAntonio Nino Diaz 1234f5478dedSAntonio Nino Diaz /******************************************************************************* 1235ed804406SRohit Mathew * Definitions for system register interface, shifts and masks for MPAM 1236f5478dedSAntonio Nino Diaz ******************************************************************************/ 1237f5478dedSAntonio Nino Diaz #define MPAMIDR_EL1 S3_0_C10_C4_4 1238f5478dedSAntonio Nino Diaz #define MPAM2_EL2 S3_4_C10_C5_0 1239f5478dedSAntonio Nino Diaz #define MPAMHCR_EL2 S3_4_C10_C4_0 1240f5478dedSAntonio Nino Diaz #define MPAM3_EL3 S3_6_C10_C5_0 1241f5478dedSAntonio Nino Diaz 12429448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_SHIFT ULL(18) 12439448f2b8SAndre Przywara #define MPAMIDR_EL1_VPMR_MAX_MASK ULL(0x7) 1244f5478dedSAntonio Nino Diaz /******************************************************************************* 1245873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 1246f5478dedSAntonio Nino Diaz ******************************************************************************/ 1247f5478dedSAntonio Nino Diaz #define AMCR_EL0 S3_3_C13_C2_0 1248f5478dedSAntonio Nino Diaz #define AMCFGR_EL0 S3_3_C13_C2_1 1249f5478dedSAntonio Nino Diaz #define AMCGCR_EL0 S3_3_C13_C2_2 1250f5478dedSAntonio Nino Diaz #define AMUSERENR_EL0 S3_3_C13_C2_3 1251f5478dedSAntonio Nino Diaz #define AMCNTENCLR0_EL0 S3_3_C13_C2_4 1252f5478dedSAntonio Nino Diaz #define AMCNTENSET0_EL0 S3_3_C13_C2_5 1253f5478dedSAntonio Nino Diaz #define AMCNTENCLR1_EL0 S3_3_C13_C3_0 1254f5478dedSAntonio Nino Diaz #define AMCNTENSET1_EL0 S3_3_C13_C3_1 1255f5478dedSAntonio Nino Diaz 1256f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 1257f5478dedSAntonio Nino Diaz #define AMEVCNTR00_EL0 S3_3_C13_C4_0 1258f5478dedSAntonio Nino Diaz #define AMEVCNTR01_EL0 S3_3_C13_C4_1 1259f5478dedSAntonio Nino Diaz #define AMEVCNTR02_EL0 S3_3_C13_C4_2 1260f5478dedSAntonio Nino Diaz #define AMEVCNTR03_EL0 S3_3_C13_C4_3 1261f5478dedSAntonio Nino Diaz 1262f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 1263f5478dedSAntonio Nino Diaz #define AMEVTYPER00_EL0 S3_3_C13_C6_0 1264f5478dedSAntonio Nino Diaz #define AMEVTYPER01_EL0 S3_3_C13_C6_1 1265f5478dedSAntonio Nino Diaz #define AMEVTYPER02_EL0 S3_3_C13_C6_2 1266f5478dedSAntonio Nino Diaz #define AMEVTYPER03_EL0 S3_3_C13_C6_3 1267f5478dedSAntonio Nino Diaz 1268f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 1269f5478dedSAntonio Nino Diaz #define AMEVCNTR10_EL0 S3_3_C13_C12_0 1270f5478dedSAntonio Nino Diaz #define AMEVCNTR11_EL0 S3_3_C13_C12_1 1271f5478dedSAntonio Nino Diaz #define AMEVCNTR12_EL0 S3_3_C13_C12_2 1272f5478dedSAntonio Nino Diaz #define AMEVCNTR13_EL0 S3_3_C13_C12_3 1273f5478dedSAntonio Nino Diaz #define AMEVCNTR14_EL0 S3_3_C13_C12_4 1274f5478dedSAntonio Nino Diaz #define AMEVCNTR15_EL0 S3_3_C13_C12_5 1275f5478dedSAntonio Nino Diaz #define AMEVCNTR16_EL0 S3_3_C13_C12_6 1276f5478dedSAntonio Nino Diaz #define AMEVCNTR17_EL0 S3_3_C13_C12_7 1277f5478dedSAntonio Nino Diaz #define AMEVCNTR18_EL0 S3_3_C13_C13_0 1278f5478dedSAntonio Nino Diaz #define AMEVCNTR19_EL0 S3_3_C13_C13_1 1279f5478dedSAntonio Nino Diaz #define AMEVCNTR1A_EL0 S3_3_C13_C13_2 1280f5478dedSAntonio Nino Diaz #define AMEVCNTR1B_EL0 S3_3_C13_C13_3 1281f5478dedSAntonio Nino Diaz #define AMEVCNTR1C_EL0 S3_3_C13_C13_4 1282f5478dedSAntonio Nino Diaz #define AMEVCNTR1D_EL0 S3_3_C13_C13_5 1283f5478dedSAntonio Nino Diaz #define AMEVCNTR1E_EL0 S3_3_C13_C13_6 1284f5478dedSAntonio Nino Diaz #define AMEVCNTR1F_EL0 S3_3_C13_C13_7 1285f5478dedSAntonio Nino Diaz 1286f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 1287f5478dedSAntonio Nino Diaz #define AMEVTYPER10_EL0 S3_3_C13_C14_0 1288f5478dedSAntonio Nino Diaz #define AMEVTYPER11_EL0 S3_3_C13_C14_1 1289f5478dedSAntonio Nino Diaz #define AMEVTYPER12_EL0 S3_3_C13_C14_2 1290f5478dedSAntonio Nino Diaz #define AMEVTYPER13_EL0 S3_3_C13_C14_3 1291f5478dedSAntonio Nino Diaz #define AMEVTYPER14_EL0 S3_3_C13_C14_4 1292f5478dedSAntonio Nino Diaz #define AMEVTYPER15_EL0 S3_3_C13_C14_5 1293f5478dedSAntonio Nino Diaz #define AMEVTYPER16_EL0 S3_3_C13_C14_6 1294f5478dedSAntonio Nino Diaz #define AMEVTYPER17_EL0 S3_3_C13_C14_7 1295f5478dedSAntonio Nino Diaz #define AMEVTYPER18_EL0 S3_3_C13_C15_0 1296f5478dedSAntonio Nino Diaz #define AMEVTYPER19_EL0 S3_3_C13_C15_1 1297f5478dedSAntonio Nino Diaz #define AMEVTYPER1A_EL0 S3_3_C13_C15_2 1298f5478dedSAntonio Nino Diaz #define AMEVTYPER1B_EL0 S3_3_C13_C15_3 1299f5478dedSAntonio Nino Diaz #define AMEVTYPER1C_EL0 S3_3_C13_C15_4 1300f5478dedSAntonio Nino Diaz #define AMEVTYPER1D_EL0 S3_3_C13_C15_5 1301f5478dedSAntonio Nino Diaz #define AMEVTYPER1E_EL0 S3_3_C13_C15_6 1302f5478dedSAntonio Nino Diaz #define AMEVTYPER1F_EL0 S3_3_C13_C15_7 1303f5478dedSAntonio Nino Diaz 130433b9be6dSChris Kay /* AMCNTENSET0_EL0 definitions */ 130533b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_SHIFT U(0) 130633b9be6dSChris Kay #define AMCNTENSET0_EL0_Pn_MASK ULL(0xffff) 130733b9be6dSChris Kay 130833b9be6dSChris Kay /* AMCNTENSET1_EL0 definitions */ 130933b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_SHIFT U(0) 131033b9be6dSChris Kay #define AMCNTENSET1_EL0_Pn_MASK ULL(0xffff) 131133b9be6dSChris Kay 131233b9be6dSChris Kay /* AMCNTENCLR0_EL0 definitions */ 131333b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_SHIFT U(0) 131433b9be6dSChris Kay #define AMCNTENCLR0_EL0_Pn_MASK ULL(0xffff) 131533b9be6dSChris Kay 131633b9be6dSChris Kay /* AMCNTENCLR1_EL0 definitions */ 131733b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_SHIFT U(0) 131833b9be6dSChris Kay #define AMCNTENCLR1_EL0_Pn_MASK ULL(0xffff) 131933b9be6dSChris Kay 1320f3ccf036SAlexei Fedorov /* AMCFGR_EL0 definitions */ 1321f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_SHIFT U(28) 1322f3ccf036SAlexei Fedorov #define AMCFGR_EL0_NCG_MASK U(0xf) 1323f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_SHIFT U(0) 1324f3ccf036SAlexei Fedorov #define AMCFGR_EL0_N_MASK U(0xff) 1325f3ccf036SAlexei Fedorov 1326f5478dedSAntonio Nino Diaz /* AMCGCR_EL0 definitions */ 132781e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_SHIFT U(0) 132881e2ff1fSChris Kay #define AMCGCR_EL0_CG0NC_MASK U(0xff) 1329f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_SHIFT U(8) 1330f5478dedSAntonio Nino Diaz #define AMCGCR_EL0_CG1NC_MASK U(0xff) 1331f5478dedSAntonio Nino Diaz 1332f5478dedSAntonio Nino Diaz /* MPAM register definitions */ 1333f5478dedSAntonio Nino Diaz #define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63) 1334edebefbcSArvind Ram Prakash #define MPAM3_EL3_TRAPLOWER_BIT (ULL(1) << 62) 1335537fa859SLouis Mayencourt #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31) 1336edebefbcSArvind Ram Prakash #define MPAM3_EL3_RESET_VAL MPAM3_EL3_TRAPLOWER_BIT 1337537fa859SLouis Mayencourt 1338537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49) 1339537fa859SLouis Mayencourt #define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48) 1340f5478dedSAntonio Nino Diaz 1341f5478dedSAntonio Nino Diaz #define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17) 1342f5478dedSAntonio Nino Diaz 1343f5478dedSAntonio Nino Diaz /******************************************************************************* 1344873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1p1 1345873d4241Sjohpow01 ******************************************************************************/ 1346873d4241Sjohpow01 1347873d4241Sjohpow01 /* Definition for register defining which virtual offsets are implemented. */ 1348873d4241Sjohpow01 #define AMCG1IDR_EL0 S3_3_C13_C2_6 1349873d4241Sjohpow01 #define AMCG1IDR_CTR_MASK ULL(0xffff) 1350873d4241Sjohpow01 #define AMCG1IDR_CTR_SHIFT U(0) 1351873d4241Sjohpow01 #define AMCG1IDR_VOFF_MASK ULL(0xffff) 1352873d4241Sjohpow01 #define AMCG1IDR_VOFF_SHIFT U(16) 1353873d4241Sjohpow01 1354873d4241Sjohpow01 /* New bit added to AMCR_EL0 */ 135533b9be6dSChris Kay #define AMCR_CG1RZ_SHIFT U(17) 135633b9be6dSChris Kay #define AMCR_CG1RZ_BIT (ULL(0x1) << AMCR_CG1RZ_SHIFT) 1357873d4241Sjohpow01 1358873d4241Sjohpow01 /* 1359873d4241Sjohpow01 * Definitions for virtual offset registers for architected activity monitor 1360873d4241Sjohpow01 * event counters. 1361873d4241Sjohpow01 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist. 1362873d4241Sjohpow01 */ 1363873d4241Sjohpow01 #define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0 1364873d4241Sjohpow01 #define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2 1365873d4241Sjohpow01 #define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3 1366873d4241Sjohpow01 1367873d4241Sjohpow01 /* 1368873d4241Sjohpow01 * Definitions for virtual offset registers for auxiliary activity monitor event 1369873d4241Sjohpow01 * counters. 1370873d4241Sjohpow01 */ 1371873d4241Sjohpow01 #define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0 1372873d4241Sjohpow01 #define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1 1373873d4241Sjohpow01 #define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2 1374873d4241Sjohpow01 #define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3 1375873d4241Sjohpow01 #define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4 1376873d4241Sjohpow01 #define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5 1377873d4241Sjohpow01 #define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6 1378873d4241Sjohpow01 #define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7 1379873d4241Sjohpow01 #define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0 1380873d4241Sjohpow01 #define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1 1381873d4241Sjohpow01 #define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2 1382873d4241Sjohpow01 #define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3 1383873d4241Sjohpow01 #define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4 1384873d4241Sjohpow01 #define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5 1385873d4241Sjohpow01 #define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6 1386873d4241Sjohpow01 #define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7 1387873d4241Sjohpow01 1388873d4241Sjohpow01 /******************************************************************************* 138981c272b3SZelalem Aweke * Realm management extension register definitions 139081c272b3SZelalem Aweke ******************************************************************************/ 139181c272b3SZelalem Aweke #define GPCCR_EL3 S3_6_C2_C1_6 139281c272b3SZelalem Aweke #define GPTBR_EL3 S3_6_C2_C1_4 139381c272b3SZelalem Aweke 139478f56ee7SAndre Przywara #define SCXTNUM_EL2 S3_4_C13_C0_7 1395d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL1 S3_0_C13_C0_7 1396d6c76e6cSMadhukar Pappireddy #define SCXTNUM_EL0 S3_3_C13_C0_7 139778f56ee7SAndre Przywara 139881c272b3SZelalem Aweke /******************************************************************************* 1399f5478dedSAntonio Nino Diaz * RAS system registers 1400f5478dedSAntonio Nino Diaz ******************************************************************************/ 1401f5478dedSAntonio Nino Diaz #define DISR_EL1 S3_0_C12_C1_1 1402f5478dedSAntonio Nino Diaz #define DISR_A_BIT U(31) 1403f5478dedSAntonio Nino Diaz 1404f5478dedSAntonio Nino Diaz #define ERRIDR_EL1 S3_0_C5_C3_0 1405f5478dedSAntonio Nino Diaz #define ERRIDR_MASK U(0xffff) 1406f5478dedSAntonio Nino Diaz 1407f5478dedSAntonio Nino Diaz #define ERRSELR_EL1 S3_0_C5_C3_1 1408f5478dedSAntonio Nino Diaz 1409f5478dedSAntonio Nino Diaz /* System register access to Standard Error Record registers */ 1410f5478dedSAntonio Nino Diaz #define ERXFR_EL1 S3_0_C5_C4_0 1411f5478dedSAntonio Nino Diaz #define ERXCTLR_EL1 S3_0_C5_C4_1 1412f5478dedSAntonio Nino Diaz #define ERXSTATUS_EL1 S3_0_C5_C4_2 1413f5478dedSAntonio Nino Diaz #define ERXADDR_EL1 S3_0_C5_C4_3 1414f5478dedSAntonio Nino Diaz #define ERXPFGF_EL1 S3_0_C5_C4_4 1415f5478dedSAntonio Nino Diaz #define ERXPFGCTL_EL1 S3_0_C5_C4_5 1416f5478dedSAntonio Nino Diaz #define ERXPFGCDN_EL1 S3_0_C5_C4_6 1417f5478dedSAntonio Nino Diaz #define ERXMISC0_EL1 S3_0_C5_C5_0 1418f5478dedSAntonio Nino Diaz #define ERXMISC1_EL1 S3_0_C5_C5_1 1419f5478dedSAntonio Nino Diaz 1420af220ebbSjohpow01 #define ERXCTLR_ED_SHIFT U(0) 1421af220ebbSjohpow01 #define ERXCTLR_ED_BIT (U(1) << ERXCTLR_ED_SHIFT) 1422f5478dedSAntonio Nino Diaz #define ERXCTLR_UE_BIT (U(1) << 4) 1423f5478dedSAntonio Nino Diaz 1424f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UC_BIT (U(1) << 1) 1425f5478dedSAntonio Nino Diaz #define ERXPFGCTL_UEU_BIT (U(1) << 2) 1426f5478dedSAntonio Nino Diaz #define ERXPFGCTL_CDEN_BIT (U(1) << 31) 1427f5478dedSAntonio Nino Diaz 1428f5478dedSAntonio Nino Diaz /******************************************************************************* 1429f5478dedSAntonio Nino Diaz * Armv8.3 Pointer Authentication Registers 1430f5478dedSAntonio Nino Diaz ******************************************************************************/ 14315283962eSAntonio Nino Diaz #define APIAKeyLo_EL1 S3_0_C2_C1_0 14325283962eSAntonio Nino Diaz #define APIAKeyHi_EL1 S3_0_C2_C1_1 14335283962eSAntonio Nino Diaz #define APIBKeyLo_EL1 S3_0_C2_C1_2 14345283962eSAntonio Nino Diaz #define APIBKeyHi_EL1 S3_0_C2_C1_3 14355283962eSAntonio Nino Diaz #define APDAKeyLo_EL1 S3_0_C2_C2_0 14365283962eSAntonio Nino Diaz #define APDAKeyHi_EL1 S3_0_C2_C2_1 14375283962eSAntonio Nino Diaz #define APDBKeyLo_EL1 S3_0_C2_C2_2 14385283962eSAntonio Nino Diaz #define APDBKeyHi_EL1 S3_0_C2_C2_3 1439f5478dedSAntonio Nino Diaz #define APGAKeyLo_EL1 S3_0_C2_C3_0 14405283962eSAntonio Nino Diaz #define APGAKeyHi_EL1 S3_0_C2_C3_1 1441f5478dedSAntonio Nino Diaz 1442f5478dedSAntonio Nino Diaz /******************************************************************************* 1443f5478dedSAntonio Nino Diaz * Armv8.4 Data Independent Timing Registers 1444f5478dedSAntonio Nino Diaz ******************************************************************************/ 1445f5478dedSAntonio Nino Diaz #define DIT S3_3_C4_C2_5 1446f5478dedSAntonio Nino Diaz #define DIT_BIT BIT(24) 1447f5478dedSAntonio Nino Diaz 14488074448fSJohn Tsichritzis /******************************************************************************* 14498074448fSJohn Tsichritzis * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field 14508074448fSJohn Tsichritzis ******************************************************************************/ 14518074448fSJohn Tsichritzis #define SSBS S3_3_C4_C2_6 14528074448fSJohn Tsichritzis 14539dd94382SJustin Chadwell /******************************************************************************* 14549dd94382SJustin Chadwell * Armv8.5 - Memory Tagging Extension Registers 14559dd94382SJustin Chadwell ******************************************************************************/ 14569dd94382SJustin Chadwell #define TFSRE0_EL1 S3_0_C5_C6_1 14579dd94382SJustin Chadwell #define TFSR_EL1 S3_0_C5_C6_0 14589dd94382SJustin Chadwell #define RGSR_EL1 S3_0_C1_C0_5 14599dd94382SJustin Chadwell #define GCR_EL1 S3_0_C1_C0_6 14609dd94382SJustin Chadwell 146133c665aeSHarrison Mutai #define GCR_EL1_RRND_BIT (UL(1) << 16) 146233c665aeSHarrison Mutai 14639cf7f355SMadhukar Pappireddy /******************************************************************************* 14641ae75529SAndre Przywara * Armv8.5 - Random Number Generator Registers 14651ae75529SAndre Przywara ******************************************************************************/ 14661ae75529SAndre Przywara #define RNDR S3_3_C2_C4_0 14671ae75529SAndre Przywara #define RNDRRS S3_3_C2_C4_1 14681ae75529SAndre Przywara 14691ae75529SAndre Przywara /******************************************************************************* 1470cb4ec47bSjohpow01 * FEAT_HCX - Extended Hypervisor Configuration Register 1471cb4ec47bSjohpow01 ******************************************************************************/ 1472cb4ec47bSjohpow01 #define HCRX_EL2 S3_4_C1_C2_2 1473ddb615b4SJuan Pablo Conde #define HCRX_EL2_MSCEn_BIT (UL(1) << 11) 1474ddb615b4SJuan Pablo Conde #define HCRX_EL2_MCE2_BIT (UL(1) << 10) 1475ddb615b4SJuan Pablo Conde #define HCRX_EL2_CMOW_BIT (UL(1) << 9) 1476ddb615b4SJuan Pablo Conde #define HCRX_EL2_VFNMI_BIT (UL(1) << 8) 1477ddb615b4SJuan Pablo Conde #define HCRX_EL2_VINMI_BIT (UL(1) << 7) 1478ddb615b4SJuan Pablo Conde #define HCRX_EL2_TALLINT_BIT (UL(1) << 6) 1479ddb615b4SJuan Pablo Conde #define HCRX_EL2_SMPME_BIT (UL(1) << 5) 1480cb4ec47bSjohpow01 #define HCRX_EL2_FGTnXS_BIT (UL(1) << 4) 1481cb4ec47bSjohpow01 #define HCRX_EL2_FnXS_BIT (UL(1) << 3) 1482cb4ec47bSjohpow01 #define HCRX_EL2_EnASR_BIT (UL(1) << 2) 1483cb4ec47bSjohpow01 #define HCRX_EL2_EnALS_BIT (UL(1) << 1) 1484cb4ec47bSjohpow01 #define HCRX_EL2_EnAS0_BIT (UL(1) << 0) 1485ddb615b4SJuan Pablo Conde #define HCRX_EL2_INIT_VAL ULL(0x0) 1486cb4ec47bSjohpow01 1487cb4ec47bSjohpow01 /******************************************************************************* 14884a530b4cSJuan Pablo Conde * FEAT_FGT - Definitions for Fine-Grained Trap registers 14894a530b4cSJuan Pablo Conde ******************************************************************************/ 14904a530b4cSJuan Pablo Conde #define HFGITR_EL2_INIT_VAL ULL(0x180000000000000) 14914a530b4cSJuan Pablo Conde #define HFGRTR_EL2_INIT_VAL ULL(0xC4000000000000) 14924a530b4cSJuan Pablo Conde #define HFGWTR_EL2_INIT_VAL ULL(0xC4000000000000) 14934a530b4cSJuan Pablo Conde 14944a530b4cSJuan Pablo Conde /******************************************************************************* 1495ed9bb824SMadhukar Pappireddy * FEAT_TCR2 - Extended Translation Control Registers 1496d3331603SMark Brown ******************************************************************************/ 1497ed9bb824SMadhukar Pappireddy #define TCR2_EL1 S3_0_C2_C0_3 1498d3331603SMark Brown #define TCR2_EL2 S3_4_C2_C0_3 1499d3331603SMark Brown 1500d3331603SMark Brown /******************************************************************************* 1501ed9bb824SMadhukar Pappireddy * Permission indirection and overlay Registers 1502062b6c6bSMark Brown ******************************************************************************/ 1503062b6c6bSMark Brown 1504ed9bb824SMadhukar Pappireddy #define PIRE0_EL1 S3_0_C10_C2_2 1505062b6c6bSMark Brown #define PIRE0_EL2 S3_4_C10_C2_2 1506ed9bb824SMadhukar Pappireddy #define PIR_EL1 S3_0_C10_C2_3 1507062b6c6bSMark Brown #define PIR_EL2 S3_4_C10_C2_3 1508ed9bb824SMadhukar Pappireddy #define POR_EL1 S3_0_C10_C2_4 1509062b6c6bSMark Brown #define POR_EL2 S3_4_C10_C2_4 1510062b6c6bSMark Brown #define S2PIR_EL2 S3_4_C10_C2_5 1511ed9bb824SMadhukar Pappireddy #define S2POR_EL1 S3_0_C10_C2_5 1512062b6c6bSMark Brown 1513062b6c6bSMark Brown /******************************************************************************* 1514688ab57bSMark Brown * FEAT_GCS - Guarded Control Stack Registers 1515688ab57bSMark Brown ******************************************************************************/ 1516688ab57bSMark Brown #define GCSCR_EL2 S3_4_C2_C5_0 1517688ab57bSMark Brown #define GCSPR_EL2 S3_4_C2_C5_1 151830f05b4fSManish Pandey #define GCSCR_EL1 S3_0_C2_C5_0 1519d6c76e6cSMadhukar Pappireddy #define GCSCRE0_EL1 S3_0_C2_C5_2 1520d6c76e6cSMadhukar Pappireddy #define GCSPR_EL1 S3_0_C2_C5_1 1521d6c76e6cSMadhukar Pappireddy #define GCSPR_EL0 S3_3_C2_C5_1 152230f05b4fSManish Pandey 152330f05b4fSManish Pandey #define GCSCR_EXLOCK_EN_BIT (UL(1) << 6) 1524688ab57bSMark Brown 1525688ab57bSMark Brown /******************************************************************************* 1526d6c76e6cSMadhukar Pappireddy * FEAT_TRF - Trace Filter Control Registers 1527d6c76e6cSMadhukar Pappireddy ******************************************************************************/ 1528d6c76e6cSMadhukar Pappireddy #define TRFCR_EL2 S3_4_C1_C2_1 1529d6c76e6cSMadhukar Pappireddy #define TRFCR_EL1 S3_0_C1_C2_1 1530d6c76e6cSMadhukar Pappireddy 1531d6c76e6cSMadhukar Pappireddy /******************************************************************************* 15326d0433f0SJayanth Dodderi Chidanand * FEAT_THE - Translation Hardening Extension Registers 15336d0433f0SJayanth Dodderi Chidanand ******************************************************************************/ 15346d0433f0SJayanth Dodderi Chidanand #define RCWMASK_EL1 S3_0_C13_C0_6 15356d0433f0SJayanth Dodderi Chidanand #define RCWSMASK_EL1 S3_0_C13_C0_3 15366d0433f0SJayanth Dodderi Chidanand 15376d0433f0SJayanth Dodderi Chidanand /******************************************************************************* 15384ec4e545SJayanth Dodderi Chidanand * FEAT_SCTLR2 - Extension to SCTLR_ELx Registers 15394ec4e545SJayanth Dodderi Chidanand ******************************************************************************/ 1540*025b1b81SJohn Powell #define SCTLR2_EL3 S3_6_C1_C0_3 15414ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL2 S3_4_C1_C0_3 15424ec4e545SJayanth Dodderi Chidanand #define SCTLR2_EL1 S3_0_C1_C0_3 15434ec4e545SJayanth Dodderi Chidanand 15444ec4e545SJayanth Dodderi Chidanand /******************************************************************************* 154541ae0473SSona Mathew * FEAT_BRBE - Branch Record Buffer Extension Registers 154641ae0473SSona Mathew ******************************************************************************/ 154741ae0473SSona Mathew #define BRBCR_EL2 S2_4_C9_C0_0 154841ae0473SSona Mathew 154941ae0473SSona Mathew /******************************************************************************* 155019d52a83SAndre Przywara * FEAT_LS64_ACCDATA - LoadStore64B with status data 155119d52a83SAndre Przywara ******************************************************************************/ 155219d52a83SAndre Przywara #define ACCDATA_EL1 S3_0_C13_C0_5 155319d52a83SAndre Przywara 155419d52a83SAndre Przywara /******************************************************************************* 15559cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 15569cf7f355SMadhukar Pappireddy ******************************************************************************/ 15579cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN_EL1 S3_0_c15_c3_6 15589cf7f355SMadhukar Pappireddy 1559a57e18e4SArvind Ram Prakash /******************************************************************************* 1560a57e18e4SArvind Ram Prakash * FEAT_FPMR - Floating point Mode Register 1561a57e18e4SArvind Ram Prakash ******************************************************************************/ 1562a57e18e4SArvind Ram Prakash #define FPMR S3_3_C4_C4_2 1563a57e18e4SArvind Ram Prakash 15649cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN_EL1 register definitions */ 15659cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 15669cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 15679cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 1568278beb89SJacky Bai #define DSU_CLUSTER_MEM_RET BIT(1) 15699cf7f355SMadhukar Pappireddy 157068120783SChris Kay /******************************************************************************* 157168120783SChris Kay * Definitions for CPU Power/Performance Management registers 157268120783SChris Kay ******************************************************************************/ 157368120783SChris Kay 157468120783SChris Kay #define CPUPPMCR_EL3 S3_6_C15_C2_0 15752590e819SBoyan Karatotev #define CPUPPMCR_EL3_MPMMPINCTL_BIT BIT(0) 157668120783SChris Kay 157768120783SChris Kay #define CPUMPMMCR_EL3 S3_6_C15_C2_1 15782590e819SBoyan Karatotev #define CPUMPMMCR_EL3_MPMM_EN_BIT BIT(0) 157968120783SChris Kay 1580387b8801SAndre Przywara /* alternative system register encoding for the "sb" speculation barrier */ 1581387b8801SAndre Przywara #define SYSREG_SB S0_3_C3_C0_7 1582387b8801SAndre Przywara 1583f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_EL1 S3_0_C15_C5_0 1584f99a69c3SArvind Ram Prakash #define CLUSTERPMCNTENSET_EL1 S3_0_C15_C5_1 1585f99a69c3SArvind Ram Prakash #define CLUSTERPMCCNTR_EL1 S3_0_C15_C6_0 1586f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSSET_EL1 S3_0_C15_C5_3 1587f99a69c3SArvind Ram Prakash #define CLUSTERPMOVSCLR_EL1 S3_0_C15_C5_4 1588f99a69c3SArvind Ram Prakash #define CLUSTERPMSELR_EL1 S3_0_C15_C5_5 1589f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVTYPER_EL1 S3_0_C15_C6_1 1590f99a69c3SArvind Ram Prakash #define CLUSTERPMXEVCNTR_EL1 S3_0_C15_C6_2 1591f99a69c3SArvind Ram Prakash 1592f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_E_BIT BIT(0) 1593f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_SHIFT U(11) 1594f99a69c3SArvind Ram Prakash #define CLUSTERPMCR_N_MASK U(0x1f) 1595f99a69c3SArvind Ram Prakash 1596f801fdc2STushar Khandelwal /******************************************************************************* 1597f801fdc2STushar Khandelwal * FEAT_MEC - Memory Encryption Contexts 1598f801fdc2STushar Khandelwal ******************************************************************************/ 1599f801fdc2STushar Khandelwal #define MECIDR_EL2 S3_4_C10_C8_7 1600f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_MASK U(0xf) 1601f801fdc2STushar Khandelwal #define MECIDR_EL2_MECIDWidthm1_SHIFT U(0) 1602f801fdc2STushar Khandelwal 1603f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 1604