xref: /rk3399_ARM-atf/include/arch/aarch32/arch.h (revision fd7b287cbe9147ca9e07dd9f30c49c58bbdd92a8)
1 /*
2  * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef ARCH_H
8 #define ARCH_H
9 
10 #include <lib/utils_def.h>
11 
12 /*******************************************************************************
13  * MIDR bit definitions
14  ******************************************************************************/
15 #define MIDR_IMPL_MASK		U(0xff)
16 #define MIDR_IMPL_SHIFT		U(24)
17 #define MIDR_VAR_SHIFT		U(20)
18 #define MIDR_VAR_BITS		U(4)
19 #define MIDR_REV_SHIFT		U(0)
20 #define MIDR_REV_BITS		U(4)
21 #define MIDR_PN_MASK		U(0xfff)
22 #define MIDR_PN_SHIFT		U(4)
23 
24 /*******************************************************************************
25  * MPIDR macros
26  ******************************************************************************/
27 #define MPIDR_MT_MASK		(U(1) << 24)
28 #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
29 #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30 #define MPIDR_AFFINITY_BITS	U(8)
31 #define MPIDR_AFFLVL_MASK	U(0xff)
32 #define MPIDR_AFFLVL_SHIFT	U(3)
33 #define MPIDR_AFF0_SHIFT	U(0)
34 #define MPIDR_AFF1_SHIFT	U(8)
35 #define MPIDR_AFF2_SHIFT	U(16)
36 #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
37 #define MPIDR_AFFINITY_MASK	U(0x00ffffff)
38 #define MPIDR_AFFLVL0		U(0)
39 #define MPIDR_AFFLVL1		U(1)
40 #define MPIDR_AFFLVL2		U(2)
41 #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
42 
43 #define MPIDR_AFFLVL0_VAL(mpidr) \
44 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45 #define MPIDR_AFFLVL1_VAL(mpidr) \
46 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47 #define MPIDR_AFFLVL2_VAL(mpidr) \
48 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
49 #define MPIDR_AFFLVL3_VAL(mpidr)	U(0)
50 
51 #define MPIDR_AFF_ID(mpid, n)					\
52 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53 
54 #define MPID_MASK		(MPIDR_MT_MASK				|\
55 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58 
59 /*
60  * An invalid MPID. This value can be used by functions that return an MPID to
61  * indicate an error.
62  */
63 #define INVALID_MPID		U(0xFFFFFFFF)
64 
65 /*
66  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67  * add one while using this macro to define array sizes.
68  */
69 #define MPIDR_MAX_AFFLVL	U(2)
70 
71 /* Data Cache set/way op type defines */
72 #define DC_OP_ISW			U(0x0)
73 #define DC_OP_CISW			U(0x1)
74 #if ERRATA_A53_827319
75 #define DC_OP_CSW			DC_OP_CISW
76 #else
77 #define DC_OP_CSW			U(0x2)
78 #endif
79 
80 /*******************************************************************************
81  * Generic timer memory mapped registers & offsets
82  ******************************************************************************/
83 #define CNTCR_OFF			U(0x000)
84 #define CNTFID_OFF			U(0x020)
85 
86 #define CNTCR_EN			(U(1) << 0)
87 #define CNTCR_HDBG			(U(1) << 1)
88 #define CNTCR_FCREQ(x)			((x) << 8)
89 
90 /*******************************************************************************
91  * System register bit definitions
92  ******************************************************************************/
93 /* CLIDR definitions */
94 #define LOUIS_SHIFT		U(21)
95 #define LOC_SHIFT		U(24)
96 #define CLIDR_FIELD_WIDTH	U(3)
97 
98 /* CSSELR definitions */
99 #define LEVEL_SHIFT		U(1)
100 
101 /* ID_MMFR4 definitions */
102 #define ID_MMFR4_CNP_SHIFT	U(12)
103 #define ID_MMFR4_CNP_LENGTH	U(4)
104 #define ID_MMFR4_CNP_MASK	U(0xf)
105 
106 /* ID_PFR0 definitions */
107 #define ID_PFR0_AMU_SHIFT	U(20)
108 #define ID_PFR0_AMU_LENGTH	U(4)
109 #define ID_PFR0_AMU_MASK	U(0xf)
110 
111 #define ID_PFR0_DIT_SHIFT	U(24)
112 #define ID_PFR0_DIT_LENGTH	U(4)
113 #define ID_PFR0_DIT_MASK	U(0xf)
114 #define ID_PFR0_DIT_SUPPORTED	(U(1) << ID_PFR0_DIT_SHIFT)
115 
116 /* ID_PFR1 definitions */
117 #define ID_PFR1_VIRTEXT_SHIFT	U(12)
118 #define ID_PFR1_VIRTEXT_MASK	U(0xf)
119 #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
120 				 & ID_PFR1_VIRTEXT_MASK)
121 #define ID_PFR1_GENTIMER_SHIFT	U(16)
122 #define ID_PFR1_GENTIMER_MASK	U(0xf)
123 #define ID_PFR1_GIC_SHIFT	U(28)
124 #define ID_PFR1_GIC_MASK	U(0xf)
125 
126 /* SCTLR definitions */
127 #define SCTLR_RES1_DEF		((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
128 				 (U(1) << 3))
129 #if ARM_ARCH_MAJOR == 7
130 #define SCTLR_RES1		SCTLR_RES1_DEF
131 #else
132 #define SCTLR_RES1		(SCTLR_RES1_DEF | (U(1) << 11))
133 #endif
134 #define SCTLR_M_BIT		(U(1) << 0)
135 #define SCTLR_A_BIT		(U(1) << 1)
136 #define SCTLR_C_BIT		(U(1) << 2)
137 #define SCTLR_CP15BEN_BIT	(U(1) << 5)
138 #define SCTLR_ITD_BIT		(U(1) << 7)
139 #define SCTLR_Z_BIT		(U(1) << 11)
140 #define SCTLR_I_BIT		(U(1) << 12)
141 #define SCTLR_V_BIT		(U(1) << 13)
142 #define SCTLR_RR_BIT		(U(1) << 14)
143 #define SCTLR_NTWI_BIT		(U(1) << 16)
144 #define SCTLR_NTWE_BIT		(U(1) << 18)
145 #define SCTLR_WXN_BIT		(U(1) << 19)
146 #define SCTLR_UWXN_BIT		(U(1) << 20)
147 #define SCTLR_EE_BIT		(U(1) << 25)
148 #define SCTLR_TRE_BIT		(U(1) << 28)
149 #define SCTLR_AFE_BIT		(U(1) << 29)
150 #define SCTLR_TE_BIT		(U(1) << 30)
151 #define SCTLR_DSSBS_BIT		(U(1) << 31)
152 #define SCTLR_RESET_VAL         (SCTLR_RES1 | SCTLR_NTWE_BIT |		\
153 				SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
154 
155 /* SDCR definitions */
156 #define SDCR_SPD(x)		((x) << 14)
157 #define SDCR_SPD_LEGACY		U(0x0)
158 #define SDCR_SPD_DISABLE	U(0x2)
159 #define SDCR_SPD_ENABLE		U(0x3)
160 #define SDCR_SCCD_BIT		(U(1) << 23)
161 #define SDCR_RESET_VAL		U(0x0)
162 
163 /* HSCTLR definitions */
164 #define HSCTLR_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
165 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
166 			 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
167 
168 #define HSCTLR_M_BIT		(U(1) << 0)
169 #define HSCTLR_A_BIT		(U(1) << 1)
170 #define HSCTLR_C_BIT		(U(1) << 2)
171 #define HSCTLR_CP15BEN_BIT	(U(1) << 5)
172 #define HSCTLR_ITD_BIT		(U(1) << 7)
173 #define HSCTLR_SED_BIT		(U(1) << 8)
174 #define HSCTLR_I_BIT		(U(1) << 12)
175 #define HSCTLR_WXN_BIT		(U(1) << 19)
176 #define HSCTLR_EE_BIT		(U(1) << 25)
177 #define HSCTLR_TE_BIT		(U(1) << 30)
178 
179 /* CPACR definitions */
180 #define CPACR_FPEN(x)		((x) << 20)
181 #define CPACR_FP_TRAP_PL0	U(0x1)
182 #define CPACR_FP_TRAP_ALL	U(0x2)
183 #define CPACR_FP_TRAP_NONE	U(0x3)
184 
185 /* SCR definitions */
186 #define SCR_TWE_BIT		(U(1) << 13)
187 #define SCR_TWI_BIT		(U(1) << 12)
188 #define SCR_SIF_BIT		(U(1) << 9)
189 #define SCR_HCE_BIT		(U(1) << 8)
190 #define SCR_SCD_BIT		(U(1) << 7)
191 #define SCR_NET_BIT		(U(1) << 6)
192 #define SCR_AW_BIT		(U(1) << 5)
193 #define SCR_FW_BIT		(U(1) << 4)
194 #define SCR_EA_BIT		(U(1) << 3)
195 #define SCR_FIQ_BIT		(U(1) << 2)
196 #define SCR_IRQ_BIT		(U(1) << 1)
197 #define SCR_NS_BIT		(U(1) << 0)
198 #define SCR_VALID_BIT_MASK	U(0x33ff)
199 #define SCR_RESET_VAL		U(0x0)
200 
201 #define GET_NS_BIT(scr)		((scr) & SCR_NS_BIT)
202 
203 /* HCR definitions */
204 #define HCR_TGE_BIT		(U(1) << 27)
205 #define HCR_AMO_BIT		(U(1) << 5)
206 #define HCR_IMO_BIT		(U(1) << 4)
207 #define HCR_FMO_BIT		(U(1) << 3)
208 #define HCR_RESET_VAL		U(0x0)
209 
210 /* CNTHCTL definitions */
211 #define CNTHCTL_RESET_VAL	U(0x0)
212 #define PL1PCEN_BIT		(U(1) << 1)
213 #define PL1PCTEN_BIT		(U(1) << 0)
214 
215 /* CNTKCTL definitions */
216 #define PL0PTEN_BIT		(U(1) << 9)
217 #define PL0VTEN_BIT		(U(1) << 8)
218 #define PL0PCTEN_BIT		(U(1) << 0)
219 #define PL0VCTEN_BIT		(U(1) << 1)
220 #define EVNTEN_BIT		(U(1) << 2)
221 #define EVNTDIR_BIT		(U(1) << 3)
222 #define EVNTI_SHIFT		U(4)
223 #define EVNTI_MASK		U(0xf)
224 
225 /* HCPTR definitions */
226 #define HCPTR_RES1		((U(1) << 13) | (U(1) << 12) | U(0x3ff))
227 #define TCPAC_BIT		(U(1) << 31)
228 #define TAM_BIT			(U(1) << 30)
229 #define TTA_BIT			(U(1) << 20)
230 #define TCP11_BIT		(U(1) << 11)
231 #define TCP10_BIT		(U(1) << 10)
232 #define HCPTR_RESET_VAL		HCPTR_RES1
233 
234 /* VTTBR defintions */
235 #define VTTBR_RESET_VAL		ULL(0x0)
236 #define VTTBR_VMID_MASK		ULL(0xff)
237 #define VTTBR_VMID_SHIFT	U(48)
238 #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
239 #define VTTBR_BADDR_SHIFT	U(0)
240 
241 /* HDCR definitions */
242 #define HDCR_RESET_VAL		U(0x0)
243 
244 /* HSTR definitions */
245 #define HSTR_RESET_VAL		U(0x0)
246 
247 /* CNTHP_CTL definitions */
248 #define CNTHP_CTL_RESET_VAL	U(0x0)
249 
250 /* NSACR definitions */
251 #define NSASEDIS_BIT		(U(1) << 15)
252 #define NSTRCDIS_BIT		(U(1) << 20)
253 #define NSACR_CP11_BIT		(U(1) << 11)
254 #define NSACR_CP10_BIT		(U(1) << 10)
255 #define NSACR_IMP_DEF_MASK	(U(0x7) << 16)
256 #define NSACR_ENABLE_FP_ACCESS	(NSACR_CP11_BIT | NSACR_CP10_BIT)
257 #define NSACR_RESET_VAL		U(0x0)
258 
259 /* CPACR definitions */
260 #define ASEDIS_BIT		(U(1) << 31)
261 #define TRCDIS_BIT		(U(1) << 28)
262 #define CPACR_CP11_SHIFT	U(22)
263 #define CPACR_CP10_SHIFT	U(20)
264 #define CPACR_ENABLE_FP_ACCESS	((U(0x3) << CPACR_CP11_SHIFT) |\
265 				 (U(0x3) << CPACR_CP10_SHIFT))
266 #define CPACR_RESET_VAL         U(0x0)
267 
268 /* FPEXC definitions */
269 #define FPEXC_RES1		((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
270 #define FPEXC_EN_BIT		(U(1) << 30)
271 #define FPEXC_RESET_VAL		FPEXC_RES1
272 
273 /* SPSR/CPSR definitions */
274 #define SPSR_FIQ_BIT		(U(1) << 0)
275 #define SPSR_IRQ_BIT		(U(1) << 1)
276 #define SPSR_ABT_BIT		(U(1) << 2)
277 #define SPSR_AIF_SHIFT		U(6)
278 #define SPSR_AIF_MASK		U(0x7)
279 
280 #define SPSR_E_SHIFT		U(9)
281 #define SPSR_E_MASK		U(0x1)
282 #define SPSR_E_LITTLE		U(0)
283 #define SPSR_E_BIG		U(1)
284 
285 #define SPSR_T_SHIFT		U(5)
286 #define SPSR_T_MASK		U(0x1)
287 #define SPSR_T_ARM		U(0)
288 #define SPSR_T_THUMB		U(1)
289 
290 #define SPSR_MODE_SHIFT		U(0)
291 #define SPSR_MODE_MASK		U(0x7)
292 
293 #define DISABLE_ALL_EXCEPTIONS \
294 		(SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
295 
296 #define CPSR_DIT_BIT		(U(1) << 21)
297 /*
298  * TTBCR definitions
299  */
300 #define TTBCR_EAE_BIT		(U(1) << 31)
301 
302 #define TTBCR_SH1_NON_SHAREABLE		(U(0x0) << 28)
303 #define TTBCR_SH1_OUTER_SHAREABLE	(U(0x2) << 28)
304 #define TTBCR_SH1_INNER_SHAREABLE	(U(0x3) << 28)
305 
306 #define TTBCR_RGN1_OUTER_NC	(U(0x0) << 26)
307 #define TTBCR_RGN1_OUTER_WBA	(U(0x1) << 26)
308 #define TTBCR_RGN1_OUTER_WT	(U(0x2) << 26)
309 #define TTBCR_RGN1_OUTER_WBNA	(U(0x3) << 26)
310 
311 #define TTBCR_RGN1_INNER_NC	(U(0x0) << 24)
312 #define TTBCR_RGN1_INNER_WBA	(U(0x1) << 24)
313 #define TTBCR_RGN1_INNER_WT	(U(0x2) << 24)
314 #define TTBCR_RGN1_INNER_WBNA	(U(0x3) << 24)
315 
316 #define TTBCR_EPD1_BIT		(U(1) << 23)
317 #define TTBCR_A1_BIT		(U(1) << 22)
318 
319 #define TTBCR_T1SZ_SHIFT	U(16)
320 #define TTBCR_T1SZ_MASK		U(0x7)
321 #define TTBCR_TxSZ_MIN		U(0)
322 #define TTBCR_TxSZ_MAX		U(7)
323 
324 #define TTBCR_SH0_NON_SHAREABLE		(U(0x0) << 12)
325 #define TTBCR_SH0_OUTER_SHAREABLE	(U(0x2) << 12)
326 #define TTBCR_SH0_INNER_SHAREABLE	(U(0x3) << 12)
327 
328 #define TTBCR_RGN0_OUTER_NC	(U(0x0) << 10)
329 #define TTBCR_RGN0_OUTER_WBA	(U(0x1) << 10)
330 #define TTBCR_RGN0_OUTER_WT	(U(0x2) << 10)
331 #define TTBCR_RGN0_OUTER_WBNA	(U(0x3) << 10)
332 
333 #define TTBCR_RGN0_INNER_NC	(U(0x0) << 8)
334 #define TTBCR_RGN0_INNER_WBA	(U(0x1) << 8)
335 #define TTBCR_RGN0_INNER_WT	(U(0x2) << 8)
336 #define TTBCR_RGN0_INNER_WBNA	(U(0x3) << 8)
337 
338 #define TTBCR_EPD0_BIT		(U(1) << 7)
339 #define TTBCR_T0SZ_SHIFT	U(0)
340 #define TTBCR_T0SZ_MASK		U(0x7)
341 
342 /*
343  * HTCR definitions
344  */
345 #define HTCR_RES1			((U(1) << 31) | (U(1) << 23))
346 
347 #define HTCR_SH0_NON_SHAREABLE		(U(0x0) << 12)
348 #define HTCR_SH0_OUTER_SHAREABLE	(U(0x2) << 12)
349 #define HTCR_SH0_INNER_SHAREABLE	(U(0x3) << 12)
350 
351 #define HTCR_RGN0_OUTER_NC	(U(0x0) << 10)
352 #define HTCR_RGN0_OUTER_WBA	(U(0x1) << 10)
353 #define HTCR_RGN0_OUTER_WT	(U(0x2) << 10)
354 #define HTCR_RGN0_OUTER_WBNA	(U(0x3) << 10)
355 
356 #define HTCR_RGN0_INNER_NC	(U(0x0) << 8)
357 #define HTCR_RGN0_INNER_WBA	(U(0x1) << 8)
358 #define HTCR_RGN0_INNER_WT	(U(0x2) << 8)
359 #define HTCR_RGN0_INNER_WBNA	(U(0x3) << 8)
360 
361 #define HTCR_T0SZ_SHIFT		U(0)
362 #define HTCR_T0SZ_MASK		U(0x7)
363 
364 #define MODE_RW_SHIFT		U(0x4)
365 #define MODE_RW_MASK		U(0x1)
366 #define MODE_RW_32		U(0x1)
367 
368 #define MODE32_SHIFT		U(0)
369 #define MODE32_MASK		U(0x1f)
370 #define MODE32_usr		U(0x10)
371 #define MODE32_fiq		U(0x11)
372 #define MODE32_irq		U(0x12)
373 #define MODE32_svc		U(0x13)
374 #define MODE32_mon		U(0x16)
375 #define MODE32_abt		U(0x17)
376 #define MODE32_hyp		U(0x1a)
377 #define MODE32_und		U(0x1b)
378 #define MODE32_sys		U(0x1f)
379 
380 #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
381 
382 #define SPSR_MODE32(mode, isa, endian, aif)		\
383 	(MODE_RW_32 << MODE_RW_SHIFT |			\
384 	((mode) & MODE32_MASK) << MODE32_SHIFT |	\
385 	((isa) & SPSR_T_MASK) << SPSR_T_SHIFT |		\
386 	((endian) & SPSR_E_MASK) << SPSR_E_SHIFT |	\
387 	((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
388 
389 /*
390  * TTBR definitions
391  */
392 #define TTBR_CNP_BIT		ULL(0x1)
393 
394 /*
395  * CTR definitions
396  */
397 #define CTR_CWG_SHIFT		U(24)
398 #define CTR_CWG_MASK		U(0xf)
399 #define CTR_ERG_SHIFT		U(20)
400 #define CTR_ERG_MASK		U(0xf)
401 #define CTR_DMINLINE_SHIFT	U(16)
402 #define CTR_DMINLINE_WIDTH	U(4)
403 #define CTR_DMINLINE_MASK	((U(1) << 4) - U(1))
404 #define CTR_L1IP_SHIFT		U(14)
405 #define CTR_L1IP_MASK		U(0x3)
406 #define CTR_IMINLINE_SHIFT	U(0)
407 #define CTR_IMINLINE_MASK	U(0xf)
408 
409 #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
410 
411 /* PMCR definitions */
412 #define PMCR_N_SHIFT		U(11)
413 #define PMCR_N_MASK		U(0x1f)
414 #define PMCR_N_BITS		(PMCR_N_MASK << PMCR_N_SHIFT)
415 #define PMCR_LC_BIT		(U(1) << 6)
416 #define PMCR_DP_BIT		(U(1) << 5)
417 
418 /*******************************************************************************
419  * Definitions of register offsets, fields and macros for CPU system
420  * instructions.
421  ******************************************************************************/
422 
423 #define TLBI_ADDR_SHIFT		U(0)
424 #define TLBI_ADDR_MASK		U(0xFFFFF000)
425 #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
426 
427 /*******************************************************************************
428  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
429  * system level implementation of the Generic Timer.
430  ******************************************************************************/
431 #define CNTCTLBASE_CNTFRQ	U(0x0)
432 #define CNTNSAR			U(0x4)
433 #define CNTNSAR_NS_SHIFT(x)	(x)
434 
435 #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
436 #define CNTACR_RPCT_SHIFT	U(0x0)
437 #define CNTACR_RVCT_SHIFT	U(0x1)
438 #define CNTACR_RFRQ_SHIFT	U(0x2)
439 #define CNTACR_RVOFF_SHIFT	U(0x3)
440 #define CNTACR_RWVT_SHIFT	U(0x4)
441 #define CNTACR_RWPT_SHIFT	U(0x5)
442 
443 /*******************************************************************************
444  * Definitions of register offsets and fields in the CNTBaseN Frame of the
445  * system level implementation of the Generic Timer.
446  ******************************************************************************/
447 /* Physical Count register. */
448 #define CNTPCT_LO		U(0x0)
449 /* Counter Frequency register. */
450 #define CNTBASEN_CNTFRQ		U(0x10)
451 /* Physical Timer CompareValue register. */
452 #define CNTP_CVAL_LO		U(0x20)
453 /* Physical Timer Control register. */
454 #define CNTP_CTL		U(0x2c)
455 
456 /* Physical timer control register bit fields shifts and masks */
457 #define CNTP_CTL_ENABLE_SHIFT   0
458 #define CNTP_CTL_IMASK_SHIFT    1
459 #define CNTP_CTL_ISTATUS_SHIFT  2
460 
461 #define CNTP_CTL_ENABLE_MASK    U(1)
462 #define CNTP_CTL_IMASK_MASK     U(1)
463 #define CNTP_CTL_ISTATUS_MASK   U(1)
464 
465 /* MAIR macros */
466 #define MAIR0_ATTR_SET(attr, index)	((attr) << ((index) << U(3)))
467 #define MAIR1_ATTR_SET(attr, index)	((attr) << (((index) - U(3)) << U(3)))
468 
469 /* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
470 #define SCR		p15, 0, c1, c1, 0
471 #define SCTLR		p15, 0, c1, c0, 0
472 #define ACTLR		p15, 0, c1, c0, 1
473 #define SDCR		p15, 0, c1, c3, 1
474 #define MPIDR		p15, 0, c0, c0, 5
475 #define MIDR		p15, 0, c0, c0, 0
476 #define HVBAR		p15, 4, c12, c0, 0
477 #define VBAR		p15, 0, c12, c0, 0
478 #define MVBAR		p15, 0, c12, c0, 1
479 #define NSACR		p15, 0, c1, c1, 2
480 #define CPACR		p15, 0, c1, c0, 2
481 #define DCCIMVAC	p15, 0, c7, c14, 1
482 #define DCCMVAC		p15, 0, c7, c10, 1
483 #define DCIMVAC		p15, 0, c7, c6, 1
484 #define DCCISW		p15, 0, c7, c14, 2
485 #define DCCSW		p15, 0, c7, c10, 2
486 #define DCISW		p15, 0, c7, c6, 2
487 #define CTR		p15, 0, c0, c0, 1
488 #define CNTFRQ		p15, 0, c14, c0, 0
489 #define ID_MMFR4	p15, 0, c0, c2, 6
490 #define ID_PFR0		p15, 0, c0, c1, 0
491 #define ID_PFR1		p15, 0, c0, c1, 1
492 #define MAIR0		p15, 0, c10, c2, 0
493 #define MAIR1		p15, 0, c10, c2, 1
494 #define TTBCR		p15, 0, c2, c0, 2
495 #define TTBR0		p15, 0, c2, c0, 0
496 #define TTBR1		p15, 0, c2, c0, 1
497 #define TLBIALL		p15, 0, c8, c7, 0
498 #define TLBIALLH	p15, 4, c8, c7, 0
499 #define TLBIALLIS	p15, 0, c8, c3, 0
500 #define TLBIMVA		p15, 0, c8, c7, 1
501 #define TLBIMVAA	p15, 0, c8, c7, 3
502 #define TLBIMVAAIS	p15, 0, c8, c3, 3
503 #define TLBIMVAHIS	p15, 4, c8, c3, 1
504 #define BPIALLIS	p15, 0, c7, c1, 6
505 #define BPIALL		p15, 0, c7, c5, 6
506 #define ICIALLU		p15, 0, c7, c5, 0
507 #define HSCTLR		p15, 4, c1, c0, 0
508 #define HCR		p15, 4, c1, c1, 0
509 #define HCPTR		p15, 4, c1, c1, 2
510 #define HSTR		p15, 4, c1, c1, 3
511 #define CNTHCTL		p15, 4, c14, c1, 0
512 #define CNTKCTL		p15, 0, c14, c1, 0
513 #define VPIDR		p15, 4, c0, c0, 0
514 #define VMPIDR		p15, 4, c0, c0, 5
515 #define ISR		p15, 0, c12, c1, 0
516 #define CLIDR		p15, 1, c0, c0, 1
517 #define CSSELR		p15, 2, c0, c0, 0
518 #define CCSIDR		p15, 1, c0, c0, 0
519 #define HTCR		p15, 4, c2, c0, 2
520 #define HMAIR0		p15, 4, c10, c2, 0
521 #define ATS1CPR		p15, 0, c7, c8, 0
522 #define ATS1HR		p15, 4, c7, c8, 0
523 #define DBGOSDLR	p14, 0, c1, c3, 4
524 
525 /* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
526 #define HDCR		p15, 4, c1, c1, 1
527 #define PMCR		p15, 0, c9, c12, 0
528 #define CNTHP_TVAL	p15, 4, c14, c2, 0
529 #define CNTHP_CTL	p15, 4, c14, c2, 1
530 
531 /* AArch32 coproc registers for 32bit MMU descriptor support */
532 #define PRRR		p15, 0, c10, c2, 0
533 #define NMRR		p15, 0, c10, c2, 1
534 #define DACR		p15, 0, c3, c0, 0
535 
536 /* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
537 #define ICC_IAR1	p15, 0, c12, c12, 0
538 #define ICC_IAR0	p15, 0, c12, c8, 0
539 #define ICC_EOIR1	p15, 0, c12, c12, 1
540 #define ICC_EOIR0	p15, 0, c12, c8, 1
541 #define ICC_HPPIR1	p15, 0, c12, c12, 2
542 #define ICC_HPPIR0	p15, 0, c12, c8, 2
543 #define ICC_BPR1	p15, 0, c12, c12, 3
544 #define ICC_BPR0	p15, 0, c12, c8, 3
545 #define ICC_DIR		p15, 0, c12, c11, 1
546 #define ICC_PMR		p15, 0, c4, c6, 0
547 #define ICC_RPR		p15, 0, c12, c11, 3
548 #define ICC_CTLR	p15, 0, c12, c12, 4
549 #define ICC_MCTLR	p15, 6, c12, c12, 4
550 #define ICC_SRE		p15, 0, c12, c12, 5
551 #define ICC_HSRE	p15, 4, c12, c9, 5
552 #define ICC_MSRE	p15, 6, c12, c12, 5
553 #define ICC_IGRPEN0	p15, 0, c12, c12, 6
554 #define ICC_IGRPEN1	p15, 0, c12, c12, 7
555 #define ICC_MGRPEN1	p15, 6, c12, c12, 7
556 
557 /* 64 bit system register defines The format is: coproc, opt1, CRm */
558 #define TTBR0_64	p15, 0, c2
559 #define TTBR1_64	p15, 1, c2
560 #define CNTVOFF_64	p15, 4, c14
561 #define VTTBR_64	p15, 6, c2
562 #define CNTPCT_64	p15, 0, c14
563 #define HTTBR_64	p15, 4, c2
564 #define CNTHP_CVAL_64	p15, 6, c14
565 #define PAR_64		p15, 0, c7
566 
567 /* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
568 #define ICC_SGI1R_EL1_64	p15, 0, c12
569 #define ICC_ASGI1R_EL1_64	p15, 1, c12
570 #define ICC_SGI0R_EL1_64	p15, 2, c12
571 
572 /*******************************************************************************
573  * Definitions of MAIR encodings for device and normal memory
574  ******************************************************************************/
575 /*
576  * MAIR encodings for device memory attributes.
577  */
578 #define MAIR_DEV_nGnRnE		U(0x0)
579 #define MAIR_DEV_nGnRE		U(0x4)
580 #define MAIR_DEV_nGRE		U(0x8)
581 #define MAIR_DEV_GRE		U(0xc)
582 
583 /*
584  * MAIR encodings for normal memory attributes.
585  *
586  * Cache Policy
587  *  WT:	 Write Through
588  *  WB:	 Write Back
589  *  NC:	 Non-Cacheable
590  *
591  * Transient Hint
592  *  NTR: Non-Transient
593  *  TR:	 Transient
594  *
595  * Allocation Policy
596  *  RA:	 Read Allocate
597  *  WA:	 Write Allocate
598  *  RWA: Read and Write Allocate
599  *  NA:	 No Allocation
600  */
601 #define MAIR_NORM_WT_TR_WA	U(0x1)
602 #define MAIR_NORM_WT_TR_RA	U(0x2)
603 #define MAIR_NORM_WT_TR_RWA	U(0x3)
604 #define MAIR_NORM_NC		U(0x4)
605 #define MAIR_NORM_WB_TR_WA	U(0x5)
606 #define MAIR_NORM_WB_TR_RA	U(0x6)
607 #define MAIR_NORM_WB_TR_RWA	U(0x7)
608 #define MAIR_NORM_WT_NTR_NA	U(0x8)
609 #define MAIR_NORM_WT_NTR_WA	U(0x9)
610 #define MAIR_NORM_WT_NTR_RA	U(0xa)
611 #define MAIR_NORM_WT_NTR_RWA	U(0xb)
612 #define MAIR_NORM_WB_NTR_NA	U(0xc)
613 #define MAIR_NORM_WB_NTR_WA	U(0xd)
614 #define MAIR_NORM_WB_NTR_RA	U(0xe)
615 #define MAIR_NORM_WB_NTR_RWA	U(0xf)
616 
617 #define MAIR_NORM_OUTER_SHIFT	U(4)
618 
619 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
620 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
621 
622 /* PAR fields */
623 #define PAR_F_SHIFT	U(0)
624 #define PAR_F_MASK	ULL(0x1)
625 #define PAR_ADDR_SHIFT	U(12)
626 #define PAR_ADDR_MASK	(BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
627 
628 /*******************************************************************************
629  * Definitions for system register interface to AMU for ARMv8.4 onwards
630  ******************************************************************************/
631 #define AMCR		p15, 0, c13, c2, 0
632 #define AMCFGR		p15, 0, c13, c2, 1
633 #define AMCGCR		p15, 0, c13, c2, 2
634 #define AMUSERENR	p15, 0, c13, c2, 3
635 #define AMCNTENCLR0	p15, 0, c13, c2, 4
636 #define AMCNTENSET0	p15, 0, c13, c2, 5
637 #define AMCNTENCLR1	p15, 0, c13, c3, 0
638 #define AMCNTENSET1	p15, 0, c13, c3, 1
639 
640 /* Activity Monitor Group 0 Event Counter Registers */
641 #define AMEVCNTR00	p15, 0, c0
642 #define AMEVCNTR01	p15, 1, c0
643 #define AMEVCNTR02	p15, 2, c0
644 #define AMEVCNTR03	p15, 3, c0
645 
646 /* Activity Monitor Group 0 Event Type Registers */
647 #define AMEVTYPER00	p15, 0, c13, c6, 0
648 #define AMEVTYPER01	p15, 0, c13, c6, 1
649 #define AMEVTYPER02	p15, 0, c13, c6, 2
650 #define AMEVTYPER03	p15, 0, c13, c6, 3
651 
652 /* Activity Monitor Group 1 Event Counter Registers */
653 #define AMEVCNTR10	p15, 0, c4
654 #define AMEVCNTR11	p15, 1, c4
655 #define AMEVCNTR12	p15, 2, c4
656 #define AMEVCNTR13	p15, 3, c4
657 #define AMEVCNTR14	p15, 4, c4
658 #define AMEVCNTR15	p15, 5, c4
659 #define AMEVCNTR16	p15, 6, c4
660 #define AMEVCNTR17	p15, 7, c4
661 #define AMEVCNTR18	p15, 0, c5
662 #define AMEVCNTR19	p15, 1, c5
663 #define AMEVCNTR1A	p15, 2, c5
664 #define AMEVCNTR1B	p15, 3, c5
665 #define AMEVCNTR1C	p15, 4, c5
666 #define AMEVCNTR1D	p15, 5, c5
667 #define AMEVCNTR1E	p15, 6, c5
668 #define AMEVCNTR1F	p15, 7, c5
669 
670 /* Activity Monitor Group 1 Event Type Registers */
671 #define AMEVTYPER10	p15, 0, c13, c14, 0
672 #define AMEVTYPER11	p15, 0, c13, c14, 1
673 #define AMEVTYPER12	p15, 0, c13, c14, 2
674 #define AMEVTYPER13	p15, 0, c13, c14, 3
675 #define AMEVTYPER14	p15, 0, c13, c14, 4
676 #define AMEVTYPER15	p15, 0, c13, c14, 5
677 #define AMEVTYPER16	p15, 0, c13, c14, 6
678 #define AMEVTYPER17	p15, 0, c13, c14, 7
679 #define AMEVTYPER18	p15, 0, c13, c15, 0
680 #define AMEVTYPER19	p15, 0, c13, c15, 1
681 #define AMEVTYPER1A	p15, 0, c13, c15, 2
682 #define AMEVTYPER1B	p15, 0, c13, c15, 3
683 #define AMEVTYPER1C	p15, 0, c13, c15, 4
684 #define AMEVTYPER1D	p15, 0, c13, c15, 5
685 #define AMEVTYPER1E	p15, 0, c13, c15, 6
686 #define AMEVTYPER1F	p15, 0, c13, c15, 7
687 
688 #endif /* ARCH_H */
689