1 /* 2 * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef ARCH_H 8 #define ARCH_H 9 10 #include <lib/utils_def.h> 11 12 /******************************************************************************* 13 * MIDR bit definitions 14 ******************************************************************************/ 15 #define MIDR_IMPL_MASK U(0xff) 16 #define MIDR_IMPL_SHIFT U(24) 17 #define MIDR_VAR_SHIFT U(20) 18 #define MIDR_VAR_BITS U(4) 19 #define MIDR_REV_SHIFT U(0) 20 #define MIDR_REV_BITS U(4) 21 #define MIDR_PN_MASK U(0xfff) 22 #define MIDR_PN_SHIFT U(4) 23 24 /******************************************************************************* 25 * MPIDR macros 26 ******************************************************************************/ 27 #define MPIDR_MT_MASK (U(1) << 24) 28 #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 29 #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 30 #define MPIDR_AFFINITY_BITS U(8) 31 #define MPIDR_AFFLVL_MASK U(0xff) 32 #define MPIDR_AFFLVL_SHIFT U(3) 33 #define MPIDR_AFF0_SHIFT U(0) 34 #define MPIDR_AFF1_SHIFT U(8) 35 #define MPIDR_AFF2_SHIFT U(16) 36 #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 37 #define MPIDR_AFFINITY_MASK U(0x00ffffff) 38 #define MPIDR_AFFLVL0 U(0) 39 #define MPIDR_AFFLVL1 U(1) 40 #define MPIDR_AFFLVL2 U(2) 41 #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 42 43 #define MPIDR_AFFLVL0_VAL(mpidr) \ 44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 45 #define MPIDR_AFFLVL1_VAL(mpidr) \ 46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 47 #define MPIDR_AFFLVL2_VAL(mpidr) \ 48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 49 #define MPIDR_AFFLVL3_VAL(mpidr) U(0) 50 51 #define MPIDR_AFF_ID(mpid, n) \ 52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 53 54 #define MPID_MASK (MPIDR_MT_MASK |\ 55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\ 56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\ 57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 58 59 /* 60 * An invalid MPID. This value can be used by functions that return an MPID to 61 * indicate an error. 62 */ 63 #define INVALID_MPID U(0xFFFFFFFF) 64 65 /* 66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 67 * add one while using this macro to define array sizes. 68 */ 69 #define MPIDR_MAX_AFFLVL U(2) 70 71 /* Data Cache set/way op type defines */ 72 #define DC_OP_ISW U(0x0) 73 #define DC_OP_CISW U(0x1) 74 #if ERRATA_A53_827319 75 #define DC_OP_CSW DC_OP_CISW 76 #else 77 #define DC_OP_CSW U(0x2) 78 #endif 79 80 /******************************************************************************* 81 * Generic timer memory mapped registers & offsets 82 ******************************************************************************/ 83 #define CNTCR_OFF U(0x000) 84 /* Counter Count Value Lower register */ 85 #define CNTCVL_OFF U(0x008) 86 /* Counter Count Value Upper register */ 87 #define CNTCVU_OFF U(0x00C) 88 #define CNTFID_OFF U(0x020) 89 90 #define CNTCR_EN (U(1) << 0) 91 #define CNTCR_HDBG (U(1) << 1) 92 #define CNTCR_FCREQ(x) ((x) << 8) 93 94 /******************************************************************************* 95 * System register bit definitions 96 ******************************************************************************/ 97 /* CLIDR definitions */ 98 #define LOUIS_SHIFT U(21) 99 #define LOC_SHIFT U(24) 100 #define CLIDR_FIELD_WIDTH U(3) 101 102 /* CSSELR definitions */ 103 #define LEVEL_SHIFT U(1) 104 105 /* ID_DFR0_EL1 definitions */ 106 #define ID_DFR0_COPTRC_SHIFT U(12) 107 #define ID_DFR0_COPTRC_MASK U(0xf) 108 #define ID_DFR0_COPTRC_SUPPORTED U(1) 109 #define ID_DFR0_COPTRC_LENGTH U(4) 110 #define ID_DFR0_TRACEFILT_SHIFT U(28) 111 #define ID_DFR0_TRACEFILT_MASK U(0xf) 112 #define ID_DFR0_TRACEFILT_SUPPORTED U(1) 113 #define ID_DFR0_TRACEFILT_LENGTH U(4) 114 115 /* ID_DFR1_EL1 definitions */ 116 #define ID_DFR1_MTPMU_SHIFT U(0) 117 #define ID_DFR1_MTPMU_MASK U(0xf) 118 #define ID_DFR1_MTPMU_SUPPORTED U(1) 119 120 /* ID_MMFR4 definitions */ 121 #define ID_MMFR4_CNP_SHIFT U(12) 122 #define ID_MMFR4_CNP_LENGTH U(4) 123 #define ID_MMFR4_CNP_MASK U(0xf) 124 125 /* ID_PFR0 definitions */ 126 #define ID_PFR0_AMU_SHIFT U(20) 127 #define ID_PFR0_AMU_LENGTH U(4) 128 #define ID_PFR0_AMU_MASK U(0xf) 129 #define ID_PFR0_AMU_NOT_SUPPORTED U(0x0) 130 #define ID_PFR0_AMU_V1 U(0x1) 131 #define ID_PFR0_AMU_V1P1 U(0x2) 132 133 #define ID_PFR0_DIT_SHIFT U(24) 134 #define ID_PFR0_DIT_LENGTH U(4) 135 #define ID_PFR0_DIT_MASK U(0xf) 136 #define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT) 137 138 /* ID_PFR1 definitions */ 139 #define ID_PFR1_VIRTEXT_SHIFT U(12) 140 #define ID_PFR1_VIRTEXT_MASK U(0xf) 141 #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 142 & ID_PFR1_VIRTEXT_MASK) 143 #define ID_PFR1_GENTIMER_SHIFT U(16) 144 #define ID_PFR1_GENTIMER_MASK U(0xf) 145 #define ID_PFR1_GIC_SHIFT U(28) 146 #define ID_PFR1_GIC_MASK U(0xf) 147 #define ID_PFR1_SEC_SHIFT U(4) 148 #define ID_PFR1_SEC_MASK U(0xf) 149 #define ID_PFR1_ELx_ENABLED U(1) 150 151 /* SCTLR definitions */ 152 #define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \ 153 (U(1) << 3)) 154 #if ARM_ARCH_MAJOR == 7 155 #define SCTLR_RES1 SCTLR_RES1_DEF 156 #else 157 #define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11)) 158 #endif 159 #define SCTLR_M_BIT (U(1) << 0) 160 #define SCTLR_A_BIT (U(1) << 1) 161 #define SCTLR_C_BIT (U(1) << 2) 162 #define SCTLR_CP15BEN_BIT (U(1) << 5) 163 #define SCTLR_ITD_BIT (U(1) << 7) 164 #define SCTLR_Z_BIT (U(1) << 11) 165 #define SCTLR_I_BIT (U(1) << 12) 166 #define SCTLR_V_BIT (U(1) << 13) 167 #define SCTLR_RR_BIT (U(1) << 14) 168 #define SCTLR_NTWI_BIT (U(1) << 16) 169 #define SCTLR_NTWE_BIT (U(1) << 18) 170 #define SCTLR_WXN_BIT (U(1) << 19) 171 #define SCTLR_UWXN_BIT (U(1) << 20) 172 #define SCTLR_EE_BIT (U(1) << 25) 173 #define SCTLR_TRE_BIT (U(1) << 28) 174 #define SCTLR_AFE_BIT (U(1) << 29) 175 #define SCTLR_TE_BIT (U(1) << 30) 176 #define SCTLR_DSSBS_BIT (U(1) << 31) 177 #define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \ 178 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT) 179 180 /* SDCR definitions */ 181 #define SDCR_SPD(x) ((x) << 14) 182 #define SDCR_SPD_LEGACY U(0x0) 183 #define SDCR_SPD_DISABLE U(0x2) 184 #define SDCR_SPD_ENABLE U(0x3) 185 #define SDCR_SCCD_BIT (U(1) << 23) 186 #define SDCR_TTRF_BIT (U(1) << 19) 187 #define SDCR_SPME_BIT (U(1) << 17) 188 #define SDCR_RESET_VAL U(0x0) 189 #define SDCR_MTPME_BIT (U(1) << 28) 190 191 /* HSCTLR definitions */ 192 #define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 193 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 194 (U(1) << 11) | (U(1) << 4) | (U(1) << 3)) 195 196 #define HSCTLR_M_BIT (U(1) << 0) 197 #define HSCTLR_A_BIT (U(1) << 1) 198 #define HSCTLR_C_BIT (U(1) << 2) 199 #define HSCTLR_CP15BEN_BIT (U(1) << 5) 200 #define HSCTLR_ITD_BIT (U(1) << 7) 201 #define HSCTLR_SED_BIT (U(1) << 8) 202 #define HSCTLR_I_BIT (U(1) << 12) 203 #define HSCTLR_WXN_BIT (U(1) << 19) 204 #define HSCTLR_EE_BIT (U(1) << 25) 205 #define HSCTLR_TE_BIT (U(1) << 30) 206 207 /* CPACR definitions */ 208 #define CPACR_FPEN(x) ((x) << 20) 209 #define CPACR_FP_TRAP_PL0 UL(0x1) 210 #define CPACR_FP_TRAP_ALL UL(0x2) 211 #define CPACR_FP_TRAP_NONE UL(0x3) 212 213 /* SCR definitions */ 214 #define SCR_TWE_BIT (UL(1) << 13) 215 #define SCR_TWI_BIT (UL(1) << 12) 216 #define SCR_SIF_BIT (UL(1) << 9) 217 #define SCR_HCE_BIT (UL(1) << 8) 218 #define SCR_SCD_BIT (UL(1) << 7) 219 #define SCR_NET_BIT (UL(1) << 6) 220 #define SCR_AW_BIT (UL(1) << 5) 221 #define SCR_FW_BIT (UL(1) << 4) 222 #define SCR_EA_BIT (UL(1) << 3) 223 #define SCR_FIQ_BIT (UL(1) << 2) 224 #define SCR_IRQ_BIT (UL(1) << 1) 225 #define SCR_NS_BIT (UL(1) << 0) 226 #define SCR_VALID_BIT_MASK U(0x33ff) 227 #define SCR_RESET_VAL U(0x0) 228 229 #define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT) 230 231 /* HCR definitions */ 232 #define HCR_TGE_BIT (U(1) << 27) 233 #define HCR_AMO_BIT (U(1) << 5) 234 #define HCR_IMO_BIT (U(1) << 4) 235 #define HCR_FMO_BIT (U(1) << 3) 236 #define HCR_RESET_VAL U(0x0) 237 238 /* CNTHCTL definitions */ 239 #define CNTHCTL_RESET_VAL U(0x0) 240 #define PL1PCEN_BIT (U(1) << 1) 241 #define PL1PCTEN_BIT (U(1) << 0) 242 243 /* CNTKCTL definitions */ 244 #define PL0PTEN_BIT (U(1) << 9) 245 #define PL0VTEN_BIT (U(1) << 8) 246 #define PL0PCTEN_BIT (U(1) << 0) 247 #define PL0VCTEN_BIT (U(1) << 1) 248 #define EVNTEN_BIT (U(1) << 2) 249 #define EVNTDIR_BIT (U(1) << 3) 250 #define EVNTI_SHIFT U(4) 251 #define EVNTI_MASK U(0xf) 252 253 /* HCPTR definitions */ 254 #define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff)) 255 #define TCPAC_BIT (U(1) << 31) 256 #define TAM_BIT (U(1) << 30) 257 #define TTA_BIT (U(1) << 20) 258 #define TCP11_BIT (U(1) << 11) 259 #define TCP10_BIT (U(1) << 10) 260 #define HCPTR_RESET_VAL HCPTR_RES1 261 262 /* VTTBR defintions */ 263 #define VTTBR_RESET_VAL ULL(0x0) 264 #define VTTBR_VMID_MASK ULL(0xff) 265 #define VTTBR_VMID_SHIFT U(48) 266 #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 267 #define VTTBR_BADDR_SHIFT U(0) 268 269 /* HDCR definitions */ 270 #define HDCR_MTPME_BIT (U(1) << 28) 271 #define HDCR_HLP_BIT (U(1) << 26) 272 #define HDCR_HPME_BIT (U(1) << 7) 273 #define HDCR_RESET_VAL U(0x0) 274 275 /* HSTR definitions */ 276 #define HSTR_RESET_VAL U(0x0) 277 278 /* CNTHP_CTL definitions */ 279 #define CNTHP_CTL_RESET_VAL U(0x0) 280 281 /* NSACR definitions */ 282 #define NSASEDIS_BIT (U(1) << 15) 283 #define NSTRCDIS_BIT (U(1) << 20) 284 #define NSACR_CP11_BIT (U(1) << 11) 285 #define NSACR_CP10_BIT (U(1) << 10) 286 #define NSACR_IMP_DEF_MASK (U(0x7) << 16) 287 #define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT) 288 #define NSACR_RESET_VAL U(0x0) 289 290 /* CPACR definitions */ 291 #define ASEDIS_BIT (U(1) << 31) 292 #define TRCDIS_BIT (U(1) << 28) 293 #define CPACR_CP11_SHIFT U(22) 294 #define CPACR_CP10_SHIFT U(20) 295 #define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\ 296 (U(0x3) << CPACR_CP10_SHIFT)) 297 #define CPACR_RESET_VAL U(0x0) 298 299 /* FPEXC definitions */ 300 #define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8)) 301 #define FPEXC_EN_BIT (U(1) << 30) 302 #define FPEXC_RESET_VAL FPEXC_RES1 303 304 /* SPSR/CPSR definitions */ 305 #define SPSR_FIQ_BIT (U(1) << 0) 306 #define SPSR_IRQ_BIT (U(1) << 1) 307 #define SPSR_ABT_BIT (U(1) << 2) 308 #define SPSR_AIF_SHIFT U(6) 309 #define SPSR_AIF_MASK U(0x7) 310 311 #define SPSR_E_SHIFT U(9) 312 #define SPSR_E_MASK U(0x1) 313 #define SPSR_E_LITTLE U(0) 314 #define SPSR_E_BIG U(1) 315 316 #define SPSR_T_SHIFT U(5) 317 #define SPSR_T_MASK U(0x1) 318 #define SPSR_T_ARM U(0) 319 #define SPSR_T_THUMB U(1) 320 321 #define SPSR_MODE_SHIFT U(0) 322 #define SPSR_MODE_MASK U(0x7) 323 324 #define SPSR_SSBS_BIT BIT_32(23) 325 326 #define DISABLE_ALL_EXCEPTIONS \ 327 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT) 328 329 #define CPSR_DIT_BIT (U(1) << 21) 330 /* 331 * TTBCR definitions 332 */ 333 #define TTBCR_EAE_BIT (U(1) << 31) 334 335 #define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28) 336 #define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28) 337 #define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28) 338 339 #define TTBCR_RGN1_OUTER_NC (U(0x0) << 26) 340 #define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26) 341 #define TTBCR_RGN1_OUTER_WT (U(0x2) << 26) 342 #define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26) 343 344 #define TTBCR_RGN1_INNER_NC (U(0x0) << 24) 345 #define TTBCR_RGN1_INNER_WBA (U(0x1) << 24) 346 #define TTBCR_RGN1_INNER_WT (U(0x2) << 24) 347 #define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24) 348 349 #define TTBCR_EPD1_BIT (U(1) << 23) 350 #define TTBCR_A1_BIT (U(1) << 22) 351 352 #define TTBCR_T1SZ_SHIFT U(16) 353 #define TTBCR_T1SZ_MASK U(0x7) 354 #define TTBCR_TxSZ_MIN U(0) 355 #define TTBCR_TxSZ_MAX U(7) 356 357 #define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12) 358 #define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12) 359 #define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12) 360 361 #define TTBCR_RGN0_OUTER_NC (U(0x0) << 10) 362 #define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10) 363 #define TTBCR_RGN0_OUTER_WT (U(0x2) << 10) 364 #define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10) 365 366 #define TTBCR_RGN0_INNER_NC (U(0x0) << 8) 367 #define TTBCR_RGN0_INNER_WBA (U(0x1) << 8) 368 #define TTBCR_RGN0_INNER_WT (U(0x2) << 8) 369 #define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8) 370 371 #define TTBCR_EPD0_BIT (U(1) << 7) 372 #define TTBCR_T0SZ_SHIFT U(0) 373 #define TTBCR_T0SZ_MASK U(0x7) 374 375 /* 376 * HTCR definitions 377 */ 378 #define HTCR_RES1 ((U(1) << 31) | (U(1) << 23)) 379 380 #define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12) 381 #define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12) 382 #define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12) 383 384 #define HTCR_RGN0_OUTER_NC (U(0x0) << 10) 385 #define HTCR_RGN0_OUTER_WBA (U(0x1) << 10) 386 #define HTCR_RGN0_OUTER_WT (U(0x2) << 10) 387 #define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10) 388 389 #define HTCR_RGN0_INNER_NC (U(0x0) << 8) 390 #define HTCR_RGN0_INNER_WBA (U(0x1) << 8) 391 #define HTCR_RGN0_INNER_WT (U(0x2) << 8) 392 #define HTCR_RGN0_INNER_WBNA (U(0x3) << 8) 393 394 #define HTCR_T0SZ_SHIFT U(0) 395 #define HTCR_T0SZ_MASK U(0x7) 396 397 #define MODE_RW_SHIFT U(0x4) 398 #define MODE_RW_MASK U(0x1) 399 #define MODE_RW_32 U(0x1) 400 401 #define MODE32_SHIFT U(0) 402 #define MODE32_MASK U(0x1f) 403 #define MODE32_usr U(0x10) 404 #define MODE32_fiq U(0x11) 405 #define MODE32_irq U(0x12) 406 #define MODE32_svc U(0x13) 407 #define MODE32_mon U(0x16) 408 #define MODE32_abt U(0x17) 409 #define MODE32_hyp U(0x1a) 410 #define MODE32_und U(0x1b) 411 #define MODE32_sys U(0x1f) 412 413 #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 414 415 #define SPSR_MODE32(mode, isa, endian, aif) \ 416 ( \ 417 ( \ 418 (MODE_RW_32 << MODE_RW_SHIFT) | \ 419 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 420 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 421 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 422 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \ 423 ) & \ 424 (~(SPSR_SSBS_BIT)) \ 425 ) 426 427 /* 428 * TTBR definitions 429 */ 430 #define TTBR_CNP_BIT ULL(0x1) 431 432 /* 433 * CTR definitions 434 */ 435 #define CTR_CWG_SHIFT U(24) 436 #define CTR_CWG_MASK U(0xf) 437 #define CTR_ERG_SHIFT U(20) 438 #define CTR_ERG_MASK U(0xf) 439 #define CTR_DMINLINE_SHIFT U(16) 440 #define CTR_DMINLINE_WIDTH U(4) 441 #define CTR_DMINLINE_MASK ((U(1) << 4) - U(1)) 442 #define CTR_L1IP_SHIFT U(14) 443 #define CTR_L1IP_MASK U(0x3) 444 #define CTR_IMINLINE_SHIFT U(0) 445 #define CTR_IMINLINE_MASK U(0xf) 446 447 #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 448 449 /* PMCR definitions */ 450 #define PMCR_N_SHIFT U(11) 451 #define PMCR_N_MASK U(0x1f) 452 #define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT) 453 #define PMCR_LP_BIT (U(1) << 7) 454 #define PMCR_LC_BIT (U(1) << 6) 455 #define PMCR_DP_BIT (U(1) << 5) 456 #define PMCR_RESET_VAL U(0x0) 457 458 /******************************************************************************* 459 * Definitions of register offsets, fields and macros for CPU system 460 * instructions. 461 ******************************************************************************/ 462 463 #define TLBI_ADDR_SHIFT U(0) 464 #define TLBI_ADDR_MASK U(0xFFFFF000) 465 #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 466 467 /******************************************************************************* 468 * Definitions of register offsets and fields in the CNTCTLBase Frame of the 469 * system level implementation of the Generic Timer. 470 ******************************************************************************/ 471 #define CNTCTLBASE_CNTFRQ U(0x0) 472 #define CNTNSAR U(0x4) 473 #define CNTNSAR_NS_SHIFT(x) (x) 474 475 #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 476 #define CNTACR_RPCT_SHIFT U(0x0) 477 #define CNTACR_RVCT_SHIFT U(0x1) 478 #define CNTACR_RFRQ_SHIFT U(0x2) 479 #define CNTACR_RVOFF_SHIFT U(0x3) 480 #define CNTACR_RWVT_SHIFT U(0x4) 481 #define CNTACR_RWPT_SHIFT U(0x5) 482 483 /******************************************************************************* 484 * Definitions of register offsets and fields in the CNTBaseN Frame of the 485 * system level implementation of the Generic Timer. 486 ******************************************************************************/ 487 /* Physical Count register. */ 488 #define CNTPCT_LO U(0x0) 489 /* Counter Frequency register. */ 490 #define CNTBASEN_CNTFRQ U(0x10) 491 /* Physical Timer CompareValue register. */ 492 #define CNTP_CVAL_LO U(0x20) 493 /* Physical Timer Control register. */ 494 #define CNTP_CTL U(0x2c) 495 496 /* Physical timer control register bit fields shifts and masks */ 497 #define CNTP_CTL_ENABLE_SHIFT 0 498 #define CNTP_CTL_IMASK_SHIFT 1 499 #define CNTP_CTL_ISTATUS_SHIFT 2 500 501 #define CNTP_CTL_ENABLE_MASK U(1) 502 #define CNTP_CTL_IMASK_MASK U(1) 503 #define CNTP_CTL_ISTATUS_MASK U(1) 504 505 /* MAIR macros */ 506 #define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3))) 507 #define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3))) 508 509 /* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */ 510 #define SCR p15, 0, c1, c1, 0 511 #define SCTLR p15, 0, c1, c0, 0 512 #define ACTLR p15, 0, c1, c0, 1 513 #define SDCR p15, 0, c1, c3, 1 514 #define MPIDR p15, 0, c0, c0, 5 515 #define MIDR p15, 0, c0, c0, 0 516 #define HVBAR p15, 4, c12, c0, 0 517 #define VBAR p15, 0, c12, c0, 0 518 #define MVBAR p15, 0, c12, c0, 1 519 #define NSACR p15, 0, c1, c1, 2 520 #define CPACR p15, 0, c1, c0, 2 521 #define DCCIMVAC p15, 0, c7, c14, 1 522 #define DCCMVAC p15, 0, c7, c10, 1 523 #define DCIMVAC p15, 0, c7, c6, 1 524 #define DCCISW p15, 0, c7, c14, 2 525 #define DCCSW p15, 0, c7, c10, 2 526 #define DCISW p15, 0, c7, c6, 2 527 #define CTR p15, 0, c0, c0, 1 528 #define CNTFRQ p15, 0, c14, c0, 0 529 #define ID_MMFR4 p15, 0, c0, c2, 6 530 #define ID_DFR0 p15, 0, c0, c1, 2 531 #define ID_DFR1 p15, 0, c0, c3, 5 532 #define ID_PFR0 p15, 0, c0, c1, 0 533 #define ID_PFR1 p15, 0, c0, c1, 1 534 #define MAIR0 p15, 0, c10, c2, 0 535 #define MAIR1 p15, 0, c10, c2, 1 536 #define TTBCR p15, 0, c2, c0, 2 537 #define TTBR0 p15, 0, c2, c0, 0 538 #define TTBR1 p15, 0, c2, c0, 1 539 #define TLBIALL p15, 0, c8, c7, 0 540 #define TLBIALLH p15, 4, c8, c7, 0 541 #define TLBIALLIS p15, 0, c8, c3, 0 542 #define TLBIMVA p15, 0, c8, c7, 1 543 #define TLBIMVAA p15, 0, c8, c7, 3 544 #define TLBIMVAAIS p15, 0, c8, c3, 3 545 #define TLBIMVAHIS p15, 4, c8, c3, 1 546 #define BPIALLIS p15, 0, c7, c1, 6 547 #define BPIALL p15, 0, c7, c5, 6 548 #define ICIALLU p15, 0, c7, c5, 0 549 #define HSCTLR p15, 4, c1, c0, 0 550 #define HCR p15, 4, c1, c1, 0 551 #define HCPTR p15, 4, c1, c1, 2 552 #define HSTR p15, 4, c1, c1, 3 553 #define CNTHCTL p15, 4, c14, c1, 0 554 #define CNTKCTL p15, 0, c14, c1, 0 555 #define VPIDR p15, 4, c0, c0, 0 556 #define VMPIDR p15, 4, c0, c0, 5 557 #define ISR p15, 0, c12, c1, 0 558 #define CLIDR p15, 1, c0, c0, 1 559 #define CSSELR p15, 2, c0, c0, 0 560 #define CCSIDR p15, 1, c0, c0, 0 561 #define HTCR p15, 4, c2, c0, 2 562 #define HMAIR0 p15, 4, c10, c2, 0 563 #define ATS1CPR p15, 0, c7, c8, 0 564 #define ATS1HR p15, 4, c7, c8, 0 565 #define DBGOSDLR p14, 0, c1, c3, 4 566 567 /* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */ 568 #define HDCR p15, 4, c1, c1, 1 569 #define PMCR p15, 0, c9, c12, 0 570 #define CNTHP_TVAL p15, 4, c14, c2, 0 571 #define CNTHP_CTL p15, 4, c14, c2, 1 572 573 /* AArch32 coproc registers for 32bit MMU descriptor support */ 574 #define PRRR p15, 0, c10, c2, 0 575 #define NMRR p15, 0, c10, c2, 1 576 #define DACR p15, 0, c3, c0, 0 577 578 /* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */ 579 #define ICC_IAR1 p15, 0, c12, c12, 0 580 #define ICC_IAR0 p15, 0, c12, c8, 0 581 #define ICC_EOIR1 p15, 0, c12, c12, 1 582 #define ICC_EOIR0 p15, 0, c12, c8, 1 583 #define ICC_HPPIR1 p15, 0, c12, c12, 2 584 #define ICC_HPPIR0 p15, 0, c12, c8, 2 585 #define ICC_BPR1 p15, 0, c12, c12, 3 586 #define ICC_BPR0 p15, 0, c12, c8, 3 587 #define ICC_DIR p15, 0, c12, c11, 1 588 #define ICC_PMR p15, 0, c4, c6, 0 589 #define ICC_RPR p15, 0, c12, c11, 3 590 #define ICC_CTLR p15, 0, c12, c12, 4 591 #define ICC_MCTLR p15, 6, c12, c12, 4 592 #define ICC_SRE p15, 0, c12, c12, 5 593 #define ICC_HSRE p15, 4, c12, c9, 5 594 #define ICC_MSRE p15, 6, c12, c12, 5 595 #define ICC_IGRPEN0 p15, 0, c12, c12, 6 596 #define ICC_IGRPEN1 p15, 0, c12, c12, 7 597 #define ICC_MGRPEN1 p15, 6, c12, c12, 7 598 599 /* 64 bit system register defines The format is: coproc, opt1, CRm */ 600 #define TTBR0_64 p15, 0, c2 601 #define TTBR1_64 p15, 1, c2 602 #define CNTVOFF_64 p15, 4, c14 603 #define VTTBR_64 p15, 6, c2 604 #define CNTPCT_64 p15, 0, c14 605 #define HTTBR_64 p15, 4, c2 606 #define CNTHP_CVAL_64 p15, 6, c14 607 #define PAR_64 p15, 0, c7 608 609 /* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */ 610 #define ICC_SGI1R_EL1_64 p15, 0, c12 611 #define ICC_ASGI1R_EL1_64 p15, 1, c12 612 #define ICC_SGI0R_EL1_64 p15, 2, c12 613 614 /******************************************************************************* 615 * Definitions of MAIR encodings for device and normal memory 616 ******************************************************************************/ 617 /* 618 * MAIR encodings for device memory attributes. 619 */ 620 #define MAIR_DEV_nGnRnE U(0x0) 621 #define MAIR_DEV_nGnRE U(0x4) 622 #define MAIR_DEV_nGRE U(0x8) 623 #define MAIR_DEV_GRE U(0xc) 624 625 /* 626 * MAIR encodings for normal memory attributes. 627 * 628 * Cache Policy 629 * WT: Write Through 630 * WB: Write Back 631 * NC: Non-Cacheable 632 * 633 * Transient Hint 634 * NTR: Non-Transient 635 * TR: Transient 636 * 637 * Allocation Policy 638 * RA: Read Allocate 639 * WA: Write Allocate 640 * RWA: Read and Write Allocate 641 * NA: No Allocation 642 */ 643 #define MAIR_NORM_WT_TR_WA U(0x1) 644 #define MAIR_NORM_WT_TR_RA U(0x2) 645 #define MAIR_NORM_WT_TR_RWA U(0x3) 646 #define MAIR_NORM_NC U(0x4) 647 #define MAIR_NORM_WB_TR_WA U(0x5) 648 #define MAIR_NORM_WB_TR_RA U(0x6) 649 #define MAIR_NORM_WB_TR_RWA U(0x7) 650 #define MAIR_NORM_WT_NTR_NA U(0x8) 651 #define MAIR_NORM_WT_NTR_WA U(0x9) 652 #define MAIR_NORM_WT_NTR_RA U(0xa) 653 #define MAIR_NORM_WT_NTR_RWA U(0xb) 654 #define MAIR_NORM_WB_NTR_NA U(0xc) 655 #define MAIR_NORM_WB_NTR_WA U(0xd) 656 #define MAIR_NORM_WB_NTR_RA U(0xe) 657 #define MAIR_NORM_WB_NTR_RWA U(0xf) 658 659 #define MAIR_NORM_OUTER_SHIFT U(4) 660 661 #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 662 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 663 664 /* PAR fields */ 665 #define PAR_F_SHIFT U(0) 666 #define PAR_F_MASK ULL(0x1) 667 #define PAR_ADDR_SHIFT U(12) 668 #define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */ 669 670 /******************************************************************************* 671 * Definitions for system register interface to AMU for FEAT_AMUv1 672 ******************************************************************************/ 673 #define AMCR p15, 0, c13, c2, 0 674 #define AMCFGR p15, 0, c13, c2, 1 675 #define AMCGCR p15, 0, c13, c2, 2 676 #define AMUSERENR p15, 0, c13, c2, 3 677 #define AMCNTENCLR0 p15, 0, c13, c2, 4 678 #define AMCNTENSET0 p15, 0, c13, c2, 5 679 #define AMCNTENCLR1 p15, 0, c13, c3, 0 680 #define AMCNTENSET1 p15, 0, c13, c3, 1 681 682 /* Activity Monitor Group 0 Event Counter Registers */ 683 #define AMEVCNTR00 p15, 0, c0 684 #define AMEVCNTR01 p15, 1, c0 685 #define AMEVCNTR02 p15, 2, c0 686 #define AMEVCNTR03 p15, 3, c0 687 688 /* Activity Monitor Group 0 Event Type Registers */ 689 #define AMEVTYPER00 p15, 0, c13, c6, 0 690 #define AMEVTYPER01 p15, 0, c13, c6, 1 691 #define AMEVTYPER02 p15, 0, c13, c6, 2 692 #define AMEVTYPER03 p15, 0, c13, c6, 3 693 694 /* Activity Monitor Group 1 Event Counter Registers */ 695 #define AMEVCNTR10 p15, 0, c4 696 #define AMEVCNTR11 p15, 1, c4 697 #define AMEVCNTR12 p15, 2, c4 698 #define AMEVCNTR13 p15, 3, c4 699 #define AMEVCNTR14 p15, 4, c4 700 #define AMEVCNTR15 p15, 5, c4 701 #define AMEVCNTR16 p15, 6, c4 702 #define AMEVCNTR17 p15, 7, c4 703 #define AMEVCNTR18 p15, 0, c5 704 #define AMEVCNTR19 p15, 1, c5 705 #define AMEVCNTR1A p15, 2, c5 706 #define AMEVCNTR1B p15, 3, c5 707 #define AMEVCNTR1C p15, 4, c5 708 #define AMEVCNTR1D p15, 5, c5 709 #define AMEVCNTR1E p15, 6, c5 710 #define AMEVCNTR1F p15, 7, c5 711 712 /* Activity Monitor Group 1 Event Type Registers */ 713 #define AMEVTYPER10 p15, 0, c13, c14, 0 714 #define AMEVTYPER11 p15, 0, c13, c14, 1 715 #define AMEVTYPER12 p15, 0, c13, c14, 2 716 #define AMEVTYPER13 p15, 0, c13, c14, 3 717 #define AMEVTYPER14 p15, 0, c13, c14, 4 718 #define AMEVTYPER15 p15, 0, c13, c14, 5 719 #define AMEVTYPER16 p15, 0, c13, c14, 6 720 #define AMEVTYPER17 p15, 0, c13, c14, 7 721 #define AMEVTYPER18 p15, 0, c13, c15, 0 722 #define AMEVTYPER19 p15, 0, c13, c15, 1 723 #define AMEVTYPER1A p15, 0, c13, c15, 2 724 #define AMEVTYPER1B p15, 0, c13, c15, 3 725 #define AMEVTYPER1C p15, 0, c13, c15, 4 726 #define AMEVTYPER1D p15, 0, c13, c15, 5 727 #define AMEVTYPER1E p15, 0, c13, c15, 6 728 #define AMEVTYPER1F p15, 0, c13, c15, 7 729 730 /* AMCR definitions */ 731 #define AMCR_CG1RZ_BIT (ULL(1) << 17) 732 733 /* AMCFGR definitions */ 734 #define AMCFGR_NCG_SHIFT U(28) 735 #define AMCFGR_NCG_MASK U(0xf) 736 #define AMCFGR_N_SHIFT U(0) 737 #define AMCFGR_N_MASK U(0xff) 738 739 /* AMCGCR definitions */ 740 #define AMCGCR_CG1NC_SHIFT U(8) 741 #define AMCGCR_CG1NC_MASK U(0xff) 742 743 /******************************************************************************* 744 * Definitions for DynamicIQ Shared Unit registers 745 ******************************************************************************/ 746 #define CLUSTERPWRDN p15, 0, c15, c3, 6 747 748 /* CLUSTERPWRDN register definitions */ 749 #define DSU_CLUSTER_PWR_OFF 0 750 #define DSU_CLUSTER_PWR_ON 1 751 #define DSU_CLUSTER_PWR_MASK U(1) 752 753 #endif /* ARCH_H */ 754