1f5478dedSAntonio Nino Diaz /* 2873d4241Sjohpow01 * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz #ifndef ARCH_H 8f5478dedSAntonio Nino Diaz #define ARCH_H 9f5478dedSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 11f5478dedSAntonio Nino Diaz 12f5478dedSAntonio Nino Diaz /******************************************************************************* 13f5478dedSAntonio Nino Diaz * MIDR bit definitions 14f5478dedSAntonio Nino Diaz ******************************************************************************/ 15f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(24) 17f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 19f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 20f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 21f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 22f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(4) 23f5478dedSAntonio Nino Diaz 24f5478dedSAntonio Nino Diaz /******************************************************************************* 25f5478dedSAntonio Nino Diaz * MPIDR macros 26f5478dedSAntonio Nino Diaz ******************************************************************************/ 27f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (U(1) << 24) 28f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 29f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 30f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 31f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK U(0xff) 32f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK U(0x00ffffff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 U(1) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 U(2) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 42f5478dedSAntonio Nino Diaz 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 44f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 46f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) U(0) 50f5478dedSAntonio Nino Diaz 51f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 52f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz 54f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK |\ 55f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\ 56f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\ 57f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 58f5478dedSAntonio Nino Diaz 59f5478dedSAntonio Nino Diaz /* 60f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 61f5478dedSAntonio Nino Diaz * indicate an error. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz /* 66f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 67f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 68f5478dedSAntonio Nino Diaz */ 69f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* Data Cache set/way op type defines */ 72f5478dedSAntonio Nino Diaz #define DC_OP_ISW U(0x0) 73f5478dedSAntonio Nino Diaz #define DC_OP_CISW U(0x1) 74bd393704SAmbroise Vincent #if ERRATA_A53_827319 75bd393704SAmbroise Vincent #define DC_OP_CSW DC_OP_CISW 76bd393704SAmbroise Vincent #else 77f5478dedSAntonio Nino Diaz #define DC_OP_CSW U(0x2) 78bd393704SAmbroise Vincent #endif 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 81f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 82f5478dedSAntonio Nino Diaz ******************************************************************************/ 83f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 84e1abd560SYann Gautier /* Counter Count Value Lower register */ 85e1abd560SYann Gautier #define CNTCVL_OFF U(0x008) 86e1abd560SYann Gautier /* Counter Count Value Upper register */ 87e1abd560SYann Gautier #define CNTCVU_OFF U(0x00C) 88f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 89f5478dedSAntonio Nino Diaz 90f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 91f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 92f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 93f5478dedSAntonio Nino Diaz 94f5478dedSAntonio Nino Diaz /******************************************************************************* 95f5478dedSAntonio Nino Diaz * System register bit definitions 96f5478dedSAntonio Nino Diaz ******************************************************************************/ 97f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 98f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 99f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 100f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 101f5478dedSAntonio Nino Diaz 102f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 103f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 104f5478dedSAntonio Nino Diaz 105*2031d616SManish V Badarkhe /* ID_DFR0_EL1 definitions */ 106*2031d616SManish V Badarkhe #define ID_DFR0_COPTRC_SHIFT U(12) 107*2031d616SManish V Badarkhe #define ID_DFR0_COPTRC_MASK U(0xf) 108*2031d616SManish V Badarkhe #define ID_DFR0_COPTRC_SUPPORTED U(1) 109*2031d616SManish V Badarkhe #define ID_DFR0_COPTRC_LENGTH U(4) 110*2031d616SManish V Badarkhe 1110063dd17SJavier Almansa Sobrino /* ID_DFR1_EL1 definitions */ 1120063dd17SJavier Almansa Sobrino #define ID_DFR1_MTPMU_SHIFT U(0) 1130063dd17SJavier Almansa Sobrino #define ID_DFR1_MTPMU_MASK U(0xf) 1140063dd17SJavier Almansa Sobrino #define ID_DFR1_MTPMU_SUPPORTED U(1) 1150063dd17SJavier Almansa Sobrino 1162559b2c8SAntonio Nino Diaz /* ID_MMFR4 definitions */ 1172559b2c8SAntonio Nino Diaz #define ID_MMFR4_CNP_SHIFT U(12) 1182559b2c8SAntonio Nino Diaz #define ID_MMFR4_CNP_LENGTH U(4) 1192559b2c8SAntonio Nino Diaz #define ID_MMFR4_CNP_MASK U(0xf) 1202559b2c8SAntonio Nino Diaz 1212559b2c8SAntonio Nino Diaz /* ID_PFR0 definitions */ 122f5478dedSAntonio Nino Diaz #define ID_PFR0_AMU_SHIFT U(20) 123f5478dedSAntonio Nino Diaz #define ID_PFR0_AMU_LENGTH U(4) 124f5478dedSAntonio Nino Diaz #define ID_PFR0_AMU_MASK U(0xf) 125873d4241Sjohpow01 #define ID_PFR0_AMU_NOT_SUPPORTED U(0x0) 126873d4241Sjohpow01 #define ID_PFR0_AMU_V1 U(0x1) 127873d4241Sjohpow01 #define ID_PFR0_AMU_V1P1 U(0x2) 128f5478dedSAntonio Nino Diaz 129f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_SHIFT U(24) 130f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_LENGTH U(4) 131f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_MASK U(0xf) 132f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT) 133f5478dedSAntonio Nino Diaz 134f5478dedSAntonio Nino Diaz /* ID_PFR1 definitions */ 135f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 136f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 137f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 138f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 13929a24134SAntonio Nino Diaz #define ID_PFR1_GENTIMER_SHIFT U(16) 14029a24134SAntonio Nino Diaz #define ID_PFR1_GENTIMER_MASK U(0xf) 141f5478dedSAntonio Nino Diaz #define ID_PFR1_GIC_SHIFT U(28) 142f5478dedSAntonio Nino Diaz #define ID_PFR1_GIC_MASK U(0xf) 1430063dd17SJavier Almansa Sobrino #define ID_PFR1_SEC_SHIFT U(4) 1440063dd17SJavier Almansa Sobrino #define ID_PFR1_SEC_MASK U(0xf) 1450063dd17SJavier Almansa Sobrino #define ID_PFR1_ELx_ENABLED U(1) 146f5478dedSAntonio Nino Diaz 147f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 148f5478dedSAntonio Nino Diaz #define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \ 149f5478dedSAntonio Nino Diaz (U(1) << 3)) 150f5478dedSAntonio Nino Diaz #if ARM_ARCH_MAJOR == 7 151f5478dedSAntonio Nino Diaz #define SCTLR_RES1 SCTLR_RES1_DEF 152f5478dedSAntonio Nino Diaz #else 153f5478dedSAntonio Nino Diaz #define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11)) 154f5478dedSAntonio Nino Diaz #endif 155f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (U(1) << 0) 156f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (U(1) << 1) 157f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (U(1) << 2) 158f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (U(1) << 5) 159f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (U(1) << 7) 160f5478dedSAntonio Nino Diaz #define SCTLR_Z_BIT (U(1) << 11) 161f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (U(1) << 12) 162f5478dedSAntonio Nino Diaz #define SCTLR_V_BIT (U(1) << 13) 163f5478dedSAntonio Nino Diaz #define SCTLR_RR_BIT (U(1) << 14) 164f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (U(1) << 16) 165f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (U(1) << 18) 166f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (U(1) << 19) 167f5478dedSAntonio Nino Diaz #define SCTLR_UWXN_BIT (U(1) << 20) 168f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (U(1) << 25) 169f5478dedSAntonio Nino Diaz #define SCTLR_TRE_BIT (U(1) << 28) 170f5478dedSAntonio Nino Diaz #define SCTLR_AFE_BIT (U(1) << 29) 171f5478dedSAntonio Nino Diaz #define SCTLR_TE_BIT (U(1) << 30) 172f5478dedSAntonio Nino Diaz #define SCTLR_DSSBS_BIT (U(1) << 31) 173f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \ 174f5478dedSAntonio Nino Diaz SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT) 175f5478dedSAntonio Nino Diaz 176f5478dedSAntonio Nino Diaz /* SDCR definitions */ 177f5478dedSAntonio Nino Diaz #define SDCR_SPD(x) ((x) << 14) 178f5478dedSAntonio Nino Diaz #define SDCR_SPD_LEGACY U(0x0) 179f5478dedSAntonio Nino Diaz #define SDCR_SPD_DISABLE U(0x2) 180f5478dedSAntonio Nino Diaz #define SDCR_SPD_ENABLE U(0x3) 181ed4fc6f0SAntonio Nino Diaz #define SDCR_SCCD_BIT (U(1) << 23) 182c3e8b0beSAlexei Fedorov #define SDCR_SPME_BIT (U(1) << 17) 183f5478dedSAntonio Nino Diaz #define SDCR_RESET_VAL U(0x0) 1840063dd17SJavier Almansa Sobrino #define SDCR_MTPME_BIT (U(1) << 28) 185f5478dedSAntonio Nino Diaz 186f5478dedSAntonio Nino Diaz /* HSCTLR definitions */ 187f5478dedSAntonio Nino Diaz #define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 188f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 189f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 4) | (U(1) << 3)) 190f5478dedSAntonio Nino Diaz 191f5478dedSAntonio Nino Diaz #define HSCTLR_M_BIT (U(1) << 0) 192f5478dedSAntonio Nino Diaz #define HSCTLR_A_BIT (U(1) << 1) 193f5478dedSAntonio Nino Diaz #define HSCTLR_C_BIT (U(1) << 2) 194f5478dedSAntonio Nino Diaz #define HSCTLR_CP15BEN_BIT (U(1) << 5) 195f5478dedSAntonio Nino Diaz #define HSCTLR_ITD_BIT (U(1) << 7) 196f5478dedSAntonio Nino Diaz #define HSCTLR_SED_BIT (U(1) << 8) 197f5478dedSAntonio Nino Diaz #define HSCTLR_I_BIT (U(1) << 12) 198f5478dedSAntonio Nino Diaz #define HSCTLR_WXN_BIT (U(1) << 19) 199f5478dedSAntonio Nino Diaz #define HSCTLR_EE_BIT (U(1) << 25) 200f5478dedSAntonio Nino Diaz #define HSCTLR_TE_BIT (U(1) << 30) 201f5478dedSAntonio Nino Diaz 202f5478dedSAntonio Nino Diaz /* CPACR definitions */ 203f5478dedSAntonio Nino Diaz #define CPACR_FPEN(x) ((x) << 20) 204d7b5f408SJimmy Brisson #define CPACR_FP_TRAP_PL0 UL(0x1) 205d7b5f408SJimmy Brisson #define CPACR_FP_TRAP_ALL UL(0x2) 206d7b5f408SJimmy Brisson #define CPACR_FP_TRAP_NONE UL(0x3) 207f5478dedSAntonio Nino Diaz 208f5478dedSAntonio Nino Diaz /* SCR definitions */ 209d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 210d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 211d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 212d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 213d7b5f408SJimmy Brisson #define SCR_SCD_BIT (UL(1) << 7) 214d7b5f408SJimmy Brisson #define SCR_NET_BIT (UL(1) << 6) 215d7b5f408SJimmy Brisson #define SCR_AW_BIT (UL(1) << 5) 216d7b5f408SJimmy Brisson #define SCR_FW_BIT (UL(1) << 4) 217d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 218d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 219d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 220d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 221f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK U(0x33ff) 222f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL U(0x0) 223f5478dedSAntonio Nino Diaz 224f5478dedSAntonio Nino Diaz #define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT) 225f5478dedSAntonio Nino Diaz 226f5478dedSAntonio Nino Diaz /* HCR definitions */ 227f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (U(1) << 27) 228f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (U(1) << 5) 229f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (U(1) << 4) 230f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (U(1) << 3) 231f5478dedSAntonio Nino Diaz #define HCR_RESET_VAL U(0x0) 232f5478dedSAntonio Nino Diaz 233f5478dedSAntonio Nino Diaz /* CNTHCTL definitions */ 234f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 235f5478dedSAntonio Nino Diaz #define PL1PCEN_BIT (U(1) << 1) 236f5478dedSAntonio Nino Diaz #define PL1PCTEN_BIT (U(1) << 0) 237f5478dedSAntonio Nino Diaz 238f5478dedSAntonio Nino Diaz /* CNTKCTL definitions */ 239f5478dedSAntonio Nino Diaz #define PL0PTEN_BIT (U(1) << 9) 240f5478dedSAntonio Nino Diaz #define PL0VTEN_BIT (U(1) << 8) 241f5478dedSAntonio Nino Diaz #define PL0PCTEN_BIT (U(1) << 0) 242f5478dedSAntonio Nino Diaz #define PL0VCTEN_BIT (U(1) << 1) 243f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 244f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 245f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 246f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 247f5478dedSAntonio Nino Diaz 248f5478dedSAntonio Nino Diaz /* HCPTR definitions */ 249f5478dedSAntonio Nino Diaz #define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff)) 250f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 251f5478dedSAntonio Nino Diaz #define TAM_BIT (U(1) << 30) 252f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 253f5478dedSAntonio Nino Diaz #define TCP11_BIT (U(1) << 11) 254f5478dedSAntonio Nino Diaz #define TCP10_BIT (U(1) << 10) 255f5478dedSAntonio Nino Diaz #define HCPTR_RESET_VAL HCPTR_RES1 256f5478dedSAntonio Nino Diaz 257f5478dedSAntonio Nino Diaz /* VTTBR defintions */ 258f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 259f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 260f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 261f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 262f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 263f5478dedSAntonio Nino Diaz 264f5478dedSAntonio Nino Diaz /* HDCR definitions */ 2650063dd17SJavier Almansa Sobrino #define HDCR_MTPME_BIT (U(1) << 28) 266c3e8b0beSAlexei Fedorov #define HDCR_HLP_BIT (U(1) << 26) 267c3e8b0beSAlexei Fedorov #define HDCR_HPME_BIT (U(1) << 7) 268f5478dedSAntonio Nino Diaz #define HDCR_RESET_VAL U(0x0) 269f5478dedSAntonio Nino Diaz 270f5478dedSAntonio Nino Diaz /* HSTR definitions */ 271f5478dedSAntonio Nino Diaz #define HSTR_RESET_VAL U(0x0) 272f5478dedSAntonio Nino Diaz 273f5478dedSAntonio Nino Diaz /* CNTHP_CTL definitions */ 274f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 275f5478dedSAntonio Nino Diaz 276f5478dedSAntonio Nino Diaz /* NSACR definitions */ 277f5478dedSAntonio Nino Diaz #define NSASEDIS_BIT (U(1) << 15) 278f5478dedSAntonio Nino Diaz #define NSTRCDIS_BIT (U(1) << 20) 279f5478dedSAntonio Nino Diaz #define NSACR_CP11_BIT (U(1) << 11) 280f5478dedSAntonio Nino Diaz #define NSACR_CP10_BIT (U(1) << 10) 281f5478dedSAntonio Nino Diaz #define NSACR_IMP_DEF_MASK (U(0x7) << 16) 282f5478dedSAntonio Nino Diaz #define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT) 283f5478dedSAntonio Nino Diaz #define NSACR_RESET_VAL U(0x0) 284f5478dedSAntonio Nino Diaz 285f5478dedSAntonio Nino Diaz /* CPACR definitions */ 286f5478dedSAntonio Nino Diaz #define ASEDIS_BIT (U(1) << 31) 287f5478dedSAntonio Nino Diaz #define TRCDIS_BIT (U(1) << 28) 288f5478dedSAntonio Nino Diaz #define CPACR_CP11_SHIFT U(22) 289f5478dedSAntonio Nino Diaz #define CPACR_CP10_SHIFT U(20) 290f5478dedSAntonio Nino Diaz #define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\ 291f5478dedSAntonio Nino Diaz (U(0x3) << CPACR_CP10_SHIFT)) 292f5478dedSAntonio Nino Diaz #define CPACR_RESET_VAL U(0x0) 293f5478dedSAntonio Nino Diaz 294f5478dedSAntonio Nino Diaz /* FPEXC definitions */ 295f5478dedSAntonio Nino Diaz #define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8)) 296f5478dedSAntonio Nino Diaz #define FPEXC_EN_BIT (U(1) << 30) 297f5478dedSAntonio Nino Diaz #define FPEXC_RESET_VAL FPEXC_RES1 298f5478dedSAntonio Nino Diaz 299f5478dedSAntonio Nino Diaz /* SPSR/CPSR definitions */ 300f5478dedSAntonio Nino Diaz #define SPSR_FIQ_BIT (U(1) << 0) 301f5478dedSAntonio Nino Diaz #define SPSR_IRQ_BIT (U(1) << 1) 302f5478dedSAntonio Nino Diaz #define SPSR_ABT_BIT (U(1) << 2) 303f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 304f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 305f5478dedSAntonio Nino Diaz 306f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 307f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 308f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0) 309f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(1) 310f5478dedSAntonio Nino Diaz 311f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 312f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 313f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0) 314f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(1) 315f5478dedSAntonio Nino Diaz 316f5478dedSAntonio Nino Diaz #define SPSR_MODE_SHIFT U(0) 317f5478dedSAntonio Nino Diaz #define SPSR_MODE_MASK U(0x7) 318f5478dedSAntonio Nino Diaz 319c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT BIT_32(23) 320c250cc3bSJohn Tsichritzis 321f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 322f5478dedSAntonio Nino Diaz (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT) 323f5478dedSAntonio Nino Diaz 324f5478dedSAntonio Nino Diaz #define CPSR_DIT_BIT (U(1) << 21) 325f5478dedSAntonio Nino Diaz /* 326f5478dedSAntonio Nino Diaz * TTBCR definitions 327f5478dedSAntonio Nino Diaz */ 328f5478dedSAntonio Nino Diaz #define TTBCR_EAE_BIT (U(1) << 31) 329f5478dedSAntonio Nino Diaz 330f5478dedSAntonio Nino Diaz #define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28) 331f5478dedSAntonio Nino Diaz #define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28) 332f5478dedSAntonio Nino Diaz #define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28) 333f5478dedSAntonio Nino Diaz 334f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_NC (U(0x0) << 26) 335f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26) 336f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_WT (U(0x2) << 26) 337f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26) 338f5478dedSAntonio Nino Diaz 339f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_NC (U(0x0) << 24) 340f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_WBA (U(0x1) << 24) 341f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_WT (U(0x2) << 24) 342f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24) 343f5478dedSAntonio Nino Diaz 344f5478dedSAntonio Nino Diaz #define TTBCR_EPD1_BIT (U(1) << 23) 345f5478dedSAntonio Nino Diaz #define TTBCR_A1_BIT (U(1) << 22) 346f5478dedSAntonio Nino Diaz 347f5478dedSAntonio Nino Diaz #define TTBCR_T1SZ_SHIFT U(16) 348f5478dedSAntonio Nino Diaz #define TTBCR_T1SZ_MASK U(0x7) 349f5478dedSAntonio Nino Diaz #define TTBCR_TxSZ_MIN U(0) 350f5478dedSAntonio Nino Diaz #define TTBCR_TxSZ_MAX U(7) 351f5478dedSAntonio Nino Diaz 352f5478dedSAntonio Nino Diaz #define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12) 353f5478dedSAntonio Nino Diaz #define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12) 354f5478dedSAntonio Nino Diaz #define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12) 355f5478dedSAntonio Nino Diaz 356f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_NC (U(0x0) << 10) 357f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10) 358f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_WT (U(0x2) << 10) 359f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10) 360f5478dedSAntonio Nino Diaz 361f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_NC (U(0x0) << 8) 362f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_WBA (U(0x1) << 8) 363f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_WT (U(0x2) << 8) 364f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8) 365f5478dedSAntonio Nino Diaz 366f5478dedSAntonio Nino Diaz #define TTBCR_EPD0_BIT (U(1) << 7) 367f5478dedSAntonio Nino Diaz #define TTBCR_T0SZ_SHIFT U(0) 368f5478dedSAntonio Nino Diaz #define TTBCR_T0SZ_MASK U(0x7) 369f5478dedSAntonio Nino Diaz 370f5478dedSAntonio Nino Diaz /* 371f5478dedSAntonio Nino Diaz * HTCR definitions 372f5478dedSAntonio Nino Diaz */ 373f5478dedSAntonio Nino Diaz #define HTCR_RES1 ((U(1) << 31) | (U(1) << 23)) 374f5478dedSAntonio Nino Diaz 375f5478dedSAntonio Nino Diaz #define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12) 376f5478dedSAntonio Nino Diaz #define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12) 377f5478dedSAntonio Nino Diaz #define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12) 378f5478dedSAntonio Nino Diaz 379f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_NC (U(0x0) << 10) 380f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_WBA (U(0x1) << 10) 381f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_WT (U(0x2) << 10) 382f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10) 383f5478dedSAntonio Nino Diaz 384f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_NC (U(0x0) << 8) 385f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_WBA (U(0x1) << 8) 386f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_WT (U(0x2) << 8) 387f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_WBNA (U(0x3) << 8) 388f5478dedSAntonio Nino Diaz 389f5478dedSAntonio Nino Diaz #define HTCR_T0SZ_SHIFT U(0) 390f5478dedSAntonio Nino Diaz #define HTCR_T0SZ_MASK U(0x7) 391f5478dedSAntonio Nino Diaz 392f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 393f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 394f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 395f5478dedSAntonio Nino Diaz 396f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 397f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0x1f) 398f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x10) 399f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x11) 400f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x12) 401f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x13) 402f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x16) 403f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x17) 404f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0x1a) 405f5478dedSAntonio Nino Diaz #define MODE32_und U(0x1b) 406f5478dedSAntonio Nino Diaz #define MODE32_sys U(0x1f) 407f5478dedSAntonio Nino Diaz 408f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 409f5478dedSAntonio Nino Diaz 410f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 4113443a702SJohn Powell ( \ 4123443a702SJohn Powell ( \ 4133443a702SJohn Powell (MODE_RW_32 << MODE_RW_SHIFT) | \ 4143443a702SJohn Powell (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 4153443a702SJohn Powell (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 4163443a702SJohn Powell (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 4173443a702SJohn Powell (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \ 4183443a702SJohn Powell ) & \ 4193443a702SJohn Powell (~(SPSR_SSBS_BIT)) \ 4203443a702SJohn Powell ) 421f5478dedSAntonio Nino Diaz 422f5478dedSAntonio Nino Diaz /* 423f5478dedSAntonio Nino Diaz * TTBR definitions 424f5478dedSAntonio Nino Diaz */ 425f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 426f5478dedSAntonio Nino Diaz 427f5478dedSAntonio Nino Diaz /* 428f5478dedSAntonio Nino Diaz * CTR definitions 429f5478dedSAntonio Nino Diaz */ 430f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 431f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 432f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 433f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 434f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 435f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_WIDTH U(4) 436f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK ((U(1) << 4) - U(1)) 437f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 438f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 439f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 440f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 441f5478dedSAntonio Nino Diaz 442f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 443f5478dedSAntonio Nino Diaz 444f5478dedSAntonio Nino Diaz /* PMCR definitions */ 445f5478dedSAntonio Nino Diaz #define PMCR_N_SHIFT U(11) 446f5478dedSAntonio Nino Diaz #define PMCR_N_MASK U(0x1f) 447f5478dedSAntonio Nino Diaz #define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT) 448c3e8b0beSAlexei Fedorov #define PMCR_LP_BIT (U(1) << 7) 449f5478dedSAntonio Nino Diaz #define PMCR_LC_BIT (U(1) << 6) 450f5478dedSAntonio Nino Diaz #define PMCR_DP_BIT (U(1) << 5) 451c3e8b0beSAlexei Fedorov #define PMCR_RESET_VAL U(0x0) 452f5478dedSAntonio Nino Diaz 453f5478dedSAntonio Nino Diaz /******************************************************************************* 454f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 455f5478dedSAntonio Nino Diaz * instructions. 456f5478dedSAntonio Nino Diaz ******************************************************************************/ 457f5478dedSAntonio Nino Diaz 458f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(0) 459f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK U(0xFFFFF000) 460f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 461f5478dedSAntonio Nino Diaz 462f5478dedSAntonio Nino Diaz /******************************************************************************* 463f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 464f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 465f5478dedSAntonio Nino Diaz ******************************************************************************/ 466f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 467f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 468f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 469f5478dedSAntonio Nino Diaz 470f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 471f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 472f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 473f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 474f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 475f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 476f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 477f5478dedSAntonio Nino Diaz 478f5478dedSAntonio Nino Diaz /******************************************************************************* 479f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 480f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 481f5478dedSAntonio Nino Diaz ******************************************************************************/ 482f5478dedSAntonio Nino Diaz /* Physical Count register. */ 483f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 484f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 485f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 486f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 487f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 488f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 489f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 490f5478dedSAntonio Nino Diaz 491f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 492f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT 0 493f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT 1 494f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT 2 495f5478dedSAntonio Nino Diaz 496f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 497f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 498f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 499f5478dedSAntonio Nino Diaz 500f5478dedSAntonio Nino Diaz /* MAIR macros */ 501f5478dedSAntonio Nino Diaz #define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3))) 502f5478dedSAntonio Nino Diaz #define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3))) 503f5478dedSAntonio Nino Diaz 504f5478dedSAntonio Nino Diaz /* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */ 505f5478dedSAntonio Nino Diaz #define SCR p15, 0, c1, c1, 0 506f5478dedSAntonio Nino Diaz #define SCTLR p15, 0, c1, c0, 0 507f5478dedSAntonio Nino Diaz #define ACTLR p15, 0, c1, c0, 1 508f5478dedSAntonio Nino Diaz #define SDCR p15, 0, c1, c3, 1 509f5478dedSAntonio Nino Diaz #define MPIDR p15, 0, c0, c0, 5 510f5478dedSAntonio Nino Diaz #define MIDR p15, 0, c0, c0, 0 511f5478dedSAntonio Nino Diaz #define HVBAR p15, 4, c12, c0, 0 512f5478dedSAntonio Nino Diaz #define VBAR p15, 0, c12, c0, 0 513f5478dedSAntonio Nino Diaz #define MVBAR p15, 0, c12, c0, 1 514f5478dedSAntonio Nino Diaz #define NSACR p15, 0, c1, c1, 2 515f5478dedSAntonio Nino Diaz #define CPACR p15, 0, c1, c0, 2 516f5478dedSAntonio Nino Diaz #define DCCIMVAC p15, 0, c7, c14, 1 517f5478dedSAntonio Nino Diaz #define DCCMVAC p15, 0, c7, c10, 1 518f5478dedSAntonio Nino Diaz #define DCIMVAC p15, 0, c7, c6, 1 519f5478dedSAntonio Nino Diaz #define DCCISW p15, 0, c7, c14, 2 520f5478dedSAntonio Nino Diaz #define DCCSW p15, 0, c7, c10, 2 521f5478dedSAntonio Nino Diaz #define DCISW p15, 0, c7, c6, 2 522f5478dedSAntonio Nino Diaz #define CTR p15, 0, c0, c0, 1 523f5478dedSAntonio Nino Diaz #define CNTFRQ p15, 0, c14, c0, 0 5242559b2c8SAntonio Nino Diaz #define ID_MMFR4 p15, 0, c0, c2, 6 525*2031d616SManish V Badarkhe #define ID_DFR0 p15, 0, c0, c1, 2 5260063dd17SJavier Almansa Sobrino #define ID_DFR1 p15, 0, c0, c3, 5 527f5478dedSAntonio Nino Diaz #define ID_PFR0 p15, 0, c0, c1, 0 528f5478dedSAntonio Nino Diaz #define ID_PFR1 p15, 0, c0, c1, 1 529f5478dedSAntonio Nino Diaz #define MAIR0 p15, 0, c10, c2, 0 530f5478dedSAntonio Nino Diaz #define MAIR1 p15, 0, c10, c2, 1 531f5478dedSAntonio Nino Diaz #define TTBCR p15, 0, c2, c0, 2 532f5478dedSAntonio Nino Diaz #define TTBR0 p15, 0, c2, c0, 0 533f5478dedSAntonio Nino Diaz #define TTBR1 p15, 0, c2, c0, 1 534f5478dedSAntonio Nino Diaz #define TLBIALL p15, 0, c8, c7, 0 535f5478dedSAntonio Nino Diaz #define TLBIALLH p15, 4, c8, c7, 0 536f5478dedSAntonio Nino Diaz #define TLBIALLIS p15, 0, c8, c3, 0 537f5478dedSAntonio Nino Diaz #define TLBIMVA p15, 0, c8, c7, 1 538f5478dedSAntonio Nino Diaz #define TLBIMVAA p15, 0, c8, c7, 3 539f5478dedSAntonio Nino Diaz #define TLBIMVAAIS p15, 0, c8, c3, 3 540f5478dedSAntonio Nino Diaz #define TLBIMVAHIS p15, 4, c8, c3, 1 541f5478dedSAntonio Nino Diaz #define BPIALLIS p15, 0, c7, c1, 6 542f5478dedSAntonio Nino Diaz #define BPIALL p15, 0, c7, c5, 6 543f5478dedSAntonio Nino Diaz #define ICIALLU p15, 0, c7, c5, 0 544f5478dedSAntonio Nino Diaz #define HSCTLR p15, 4, c1, c0, 0 545f5478dedSAntonio Nino Diaz #define HCR p15, 4, c1, c1, 0 546f5478dedSAntonio Nino Diaz #define HCPTR p15, 4, c1, c1, 2 547f5478dedSAntonio Nino Diaz #define HSTR p15, 4, c1, c1, 3 548f5478dedSAntonio Nino Diaz #define CNTHCTL p15, 4, c14, c1, 0 549f5478dedSAntonio Nino Diaz #define CNTKCTL p15, 0, c14, c1, 0 550f5478dedSAntonio Nino Diaz #define VPIDR p15, 4, c0, c0, 0 551f5478dedSAntonio Nino Diaz #define VMPIDR p15, 4, c0, c0, 5 552f5478dedSAntonio Nino Diaz #define ISR p15, 0, c12, c1, 0 553f5478dedSAntonio Nino Diaz #define CLIDR p15, 1, c0, c0, 1 554f5478dedSAntonio Nino Diaz #define CSSELR p15, 2, c0, c0, 0 555f5478dedSAntonio Nino Diaz #define CCSIDR p15, 1, c0, c0, 0 556f5478dedSAntonio Nino Diaz #define HTCR p15, 4, c2, c0, 2 557f5478dedSAntonio Nino Diaz #define HMAIR0 p15, 4, c10, c2, 0 558f5478dedSAntonio Nino Diaz #define ATS1CPR p15, 0, c7, c8, 0 559f5478dedSAntonio Nino Diaz #define ATS1HR p15, 4, c7, c8, 0 560f5478dedSAntonio Nino Diaz #define DBGOSDLR p14, 0, c1, c3, 4 561f5478dedSAntonio Nino Diaz 562f5478dedSAntonio Nino Diaz /* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */ 563f5478dedSAntonio Nino Diaz #define HDCR p15, 4, c1, c1, 1 564f5478dedSAntonio Nino Diaz #define PMCR p15, 0, c9, c12, 0 565f5478dedSAntonio Nino Diaz #define CNTHP_TVAL p15, 4, c14, c2, 0 566f5478dedSAntonio Nino Diaz #define CNTHP_CTL p15, 4, c14, c2, 1 567f5478dedSAntonio Nino Diaz 568f5478dedSAntonio Nino Diaz /* AArch32 coproc registers for 32bit MMU descriptor support */ 569f5478dedSAntonio Nino Diaz #define PRRR p15, 0, c10, c2, 0 570f5478dedSAntonio Nino Diaz #define NMRR p15, 0, c10, c2, 1 571f5478dedSAntonio Nino Diaz #define DACR p15, 0, c3, c0, 0 572f5478dedSAntonio Nino Diaz 573f5478dedSAntonio Nino Diaz /* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */ 574f5478dedSAntonio Nino Diaz #define ICC_IAR1 p15, 0, c12, c12, 0 575f5478dedSAntonio Nino Diaz #define ICC_IAR0 p15, 0, c12, c8, 0 576f5478dedSAntonio Nino Diaz #define ICC_EOIR1 p15, 0, c12, c12, 1 577f5478dedSAntonio Nino Diaz #define ICC_EOIR0 p15, 0, c12, c8, 1 578f5478dedSAntonio Nino Diaz #define ICC_HPPIR1 p15, 0, c12, c12, 2 579f5478dedSAntonio Nino Diaz #define ICC_HPPIR0 p15, 0, c12, c8, 2 580f5478dedSAntonio Nino Diaz #define ICC_BPR1 p15, 0, c12, c12, 3 581f5478dedSAntonio Nino Diaz #define ICC_BPR0 p15, 0, c12, c8, 3 582f5478dedSAntonio Nino Diaz #define ICC_DIR p15, 0, c12, c11, 1 583f5478dedSAntonio Nino Diaz #define ICC_PMR p15, 0, c4, c6, 0 584f5478dedSAntonio Nino Diaz #define ICC_RPR p15, 0, c12, c11, 3 585f5478dedSAntonio Nino Diaz #define ICC_CTLR p15, 0, c12, c12, 4 586f5478dedSAntonio Nino Diaz #define ICC_MCTLR p15, 6, c12, c12, 4 587f5478dedSAntonio Nino Diaz #define ICC_SRE p15, 0, c12, c12, 5 588f5478dedSAntonio Nino Diaz #define ICC_HSRE p15, 4, c12, c9, 5 589f5478dedSAntonio Nino Diaz #define ICC_MSRE p15, 6, c12, c12, 5 590f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0 p15, 0, c12, c12, 6 591f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1 p15, 0, c12, c12, 7 592f5478dedSAntonio Nino Diaz #define ICC_MGRPEN1 p15, 6, c12, c12, 7 593f5478dedSAntonio Nino Diaz 594f5478dedSAntonio Nino Diaz /* 64 bit system register defines The format is: coproc, opt1, CRm */ 595f5478dedSAntonio Nino Diaz #define TTBR0_64 p15, 0, c2 596f5478dedSAntonio Nino Diaz #define TTBR1_64 p15, 1, c2 597f5478dedSAntonio Nino Diaz #define CNTVOFF_64 p15, 4, c14 598f5478dedSAntonio Nino Diaz #define VTTBR_64 p15, 6, c2 599f5478dedSAntonio Nino Diaz #define CNTPCT_64 p15, 0, c14 600f5478dedSAntonio Nino Diaz #define HTTBR_64 p15, 4, c2 601f5478dedSAntonio Nino Diaz #define CNTHP_CVAL_64 p15, 6, c14 602f5478dedSAntonio Nino Diaz #define PAR_64 p15, 0, c7 603f5478dedSAntonio Nino Diaz 604f5478dedSAntonio Nino Diaz /* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */ 605f5478dedSAntonio Nino Diaz #define ICC_SGI1R_EL1_64 p15, 0, c12 606f5478dedSAntonio Nino Diaz #define ICC_ASGI1R_EL1_64 p15, 1, c12 607f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1_64 p15, 2, c12 608f5478dedSAntonio Nino Diaz 609f5478dedSAntonio Nino Diaz /******************************************************************************* 610f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 611f5478dedSAntonio Nino Diaz ******************************************************************************/ 612f5478dedSAntonio Nino Diaz /* 613f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 614f5478dedSAntonio Nino Diaz */ 615f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE U(0x0) 616f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE U(0x4) 617f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE U(0x8) 618f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE U(0xc) 619f5478dedSAntonio Nino Diaz 620f5478dedSAntonio Nino Diaz /* 621f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 622f5478dedSAntonio Nino Diaz * 623f5478dedSAntonio Nino Diaz * Cache Policy 624f5478dedSAntonio Nino Diaz * WT: Write Through 625f5478dedSAntonio Nino Diaz * WB: Write Back 626f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 627f5478dedSAntonio Nino Diaz * 628f5478dedSAntonio Nino Diaz * Transient Hint 629f5478dedSAntonio Nino Diaz * NTR: Non-Transient 630f5478dedSAntonio Nino Diaz * TR: Transient 631f5478dedSAntonio Nino Diaz * 632f5478dedSAntonio Nino Diaz * Allocation Policy 633f5478dedSAntonio Nino Diaz * RA: Read Allocate 634f5478dedSAntonio Nino Diaz * WA: Write Allocate 635f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 636f5478dedSAntonio Nino Diaz * NA: No Allocation 637f5478dedSAntonio Nino Diaz */ 638f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA U(0x1) 639f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA U(0x2) 640f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA U(0x3) 641f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC U(0x4) 642f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA U(0x5) 643f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA U(0x6) 644f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA U(0x7) 645f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA U(0x8) 646f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA U(0x9) 647f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA U(0xa) 648f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA U(0xb) 649f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA U(0xc) 650f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA U(0xd) 651f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA U(0xe) 652f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA U(0xf) 653f5478dedSAntonio Nino Diaz 654f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 655f5478dedSAntonio Nino Diaz 656f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 657f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 658f5478dedSAntonio Nino Diaz 659f5478dedSAntonio Nino Diaz /* PAR fields */ 660f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 661f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 662f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 663f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */ 664f5478dedSAntonio Nino Diaz 665f5478dedSAntonio Nino Diaz /******************************************************************************* 666873d4241Sjohpow01 * Definitions for system register interface to AMU for FEAT_AMUv1 667f5478dedSAntonio Nino Diaz ******************************************************************************/ 668f5478dedSAntonio Nino Diaz #define AMCR p15, 0, c13, c2, 0 669f5478dedSAntonio Nino Diaz #define AMCFGR p15, 0, c13, c2, 1 670f5478dedSAntonio Nino Diaz #define AMCGCR p15, 0, c13, c2, 2 671f5478dedSAntonio Nino Diaz #define AMUSERENR p15, 0, c13, c2, 3 672f5478dedSAntonio Nino Diaz #define AMCNTENCLR0 p15, 0, c13, c2, 4 673f5478dedSAntonio Nino Diaz #define AMCNTENSET0 p15, 0, c13, c2, 5 674f5478dedSAntonio Nino Diaz #define AMCNTENCLR1 p15, 0, c13, c3, 0 675f5478dedSAntonio Nino Diaz #define AMCNTENSET1 p15, 0, c13, c3, 1 676f5478dedSAntonio Nino Diaz 677f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 678f5478dedSAntonio Nino Diaz #define AMEVCNTR00 p15, 0, c0 679f5478dedSAntonio Nino Diaz #define AMEVCNTR01 p15, 1, c0 680f5478dedSAntonio Nino Diaz #define AMEVCNTR02 p15, 2, c0 681f5478dedSAntonio Nino Diaz #define AMEVCNTR03 p15, 3, c0 682f5478dedSAntonio Nino Diaz 683f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 684f5478dedSAntonio Nino Diaz #define AMEVTYPER00 p15, 0, c13, c6, 0 685f5478dedSAntonio Nino Diaz #define AMEVTYPER01 p15, 0, c13, c6, 1 686f5478dedSAntonio Nino Diaz #define AMEVTYPER02 p15, 0, c13, c6, 2 687f5478dedSAntonio Nino Diaz #define AMEVTYPER03 p15, 0, c13, c6, 3 688f5478dedSAntonio Nino Diaz 689f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 690f5478dedSAntonio Nino Diaz #define AMEVCNTR10 p15, 0, c4 691f5478dedSAntonio Nino Diaz #define AMEVCNTR11 p15, 1, c4 692f5478dedSAntonio Nino Diaz #define AMEVCNTR12 p15, 2, c4 693f5478dedSAntonio Nino Diaz #define AMEVCNTR13 p15, 3, c4 694f5478dedSAntonio Nino Diaz #define AMEVCNTR14 p15, 4, c4 695f5478dedSAntonio Nino Diaz #define AMEVCNTR15 p15, 5, c4 696f5478dedSAntonio Nino Diaz #define AMEVCNTR16 p15, 6, c4 697f5478dedSAntonio Nino Diaz #define AMEVCNTR17 p15, 7, c4 698f5478dedSAntonio Nino Diaz #define AMEVCNTR18 p15, 0, c5 699f5478dedSAntonio Nino Diaz #define AMEVCNTR19 p15, 1, c5 700f5478dedSAntonio Nino Diaz #define AMEVCNTR1A p15, 2, c5 701f5478dedSAntonio Nino Diaz #define AMEVCNTR1B p15, 3, c5 702f5478dedSAntonio Nino Diaz #define AMEVCNTR1C p15, 4, c5 703f5478dedSAntonio Nino Diaz #define AMEVCNTR1D p15, 5, c5 704f5478dedSAntonio Nino Diaz #define AMEVCNTR1E p15, 6, c5 705f5478dedSAntonio Nino Diaz #define AMEVCNTR1F p15, 7, c5 706f5478dedSAntonio Nino Diaz 707f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 708f5478dedSAntonio Nino Diaz #define AMEVTYPER10 p15, 0, c13, c14, 0 709f5478dedSAntonio Nino Diaz #define AMEVTYPER11 p15, 0, c13, c14, 1 710f5478dedSAntonio Nino Diaz #define AMEVTYPER12 p15, 0, c13, c14, 2 711f5478dedSAntonio Nino Diaz #define AMEVTYPER13 p15, 0, c13, c14, 3 712f5478dedSAntonio Nino Diaz #define AMEVTYPER14 p15, 0, c13, c14, 4 713f5478dedSAntonio Nino Diaz #define AMEVTYPER15 p15, 0, c13, c14, 5 714f5478dedSAntonio Nino Diaz #define AMEVTYPER16 p15, 0, c13, c14, 6 715f5478dedSAntonio Nino Diaz #define AMEVTYPER17 p15, 0, c13, c14, 7 716f5478dedSAntonio Nino Diaz #define AMEVTYPER18 p15, 0, c13, c15, 0 717f5478dedSAntonio Nino Diaz #define AMEVTYPER19 p15, 0, c13, c15, 1 718f5478dedSAntonio Nino Diaz #define AMEVTYPER1A p15, 0, c13, c15, 2 719f5478dedSAntonio Nino Diaz #define AMEVTYPER1B p15, 0, c13, c15, 3 720f5478dedSAntonio Nino Diaz #define AMEVTYPER1C p15, 0, c13, c15, 4 721f5478dedSAntonio Nino Diaz #define AMEVTYPER1D p15, 0, c13, c15, 5 722f5478dedSAntonio Nino Diaz #define AMEVTYPER1E p15, 0, c13, c15, 6 723f5478dedSAntonio Nino Diaz #define AMEVTYPER1F p15, 0, c13, c15, 7 724f5478dedSAntonio Nino Diaz 725873d4241Sjohpow01 /* AMCR definitions */ 726873d4241Sjohpow01 #define AMCR_CG1RZ_BIT (ULL(1) << 17) 727873d4241Sjohpow01 728f3ccf036SAlexei Fedorov /* AMCFGR definitions */ 729f3ccf036SAlexei Fedorov #define AMCFGR_NCG_SHIFT U(28) 730f3ccf036SAlexei Fedorov #define AMCFGR_NCG_MASK U(0xf) 731f3ccf036SAlexei Fedorov #define AMCFGR_N_SHIFT U(0) 732f3ccf036SAlexei Fedorov #define AMCFGR_N_MASK U(0xff) 733f3ccf036SAlexei Fedorov 734f3ccf036SAlexei Fedorov /* AMCGCR definitions */ 735f3ccf036SAlexei Fedorov #define AMCGCR_CG1NC_SHIFT U(8) 736f3ccf036SAlexei Fedorov #define AMCGCR_CG1NC_MASK U(0xff) 737f3ccf036SAlexei Fedorov 7389cf7f355SMadhukar Pappireddy /******************************************************************************* 7399cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 7409cf7f355SMadhukar Pappireddy ******************************************************************************/ 7419cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN p15, 0, c15, c3, 6 7429cf7f355SMadhukar Pappireddy 7439cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN register definitions */ 7449cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 7459cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 7469cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 7479cf7f355SMadhukar Pappireddy 748f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 749