1f5478dedSAntonio Nino Diaz /* 23443a702SJohn Powell * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved. 3f5478dedSAntonio Nino Diaz * 4f5478dedSAntonio Nino Diaz * SPDX-License-Identifier: BSD-3-Clause 5f5478dedSAntonio Nino Diaz */ 6f5478dedSAntonio Nino Diaz 7f5478dedSAntonio Nino Diaz #ifndef ARCH_H 8f5478dedSAntonio Nino Diaz #define ARCH_H 9f5478dedSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 11f5478dedSAntonio Nino Diaz 12f5478dedSAntonio Nino Diaz /******************************************************************************* 13f5478dedSAntonio Nino Diaz * MIDR bit definitions 14f5478dedSAntonio Nino Diaz ******************************************************************************/ 15f5478dedSAntonio Nino Diaz #define MIDR_IMPL_MASK U(0xff) 16f5478dedSAntonio Nino Diaz #define MIDR_IMPL_SHIFT U(24) 17f5478dedSAntonio Nino Diaz #define MIDR_VAR_SHIFT U(20) 18f5478dedSAntonio Nino Diaz #define MIDR_VAR_BITS U(4) 19f5478dedSAntonio Nino Diaz #define MIDR_REV_SHIFT U(0) 20f5478dedSAntonio Nino Diaz #define MIDR_REV_BITS U(4) 21f5478dedSAntonio Nino Diaz #define MIDR_PN_MASK U(0xfff) 22f5478dedSAntonio Nino Diaz #define MIDR_PN_SHIFT U(4) 23f5478dedSAntonio Nino Diaz 24f5478dedSAntonio Nino Diaz /******************************************************************************* 25f5478dedSAntonio Nino Diaz * MPIDR macros 26f5478dedSAntonio Nino Diaz ******************************************************************************/ 27f5478dedSAntonio Nino Diaz #define MPIDR_MT_MASK (U(1) << 24) 28f5478dedSAntonio Nino Diaz #define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK 29f5478dedSAntonio Nino Diaz #define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS) 30f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_BITS U(8) 31f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_MASK U(0xff) 32f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL_SHIFT U(3) 33f5478dedSAntonio Nino Diaz #define MPIDR_AFF0_SHIFT U(0) 34f5478dedSAntonio Nino Diaz #define MPIDR_AFF1_SHIFT U(8) 35f5478dedSAntonio Nino Diaz #define MPIDR_AFF2_SHIFT U(16) 36f5478dedSAntonio Nino Diaz #define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT 37f5478dedSAntonio Nino Diaz #define MPIDR_AFFINITY_MASK U(0x00ffffff) 38f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0 U(0) 39f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1 U(1) 40f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2 U(2) 41f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n 42f5478dedSAntonio Nino Diaz 43f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL0_VAL(mpidr) \ 44f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK) 45f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL1_VAL(mpidr) \ 46f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK) 47f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL2_VAL(mpidr) \ 48f5478dedSAntonio Nino Diaz (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK) 49f5478dedSAntonio Nino Diaz #define MPIDR_AFFLVL3_VAL(mpidr) U(0) 50f5478dedSAntonio Nino Diaz 51f5478dedSAntonio Nino Diaz #define MPIDR_AFF_ID(mpid, n) \ 52f5478dedSAntonio Nino Diaz (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK) 53f5478dedSAntonio Nino Diaz 54f5478dedSAntonio Nino Diaz #define MPID_MASK (MPIDR_MT_MASK |\ 55f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\ 56f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\ 57f5478dedSAntonio Nino Diaz (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT)) 58f5478dedSAntonio Nino Diaz 59f5478dedSAntonio Nino Diaz /* 60f5478dedSAntonio Nino Diaz * An invalid MPID. This value can be used by functions that return an MPID to 61f5478dedSAntonio Nino Diaz * indicate an error. 62f5478dedSAntonio Nino Diaz */ 63f5478dedSAntonio Nino Diaz #define INVALID_MPID U(0xFFFFFFFF) 64f5478dedSAntonio Nino Diaz 65f5478dedSAntonio Nino Diaz /* 66f5478dedSAntonio Nino Diaz * The MPIDR_MAX_AFFLVL count starts from 0. Take care to 67f5478dedSAntonio Nino Diaz * add one while using this macro to define array sizes. 68f5478dedSAntonio Nino Diaz */ 69f5478dedSAntonio Nino Diaz #define MPIDR_MAX_AFFLVL U(2) 70f5478dedSAntonio Nino Diaz 71f5478dedSAntonio Nino Diaz /* Data Cache set/way op type defines */ 72f5478dedSAntonio Nino Diaz #define DC_OP_ISW U(0x0) 73f5478dedSAntonio Nino Diaz #define DC_OP_CISW U(0x1) 74bd393704SAmbroise Vincent #if ERRATA_A53_827319 75bd393704SAmbroise Vincent #define DC_OP_CSW DC_OP_CISW 76bd393704SAmbroise Vincent #else 77f5478dedSAntonio Nino Diaz #define DC_OP_CSW U(0x2) 78bd393704SAmbroise Vincent #endif 79f5478dedSAntonio Nino Diaz 80f5478dedSAntonio Nino Diaz /******************************************************************************* 81f5478dedSAntonio Nino Diaz * Generic timer memory mapped registers & offsets 82f5478dedSAntonio Nino Diaz ******************************************************************************/ 83f5478dedSAntonio Nino Diaz #define CNTCR_OFF U(0x000) 84e1abd560SYann Gautier /* Counter Count Value Lower register */ 85e1abd560SYann Gautier #define CNTCVL_OFF U(0x008) 86e1abd560SYann Gautier /* Counter Count Value Upper register */ 87e1abd560SYann Gautier #define CNTCVU_OFF U(0x00C) 88f5478dedSAntonio Nino Diaz #define CNTFID_OFF U(0x020) 89f5478dedSAntonio Nino Diaz 90f5478dedSAntonio Nino Diaz #define CNTCR_EN (U(1) << 0) 91f5478dedSAntonio Nino Diaz #define CNTCR_HDBG (U(1) << 1) 92f5478dedSAntonio Nino Diaz #define CNTCR_FCREQ(x) ((x) << 8) 93f5478dedSAntonio Nino Diaz 94f5478dedSAntonio Nino Diaz /******************************************************************************* 95f5478dedSAntonio Nino Diaz * System register bit definitions 96f5478dedSAntonio Nino Diaz ******************************************************************************/ 97f5478dedSAntonio Nino Diaz /* CLIDR definitions */ 98f5478dedSAntonio Nino Diaz #define LOUIS_SHIFT U(21) 99f5478dedSAntonio Nino Diaz #define LOC_SHIFT U(24) 100f5478dedSAntonio Nino Diaz #define CLIDR_FIELD_WIDTH U(3) 101f5478dedSAntonio Nino Diaz 102f5478dedSAntonio Nino Diaz /* CSSELR definitions */ 103f5478dedSAntonio Nino Diaz #define LEVEL_SHIFT U(1) 104f5478dedSAntonio Nino Diaz 105*0063dd17SJavier Almansa Sobrino /* ID_DFR1_EL1 definitions */ 106*0063dd17SJavier Almansa Sobrino #define ID_DFR1_MTPMU_SHIFT U(0) 107*0063dd17SJavier Almansa Sobrino #define ID_DFR1_MTPMU_MASK U(0xf) 108*0063dd17SJavier Almansa Sobrino #define ID_DFR1_MTPMU_SUPPORTED U(1) 109*0063dd17SJavier Almansa Sobrino 1102559b2c8SAntonio Nino Diaz /* ID_MMFR4 definitions */ 1112559b2c8SAntonio Nino Diaz #define ID_MMFR4_CNP_SHIFT U(12) 1122559b2c8SAntonio Nino Diaz #define ID_MMFR4_CNP_LENGTH U(4) 1132559b2c8SAntonio Nino Diaz #define ID_MMFR4_CNP_MASK U(0xf) 1142559b2c8SAntonio Nino Diaz 1152559b2c8SAntonio Nino Diaz /* ID_PFR0 definitions */ 116f5478dedSAntonio Nino Diaz #define ID_PFR0_AMU_SHIFT U(20) 117f5478dedSAntonio Nino Diaz #define ID_PFR0_AMU_LENGTH U(4) 118f5478dedSAntonio Nino Diaz #define ID_PFR0_AMU_MASK U(0xf) 119f5478dedSAntonio Nino Diaz 120f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_SHIFT U(24) 121f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_LENGTH U(4) 122f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_MASK U(0xf) 123f5478dedSAntonio Nino Diaz #define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT) 124f5478dedSAntonio Nino Diaz 125f5478dedSAntonio Nino Diaz /* ID_PFR1 definitions */ 126f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_SHIFT U(12) 127f5478dedSAntonio Nino Diaz #define ID_PFR1_VIRTEXT_MASK U(0xf) 128f5478dedSAntonio Nino Diaz #define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \ 129f5478dedSAntonio Nino Diaz & ID_PFR1_VIRTEXT_MASK) 13029a24134SAntonio Nino Diaz #define ID_PFR1_GENTIMER_SHIFT U(16) 13129a24134SAntonio Nino Diaz #define ID_PFR1_GENTIMER_MASK U(0xf) 132f5478dedSAntonio Nino Diaz #define ID_PFR1_GIC_SHIFT U(28) 133f5478dedSAntonio Nino Diaz #define ID_PFR1_GIC_MASK U(0xf) 134*0063dd17SJavier Almansa Sobrino #define ID_PFR1_SEC_SHIFT U(4) 135*0063dd17SJavier Almansa Sobrino #define ID_PFR1_SEC_MASK U(0xf) 136*0063dd17SJavier Almansa Sobrino #define ID_PFR1_ELx_ENABLED U(1) 137f5478dedSAntonio Nino Diaz 138f5478dedSAntonio Nino Diaz /* SCTLR definitions */ 139f5478dedSAntonio Nino Diaz #define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \ 140f5478dedSAntonio Nino Diaz (U(1) << 3)) 141f5478dedSAntonio Nino Diaz #if ARM_ARCH_MAJOR == 7 142f5478dedSAntonio Nino Diaz #define SCTLR_RES1 SCTLR_RES1_DEF 143f5478dedSAntonio Nino Diaz #else 144f5478dedSAntonio Nino Diaz #define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11)) 145f5478dedSAntonio Nino Diaz #endif 146f5478dedSAntonio Nino Diaz #define SCTLR_M_BIT (U(1) << 0) 147f5478dedSAntonio Nino Diaz #define SCTLR_A_BIT (U(1) << 1) 148f5478dedSAntonio Nino Diaz #define SCTLR_C_BIT (U(1) << 2) 149f5478dedSAntonio Nino Diaz #define SCTLR_CP15BEN_BIT (U(1) << 5) 150f5478dedSAntonio Nino Diaz #define SCTLR_ITD_BIT (U(1) << 7) 151f5478dedSAntonio Nino Diaz #define SCTLR_Z_BIT (U(1) << 11) 152f5478dedSAntonio Nino Diaz #define SCTLR_I_BIT (U(1) << 12) 153f5478dedSAntonio Nino Diaz #define SCTLR_V_BIT (U(1) << 13) 154f5478dedSAntonio Nino Diaz #define SCTLR_RR_BIT (U(1) << 14) 155f5478dedSAntonio Nino Diaz #define SCTLR_NTWI_BIT (U(1) << 16) 156f5478dedSAntonio Nino Diaz #define SCTLR_NTWE_BIT (U(1) << 18) 157f5478dedSAntonio Nino Diaz #define SCTLR_WXN_BIT (U(1) << 19) 158f5478dedSAntonio Nino Diaz #define SCTLR_UWXN_BIT (U(1) << 20) 159f5478dedSAntonio Nino Diaz #define SCTLR_EE_BIT (U(1) << 25) 160f5478dedSAntonio Nino Diaz #define SCTLR_TRE_BIT (U(1) << 28) 161f5478dedSAntonio Nino Diaz #define SCTLR_AFE_BIT (U(1) << 29) 162f5478dedSAntonio Nino Diaz #define SCTLR_TE_BIT (U(1) << 30) 163f5478dedSAntonio Nino Diaz #define SCTLR_DSSBS_BIT (U(1) << 31) 164f5478dedSAntonio Nino Diaz #define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \ 165f5478dedSAntonio Nino Diaz SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT) 166f5478dedSAntonio Nino Diaz 167f5478dedSAntonio Nino Diaz /* SDCR definitions */ 168f5478dedSAntonio Nino Diaz #define SDCR_SPD(x) ((x) << 14) 169f5478dedSAntonio Nino Diaz #define SDCR_SPD_LEGACY U(0x0) 170f5478dedSAntonio Nino Diaz #define SDCR_SPD_DISABLE U(0x2) 171f5478dedSAntonio Nino Diaz #define SDCR_SPD_ENABLE U(0x3) 172ed4fc6f0SAntonio Nino Diaz #define SDCR_SCCD_BIT (U(1) << 23) 173c3e8b0beSAlexei Fedorov #define SDCR_SPME_BIT (U(1) << 17) 174f5478dedSAntonio Nino Diaz #define SDCR_RESET_VAL U(0x0) 175*0063dd17SJavier Almansa Sobrino #define SDCR_MTPME_BIT (U(1) << 28) 176f5478dedSAntonio Nino Diaz 177f5478dedSAntonio Nino Diaz /* HSCTLR definitions */ 178f5478dedSAntonio Nino Diaz #define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 179f5478dedSAntonio Nino Diaz (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 180f5478dedSAntonio Nino Diaz (U(1) << 11) | (U(1) << 4) | (U(1) << 3)) 181f5478dedSAntonio Nino Diaz 182f5478dedSAntonio Nino Diaz #define HSCTLR_M_BIT (U(1) << 0) 183f5478dedSAntonio Nino Diaz #define HSCTLR_A_BIT (U(1) << 1) 184f5478dedSAntonio Nino Diaz #define HSCTLR_C_BIT (U(1) << 2) 185f5478dedSAntonio Nino Diaz #define HSCTLR_CP15BEN_BIT (U(1) << 5) 186f5478dedSAntonio Nino Diaz #define HSCTLR_ITD_BIT (U(1) << 7) 187f5478dedSAntonio Nino Diaz #define HSCTLR_SED_BIT (U(1) << 8) 188f5478dedSAntonio Nino Diaz #define HSCTLR_I_BIT (U(1) << 12) 189f5478dedSAntonio Nino Diaz #define HSCTLR_WXN_BIT (U(1) << 19) 190f5478dedSAntonio Nino Diaz #define HSCTLR_EE_BIT (U(1) << 25) 191f5478dedSAntonio Nino Diaz #define HSCTLR_TE_BIT (U(1) << 30) 192f5478dedSAntonio Nino Diaz 193f5478dedSAntonio Nino Diaz /* CPACR definitions */ 194f5478dedSAntonio Nino Diaz #define CPACR_FPEN(x) ((x) << 20) 195d7b5f408SJimmy Brisson #define CPACR_FP_TRAP_PL0 UL(0x1) 196d7b5f408SJimmy Brisson #define CPACR_FP_TRAP_ALL UL(0x2) 197d7b5f408SJimmy Brisson #define CPACR_FP_TRAP_NONE UL(0x3) 198f5478dedSAntonio Nino Diaz 199f5478dedSAntonio Nino Diaz /* SCR definitions */ 200d7b5f408SJimmy Brisson #define SCR_TWE_BIT (UL(1) << 13) 201d7b5f408SJimmy Brisson #define SCR_TWI_BIT (UL(1) << 12) 202d7b5f408SJimmy Brisson #define SCR_SIF_BIT (UL(1) << 9) 203d7b5f408SJimmy Brisson #define SCR_HCE_BIT (UL(1) << 8) 204d7b5f408SJimmy Brisson #define SCR_SCD_BIT (UL(1) << 7) 205d7b5f408SJimmy Brisson #define SCR_NET_BIT (UL(1) << 6) 206d7b5f408SJimmy Brisson #define SCR_AW_BIT (UL(1) << 5) 207d7b5f408SJimmy Brisson #define SCR_FW_BIT (UL(1) << 4) 208d7b5f408SJimmy Brisson #define SCR_EA_BIT (UL(1) << 3) 209d7b5f408SJimmy Brisson #define SCR_FIQ_BIT (UL(1) << 2) 210d7b5f408SJimmy Brisson #define SCR_IRQ_BIT (UL(1) << 1) 211d7b5f408SJimmy Brisson #define SCR_NS_BIT (UL(1) << 0) 212f5478dedSAntonio Nino Diaz #define SCR_VALID_BIT_MASK U(0x33ff) 213f5478dedSAntonio Nino Diaz #define SCR_RESET_VAL U(0x0) 214f5478dedSAntonio Nino Diaz 215f5478dedSAntonio Nino Diaz #define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT) 216f5478dedSAntonio Nino Diaz 217f5478dedSAntonio Nino Diaz /* HCR definitions */ 218f5478dedSAntonio Nino Diaz #define HCR_TGE_BIT (U(1) << 27) 219f5478dedSAntonio Nino Diaz #define HCR_AMO_BIT (U(1) << 5) 220f5478dedSAntonio Nino Diaz #define HCR_IMO_BIT (U(1) << 4) 221f5478dedSAntonio Nino Diaz #define HCR_FMO_BIT (U(1) << 3) 222f5478dedSAntonio Nino Diaz #define HCR_RESET_VAL U(0x0) 223f5478dedSAntonio Nino Diaz 224f5478dedSAntonio Nino Diaz /* CNTHCTL definitions */ 225f5478dedSAntonio Nino Diaz #define CNTHCTL_RESET_VAL U(0x0) 226f5478dedSAntonio Nino Diaz #define PL1PCEN_BIT (U(1) << 1) 227f5478dedSAntonio Nino Diaz #define PL1PCTEN_BIT (U(1) << 0) 228f5478dedSAntonio Nino Diaz 229f5478dedSAntonio Nino Diaz /* CNTKCTL definitions */ 230f5478dedSAntonio Nino Diaz #define PL0PTEN_BIT (U(1) << 9) 231f5478dedSAntonio Nino Diaz #define PL0VTEN_BIT (U(1) << 8) 232f5478dedSAntonio Nino Diaz #define PL0PCTEN_BIT (U(1) << 0) 233f5478dedSAntonio Nino Diaz #define PL0VCTEN_BIT (U(1) << 1) 234f5478dedSAntonio Nino Diaz #define EVNTEN_BIT (U(1) << 2) 235f5478dedSAntonio Nino Diaz #define EVNTDIR_BIT (U(1) << 3) 236f5478dedSAntonio Nino Diaz #define EVNTI_SHIFT U(4) 237f5478dedSAntonio Nino Diaz #define EVNTI_MASK U(0xf) 238f5478dedSAntonio Nino Diaz 239f5478dedSAntonio Nino Diaz /* HCPTR definitions */ 240f5478dedSAntonio Nino Diaz #define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff)) 241f5478dedSAntonio Nino Diaz #define TCPAC_BIT (U(1) << 31) 242f5478dedSAntonio Nino Diaz #define TAM_BIT (U(1) << 30) 243f5478dedSAntonio Nino Diaz #define TTA_BIT (U(1) << 20) 244f5478dedSAntonio Nino Diaz #define TCP11_BIT (U(1) << 11) 245f5478dedSAntonio Nino Diaz #define TCP10_BIT (U(1) << 10) 246f5478dedSAntonio Nino Diaz #define HCPTR_RESET_VAL HCPTR_RES1 247f5478dedSAntonio Nino Diaz 248f5478dedSAntonio Nino Diaz /* VTTBR defintions */ 249f5478dedSAntonio Nino Diaz #define VTTBR_RESET_VAL ULL(0x0) 250f5478dedSAntonio Nino Diaz #define VTTBR_VMID_MASK ULL(0xff) 251f5478dedSAntonio Nino Diaz #define VTTBR_VMID_SHIFT U(48) 252f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_MASK ULL(0xffffffffffff) 253f5478dedSAntonio Nino Diaz #define VTTBR_BADDR_SHIFT U(0) 254f5478dedSAntonio Nino Diaz 255f5478dedSAntonio Nino Diaz /* HDCR definitions */ 256*0063dd17SJavier Almansa Sobrino #define HDCR_MTPME_BIT (U(1) << 28) 257c3e8b0beSAlexei Fedorov #define HDCR_HLP_BIT (U(1) << 26) 258c3e8b0beSAlexei Fedorov #define HDCR_HPME_BIT (U(1) << 7) 259f5478dedSAntonio Nino Diaz #define HDCR_RESET_VAL U(0x0) 260f5478dedSAntonio Nino Diaz 261f5478dedSAntonio Nino Diaz /* HSTR definitions */ 262f5478dedSAntonio Nino Diaz #define HSTR_RESET_VAL U(0x0) 263f5478dedSAntonio Nino Diaz 264f5478dedSAntonio Nino Diaz /* CNTHP_CTL definitions */ 265f5478dedSAntonio Nino Diaz #define CNTHP_CTL_RESET_VAL U(0x0) 266f5478dedSAntonio Nino Diaz 267f5478dedSAntonio Nino Diaz /* NSACR definitions */ 268f5478dedSAntonio Nino Diaz #define NSASEDIS_BIT (U(1) << 15) 269f5478dedSAntonio Nino Diaz #define NSTRCDIS_BIT (U(1) << 20) 270f5478dedSAntonio Nino Diaz #define NSACR_CP11_BIT (U(1) << 11) 271f5478dedSAntonio Nino Diaz #define NSACR_CP10_BIT (U(1) << 10) 272f5478dedSAntonio Nino Diaz #define NSACR_IMP_DEF_MASK (U(0x7) << 16) 273f5478dedSAntonio Nino Diaz #define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT) 274f5478dedSAntonio Nino Diaz #define NSACR_RESET_VAL U(0x0) 275f5478dedSAntonio Nino Diaz 276f5478dedSAntonio Nino Diaz /* CPACR definitions */ 277f5478dedSAntonio Nino Diaz #define ASEDIS_BIT (U(1) << 31) 278f5478dedSAntonio Nino Diaz #define TRCDIS_BIT (U(1) << 28) 279f5478dedSAntonio Nino Diaz #define CPACR_CP11_SHIFT U(22) 280f5478dedSAntonio Nino Diaz #define CPACR_CP10_SHIFT U(20) 281f5478dedSAntonio Nino Diaz #define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\ 282f5478dedSAntonio Nino Diaz (U(0x3) << CPACR_CP10_SHIFT)) 283f5478dedSAntonio Nino Diaz #define CPACR_RESET_VAL U(0x0) 284f5478dedSAntonio Nino Diaz 285f5478dedSAntonio Nino Diaz /* FPEXC definitions */ 286f5478dedSAntonio Nino Diaz #define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8)) 287f5478dedSAntonio Nino Diaz #define FPEXC_EN_BIT (U(1) << 30) 288f5478dedSAntonio Nino Diaz #define FPEXC_RESET_VAL FPEXC_RES1 289f5478dedSAntonio Nino Diaz 290f5478dedSAntonio Nino Diaz /* SPSR/CPSR definitions */ 291f5478dedSAntonio Nino Diaz #define SPSR_FIQ_BIT (U(1) << 0) 292f5478dedSAntonio Nino Diaz #define SPSR_IRQ_BIT (U(1) << 1) 293f5478dedSAntonio Nino Diaz #define SPSR_ABT_BIT (U(1) << 2) 294f5478dedSAntonio Nino Diaz #define SPSR_AIF_SHIFT U(6) 295f5478dedSAntonio Nino Diaz #define SPSR_AIF_MASK U(0x7) 296f5478dedSAntonio Nino Diaz 297f5478dedSAntonio Nino Diaz #define SPSR_E_SHIFT U(9) 298f5478dedSAntonio Nino Diaz #define SPSR_E_MASK U(0x1) 299f5478dedSAntonio Nino Diaz #define SPSR_E_LITTLE U(0) 300f5478dedSAntonio Nino Diaz #define SPSR_E_BIG U(1) 301f5478dedSAntonio Nino Diaz 302f5478dedSAntonio Nino Diaz #define SPSR_T_SHIFT U(5) 303f5478dedSAntonio Nino Diaz #define SPSR_T_MASK U(0x1) 304f5478dedSAntonio Nino Diaz #define SPSR_T_ARM U(0) 305f5478dedSAntonio Nino Diaz #define SPSR_T_THUMB U(1) 306f5478dedSAntonio Nino Diaz 307f5478dedSAntonio Nino Diaz #define SPSR_MODE_SHIFT U(0) 308f5478dedSAntonio Nino Diaz #define SPSR_MODE_MASK U(0x7) 309f5478dedSAntonio Nino Diaz 310c250cc3bSJohn Tsichritzis #define SPSR_SSBS_BIT BIT_32(23) 311c250cc3bSJohn Tsichritzis 312f5478dedSAntonio Nino Diaz #define DISABLE_ALL_EXCEPTIONS \ 313f5478dedSAntonio Nino Diaz (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT) 314f5478dedSAntonio Nino Diaz 315f5478dedSAntonio Nino Diaz #define CPSR_DIT_BIT (U(1) << 21) 316f5478dedSAntonio Nino Diaz /* 317f5478dedSAntonio Nino Diaz * TTBCR definitions 318f5478dedSAntonio Nino Diaz */ 319f5478dedSAntonio Nino Diaz #define TTBCR_EAE_BIT (U(1) << 31) 320f5478dedSAntonio Nino Diaz 321f5478dedSAntonio Nino Diaz #define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28) 322f5478dedSAntonio Nino Diaz #define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28) 323f5478dedSAntonio Nino Diaz #define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28) 324f5478dedSAntonio Nino Diaz 325f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_NC (U(0x0) << 26) 326f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26) 327f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_WT (U(0x2) << 26) 328f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26) 329f5478dedSAntonio Nino Diaz 330f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_NC (U(0x0) << 24) 331f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_WBA (U(0x1) << 24) 332f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_WT (U(0x2) << 24) 333f5478dedSAntonio Nino Diaz #define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24) 334f5478dedSAntonio Nino Diaz 335f5478dedSAntonio Nino Diaz #define TTBCR_EPD1_BIT (U(1) << 23) 336f5478dedSAntonio Nino Diaz #define TTBCR_A1_BIT (U(1) << 22) 337f5478dedSAntonio Nino Diaz 338f5478dedSAntonio Nino Diaz #define TTBCR_T1SZ_SHIFT U(16) 339f5478dedSAntonio Nino Diaz #define TTBCR_T1SZ_MASK U(0x7) 340f5478dedSAntonio Nino Diaz #define TTBCR_TxSZ_MIN U(0) 341f5478dedSAntonio Nino Diaz #define TTBCR_TxSZ_MAX U(7) 342f5478dedSAntonio Nino Diaz 343f5478dedSAntonio Nino Diaz #define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12) 344f5478dedSAntonio Nino Diaz #define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12) 345f5478dedSAntonio Nino Diaz #define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12) 346f5478dedSAntonio Nino Diaz 347f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_NC (U(0x0) << 10) 348f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10) 349f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_WT (U(0x2) << 10) 350f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10) 351f5478dedSAntonio Nino Diaz 352f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_NC (U(0x0) << 8) 353f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_WBA (U(0x1) << 8) 354f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_WT (U(0x2) << 8) 355f5478dedSAntonio Nino Diaz #define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8) 356f5478dedSAntonio Nino Diaz 357f5478dedSAntonio Nino Diaz #define TTBCR_EPD0_BIT (U(1) << 7) 358f5478dedSAntonio Nino Diaz #define TTBCR_T0SZ_SHIFT U(0) 359f5478dedSAntonio Nino Diaz #define TTBCR_T0SZ_MASK U(0x7) 360f5478dedSAntonio Nino Diaz 361f5478dedSAntonio Nino Diaz /* 362f5478dedSAntonio Nino Diaz * HTCR definitions 363f5478dedSAntonio Nino Diaz */ 364f5478dedSAntonio Nino Diaz #define HTCR_RES1 ((U(1) << 31) | (U(1) << 23)) 365f5478dedSAntonio Nino Diaz 366f5478dedSAntonio Nino Diaz #define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12) 367f5478dedSAntonio Nino Diaz #define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12) 368f5478dedSAntonio Nino Diaz #define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12) 369f5478dedSAntonio Nino Diaz 370f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_NC (U(0x0) << 10) 371f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_WBA (U(0x1) << 10) 372f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_WT (U(0x2) << 10) 373f5478dedSAntonio Nino Diaz #define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10) 374f5478dedSAntonio Nino Diaz 375f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_NC (U(0x0) << 8) 376f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_WBA (U(0x1) << 8) 377f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_WT (U(0x2) << 8) 378f5478dedSAntonio Nino Diaz #define HTCR_RGN0_INNER_WBNA (U(0x3) << 8) 379f5478dedSAntonio Nino Diaz 380f5478dedSAntonio Nino Diaz #define HTCR_T0SZ_SHIFT U(0) 381f5478dedSAntonio Nino Diaz #define HTCR_T0SZ_MASK U(0x7) 382f5478dedSAntonio Nino Diaz 383f5478dedSAntonio Nino Diaz #define MODE_RW_SHIFT U(0x4) 384f5478dedSAntonio Nino Diaz #define MODE_RW_MASK U(0x1) 385f5478dedSAntonio Nino Diaz #define MODE_RW_32 U(0x1) 386f5478dedSAntonio Nino Diaz 387f5478dedSAntonio Nino Diaz #define MODE32_SHIFT U(0) 388f5478dedSAntonio Nino Diaz #define MODE32_MASK U(0x1f) 389f5478dedSAntonio Nino Diaz #define MODE32_usr U(0x10) 390f5478dedSAntonio Nino Diaz #define MODE32_fiq U(0x11) 391f5478dedSAntonio Nino Diaz #define MODE32_irq U(0x12) 392f5478dedSAntonio Nino Diaz #define MODE32_svc U(0x13) 393f5478dedSAntonio Nino Diaz #define MODE32_mon U(0x16) 394f5478dedSAntonio Nino Diaz #define MODE32_abt U(0x17) 395f5478dedSAntonio Nino Diaz #define MODE32_hyp U(0x1a) 396f5478dedSAntonio Nino Diaz #define MODE32_und U(0x1b) 397f5478dedSAntonio Nino Diaz #define MODE32_sys U(0x1f) 398f5478dedSAntonio Nino Diaz 399f5478dedSAntonio Nino Diaz #define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK) 400f5478dedSAntonio Nino Diaz 401f5478dedSAntonio Nino Diaz #define SPSR_MODE32(mode, isa, endian, aif) \ 4023443a702SJohn Powell ( \ 4033443a702SJohn Powell ( \ 4043443a702SJohn Powell (MODE_RW_32 << MODE_RW_SHIFT) | \ 4053443a702SJohn Powell (((mode) & MODE32_MASK) << MODE32_SHIFT) | \ 4063443a702SJohn Powell (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \ 4073443a702SJohn Powell (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \ 4083443a702SJohn Powell (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \ 4093443a702SJohn Powell ) & \ 4103443a702SJohn Powell (~(SPSR_SSBS_BIT)) \ 4113443a702SJohn Powell ) 412f5478dedSAntonio Nino Diaz 413f5478dedSAntonio Nino Diaz /* 414f5478dedSAntonio Nino Diaz * TTBR definitions 415f5478dedSAntonio Nino Diaz */ 416f5478dedSAntonio Nino Diaz #define TTBR_CNP_BIT ULL(0x1) 417f5478dedSAntonio Nino Diaz 418f5478dedSAntonio Nino Diaz /* 419f5478dedSAntonio Nino Diaz * CTR definitions 420f5478dedSAntonio Nino Diaz */ 421f5478dedSAntonio Nino Diaz #define CTR_CWG_SHIFT U(24) 422f5478dedSAntonio Nino Diaz #define CTR_CWG_MASK U(0xf) 423f5478dedSAntonio Nino Diaz #define CTR_ERG_SHIFT U(20) 424f5478dedSAntonio Nino Diaz #define CTR_ERG_MASK U(0xf) 425f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_SHIFT U(16) 426f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_WIDTH U(4) 427f5478dedSAntonio Nino Diaz #define CTR_DMINLINE_MASK ((U(1) << 4) - U(1)) 428f5478dedSAntonio Nino Diaz #define CTR_L1IP_SHIFT U(14) 429f5478dedSAntonio Nino Diaz #define CTR_L1IP_MASK U(0x3) 430f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_SHIFT U(0) 431f5478dedSAntonio Nino Diaz #define CTR_IMINLINE_MASK U(0xf) 432f5478dedSAntonio Nino Diaz 433f5478dedSAntonio Nino Diaz #define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */ 434f5478dedSAntonio Nino Diaz 435f5478dedSAntonio Nino Diaz /* PMCR definitions */ 436f5478dedSAntonio Nino Diaz #define PMCR_N_SHIFT U(11) 437f5478dedSAntonio Nino Diaz #define PMCR_N_MASK U(0x1f) 438f5478dedSAntonio Nino Diaz #define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT) 439c3e8b0beSAlexei Fedorov #define PMCR_LP_BIT (U(1) << 7) 440f5478dedSAntonio Nino Diaz #define PMCR_LC_BIT (U(1) << 6) 441f5478dedSAntonio Nino Diaz #define PMCR_DP_BIT (U(1) << 5) 442c3e8b0beSAlexei Fedorov #define PMCR_RESET_VAL U(0x0) 443f5478dedSAntonio Nino Diaz 444f5478dedSAntonio Nino Diaz /******************************************************************************* 445f5478dedSAntonio Nino Diaz * Definitions of register offsets, fields and macros for CPU system 446f5478dedSAntonio Nino Diaz * instructions. 447f5478dedSAntonio Nino Diaz ******************************************************************************/ 448f5478dedSAntonio Nino Diaz 449f5478dedSAntonio Nino Diaz #define TLBI_ADDR_SHIFT U(0) 450f5478dedSAntonio Nino Diaz #define TLBI_ADDR_MASK U(0xFFFFF000) 451f5478dedSAntonio Nino Diaz #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) 452f5478dedSAntonio Nino Diaz 453f5478dedSAntonio Nino Diaz /******************************************************************************* 454f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTCTLBase Frame of the 455f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 456f5478dedSAntonio Nino Diaz ******************************************************************************/ 457f5478dedSAntonio Nino Diaz #define CNTCTLBASE_CNTFRQ U(0x0) 458f5478dedSAntonio Nino Diaz #define CNTNSAR U(0x4) 459f5478dedSAntonio Nino Diaz #define CNTNSAR_NS_SHIFT(x) (x) 460f5478dedSAntonio Nino Diaz 461f5478dedSAntonio Nino Diaz #define CNTACR_BASE(x) (U(0x40) + ((x) << 2)) 462f5478dedSAntonio Nino Diaz #define CNTACR_RPCT_SHIFT U(0x0) 463f5478dedSAntonio Nino Diaz #define CNTACR_RVCT_SHIFT U(0x1) 464f5478dedSAntonio Nino Diaz #define CNTACR_RFRQ_SHIFT U(0x2) 465f5478dedSAntonio Nino Diaz #define CNTACR_RVOFF_SHIFT U(0x3) 466f5478dedSAntonio Nino Diaz #define CNTACR_RWVT_SHIFT U(0x4) 467f5478dedSAntonio Nino Diaz #define CNTACR_RWPT_SHIFT U(0x5) 468f5478dedSAntonio Nino Diaz 469f5478dedSAntonio Nino Diaz /******************************************************************************* 470f5478dedSAntonio Nino Diaz * Definitions of register offsets and fields in the CNTBaseN Frame of the 471f5478dedSAntonio Nino Diaz * system level implementation of the Generic Timer. 472f5478dedSAntonio Nino Diaz ******************************************************************************/ 473f5478dedSAntonio Nino Diaz /* Physical Count register. */ 474f5478dedSAntonio Nino Diaz #define CNTPCT_LO U(0x0) 475f5478dedSAntonio Nino Diaz /* Counter Frequency register. */ 476f5478dedSAntonio Nino Diaz #define CNTBASEN_CNTFRQ U(0x10) 477f5478dedSAntonio Nino Diaz /* Physical Timer CompareValue register. */ 478f5478dedSAntonio Nino Diaz #define CNTP_CVAL_LO U(0x20) 479f5478dedSAntonio Nino Diaz /* Physical Timer Control register. */ 480f5478dedSAntonio Nino Diaz #define CNTP_CTL U(0x2c) 481f5478dedSAntonio Nino Diaz 482f5478dedSAntonio Nino Diaz /* Physical timer control register bit fields shifts and masks */ 483f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_SHIFT 0 484f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_SHIFT 1 485f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_SHIFT 2 486f5478dedSAntonio Nino Diaz 487f5478dedSAntonio Nino Diaz #define CNTP_CTL_ENABLE_MASK U(1) 488f5478dedSAntonio Nino Diaz #define CNTP_CTL_IMASK_MASK U(1) 489f5478dedSAntonio Nino Diaz #define CNTP_CTL_ISTATUS_MASK U(1) 490f5478dedSAntonio Nino Diaz 491f5478dedSAntonio Nino Diaz /* MAIR macros */ 492f5478dedSAntonio Nino Diaz #define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3))) 493f5478dedSAntonio Nino Diaz #define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3))) 494f5478dedSAntonio Nino Diaz 495f5478dedSAntonio Nino Diaz /* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */ 496f5478dedSAntonio Nino Diaz #define SCR p15, 0, c1, c1, 0 497f5478dedSAntonio Nino Diaz #define SCTLR p15, 0, c1, c0, 0 498f5478dedSAntonio Nino Diaz #define ACTLR p15, 0, c1, c0, 1 499f5478dedSAntonio Nino Diaz #define SDCR p15, 0, c1, c3, 1 500f5478dedSAntonio Nino Diaz #define MPIDR p15, 0, c0, c0, 5 501f5478dedSAntonio Nino Diaz #define MIDR p15, 0, c0, c0, 0 502f5478dedSAntonio Nino Diaz #define HVBAR p15, 4, c12, c0, 0 503f5478dedSAntonio Nino Diaz #define VBAR p15, 0, c12, c0, 0 504f5478dedSAntonio Nino Diaz #define MVBAR p15, 0, c12, c0, 1 505f5478dedSAntonio Nino Diaz #define NSACR p15, 0, c1, c1, 2 506f5478dedSAntonio Nino Diaz #define CPACR p15, 0, c1, c0, 2 507f5478dedSAntonio Nino Diaz #define DCCIMVAC p15, 0, c7, c14, 1 508f5478dedSAntonio Nino Diaz #define DCCMVAC p15, 0, c7, c10, 1 509f5478dedSAntonio Nino Diaz #define DCIMVAC p15, 0, c7, c6, 1 510f5478dedSAntonio Nino Diaz #define DCCISW p15, 0, c7, c14, 2 511f5478dedSAntonio Nino Diaz #define DCCSW p15, 0, c7, c10, 2 512f5478dedSAntonio Nino Diaz #define DCISW p15, 0, c7, c6, 2 513f5478dedSAntonio Nino Diaz #define CTR p15, 0, c0, c0, 1 514f5478dedSAntonio Nino Diaz #define CNTFRQ p15, 0, c14, c0, 0 5152559b2c8SAntonio Nino Diaz #define ID_MMFR4 p15, 0, c0, c2, 6 516*0063dd17SJavier Almansa Sobrino #define ID_DFR1 p15, 0, c0, c3, 5 517f5478dedSAntonio Nino Diaz #define ID_PFR0 p15, 0, c0, c1, 0 518f5478dedSAntonio Nino Diaz #define ID_PFR1 p15, 0, c0, c1, 1 519f5478dedSAntonio Nino Diaz #define MAIR0 p15, 0, c10, c2, 0 520f5478dedSAntonio Nino Diaz #define MAIR1 p15, 0, c10, c2, 1 521f5478dedSAntonio Nino Diaz #define TTBCR p15, 0, c2, c0, 2 522f5478dedSAntonio Nino Diaz #define TTBR0 p15, 0, c2, c0, 0 523f5478dedSAntonio Nino Diaz #define TTBR1 p15, 0, c2, c0, 1 524f5478dedSAntonio Nino Diaz #define TLBIALL p15, 0, c8, c7, 0 525f5478dedSAntonio Nino Diaz #define TLBIALLH p15, 4, c8, c7, 0 526f5478dedSAntonio Nino Diaz #define TLBIALLIS p15, 0, c8, c3, 0 527f5478dedSAntonio Nino Diaz #define TLBIMVA p15, 0, c8, c7, 1 528f5478dedSAntonio Nino Diaz #define TLBIMVAA p15, 0, c8, c7, 3 529f5478dedSAntonio Nino Diaz #define TLBIMVAAIS p15, 0, c8, c3, 3 530f5478dedSAntonio Nino Diaz #define TLBIMVAHIS p15, 4, c8, c3, 1 531f5478dedSAntonio Nino Diaz #define BPIALLIS p15, 0, c7, c1, 6 532f5478dedSAntonio Nino Diaz #define BPIALL p15, 0, c7, c5, 6 533f5478dedSAntonio Nino Diaz #define ICIALLU p15, 0, c7, c5, 0 534f5478dedSAntonio Nino Diaz #define HSCTLR p15, 4, c1, c0, 0 535f5478dedSAntonio Nino Diaz #define HCR p15, 4, c1, c1, 0 536f5478dedSAntonio Nino Diaz #define HCPTR p15, 4, c1, c1, 2 537f5478dedSAntonio Nino Diaz #define HSTR p15, 4, c1, c1, 3 538f5478dedSAntonio Nino Diaz #define CNTHCTL p15, 4, c14, c1, 0 539f5478dedSAntonio Nino Diaz #define CNTKCTL p15, 0, c14, c1, 0 540f5478dedSAntonio Nino Diaz #define VPIDR p15, 4, c0, c0, 0 541f5478dedSAntonio Nino Diaz #define VMPIDR p15, 4, c0, c0, 5 542f5478dedSAntonio Nino Diaz #define ISR p15, 0, c12, c1, 0 543f5478dedSAntonio Nino Diaz #define CLIDR p15, 1, c0, c0, 1 544f5478dedSAntonio Nino Diaz #define CSSELR p15, 2, c0, c0, 0 545f5478dedSAntonio Nino Diaz #define CCSIDR p15, 1, c0, c0, 0 546f5478dedSAntonio Nino Diaz #define HTCR p15, 4, c2, c0, 2 547f5478dedSAntonio Nino Diaz #define HMAIR0 p15, 4, c10, c2, 0 548f5478dedSAntonio Nino Diaz #define ATS1CPR p15, 0, c7, c8, 0 549f5478dedSAntonio Nino Diaz #define ATS1HR p15, 4, c7, c8, 0 550f5478dedSAntonio Nino Diaz #define DBGOSDLR p14, 0, c1, c3, 4 551f5478dedSAntonio Nino Diaz 552f5478dedSAntonio Nino Diaz /* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */ 553f5478dedSAntonio Nino Diaz #define HDCR p15, 4, c1, c1, 1 554f5478dedSAntonio Nino Diaz #define PMCR p15, 0, c9, c12, 0 555f5478dedSAntonio Nino Diaz #define CNTHP_TVAL p15, 4, c14, c2, 0 556f5478dedSAntonio Nino Diaz #define CNTHP_CTL p15, 4, c14, c2, 1 557f5478dedSAntonio Nino Diaz 558f5478dedSAntonio Nino Diaz /* AArch32 coproc registers for 32bit MMU descriptor support */ 559f5478dedSAntonio Nino Diaz #define PRRR p15, 0, c10, c2, 0 560f5478dedSAntonio Nino Diaz #define NMRR p15, 0, c10, c2, 1 561f5478dedSAntonio Nino Diaz #define DACR p15, 0, c3, c0, 0 562f5478dedSAntonio Nino Diaz 563f5478dedSAntonio Nino Diaz /* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */ 564f5478dedSAntonio Nino Diaz #define ICC_IAR1 p15, 0, c12, c12, 0 565f5478dedSAntonio Nino Diaz #define ICC_IAR0 p15, 0, c12, c8, 0 566f5478dedSAntonio Nino Diaz #define ICC_EOIR1 p15, 0, c12, c12, 1 567f5478dedSAntonio Nino Diaz #define ICC_EOIR0 p15, 0, c12, c8, 1 568f5478dedSAntonio Nino Diaz #define ICC_HPPIR1 p15, 0, c12, c12, 2 569f5478dedSAntonio Nino Diaz #define ICC_HPPIR0 p15, 0, c12, c8, 2 570f5478dedSAntonio Nino Diaz #define ICC_BPR1 p15, 0, c12, c12, 3 571f5478dedSAntonio Nino Diaz #define ICC_BPR0 p15, 0, c12, c8, 3 572f5478dedSAntonio Nino Diaz #define ICC_DIR p15, 0, c12, c11, 1 573f5478dedSAntonio Nino Diaz #define ICC_PMR p15, 0, c4, c6, 0 574f5478dedSAntonio Nino Diaz #define ICC_RPR p15, 0, c12, c11, 3 575f5478dedSAntonio Nino Diaz #define ICC_CTLR p15, 0, c12, c12, 4 576f5478dedSAntonio Nino Diaz #define ICC_MCTLR p15, 6, c12, c12, 4 577f5478dedSAntonio Nino Diaz #define ICC_SRE p15, 0, c12, c12, 5 578f5478dedSAntonio Nino Diaz #define ICC_HSRE p15, 4, c12, c9, 5 579f5478dedSAntonio Nino Diaz #define ICC_MSRE p15, 6, c12, c12, 5 580f5478dedSAntonio Nino Diaz #define ICC_IGRPEN0 p15, 0, c12, c12, 6 581f5478dedSAntonio Nino Diaz #define ICC_IGRPEN1 p15, 0, c12, c12, 7 582f5478dedSAntonio Nino Diaz #define ICC_MGRPEN1 p15, 6, c12, c12, 7 583f5478dedSAntonio Nino Diaz 584f5478dedSAntonio Nino Diaz /* 64 bit system register defines The format is: coproc, opt1, CRm */ 585f5478dedSAntonio Nino Diaz #define TTBR0_64 p15, 0, c2 586f5478dedSAntonio Nino Diaz #define TTBR1_64 p15, 1, c2 587f5478dedSAntonio Nino Diaz #define CNTVOFF_64 p15, 4, c14 588f5478dedSAntonio Nino Diaz #define VTTBR_64 p15, 6, c2 589f5478dedSAntonio Nino Diaz #define CNTPCT_64 p15, 0, c14 590f5478dedSAntonio Nino Diaz #define HTTBR_64 p15, 4, c2 591f5478dedSAntonio Nino Diaz #define CNTHP_CVAL_64 p15, 6, c14 592f5478dedSAntonio Nino Diaz #define PAR_64 p15, 0, c7 593f5478dedSAntonio Nino Diaz 594f5478dedSAntonio Nino Diaz /* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */ 595f5478dedSAntonio Nino Diaz #define ICC_SGI1R_EL1_64 p15, 0, c12 596f5478dedSAntonio Nino Diaz #define ICC_ASGI1R_EL1_64 p15, 1, c12 597f5478dedSAntonio Nino Diaz #define ICC_SGI0R_EL1_64 p15, 2, c12 598f5478dedSAntonio Nino Diaz 599f5478dedSAntonio Nino Diaz /******************************************************************************* 600f5478dedSAntonio Nino Diaz * Definitions of MAIR encodings for device and normal memory 601f5478dedSAntonio Nino Diaz ******************************************************************************/ 602f5478dedSAntonio Nino Diaz /* 603f5478dedSAntonio Nino Diaz * MAIR encodings for device memory attributes. 604f5478dedSAntonio Nino Diaz */ 605f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRnE U(0x0) 606f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGnRE U(0x4) 607f5478dedSAntonio Nino Diaz #define MAIR_DEV_nGRE U(0x8) 608f5478dedSAntonio Nino Diaz #define MAIR_DEV_GRE U(0xc) 609f5478dedSAntonio Nino Diaz 610f5478dedSAntonio Nino Diaz /* 611f5478dedSAntonio Nino Diaz * MAIR encodings for normal memory attributes. 612f5478dedSAntonio Nino Diaz * 613f5478dedSAntonio Nino Diaz * Cache Policy 614f5478dedSAntonio Nino Diaz * WT: Write Through 615f5478dedSAntonio Nino Diaz * WB: Write Back 616f5478dedSAntonio Nino Diaz * NC: Non-Cacheable 617f5478dedSAntonio Nino Diaz * 618f5478dedSAntonio Nino Diaz * Transient Hint 619f5478dedSAntonio Nino Diaz * NTR: Non-Transient 620f5478dedSAntonio Nino Diaz * TR: Transient 621f5478dedSAntonio Nino Diaz * 622f5478dedSAntonio Nino Diaz * Allocation Policy 623f5478dedSAntonio Nino Diaz * RA: Read Allocate 624f5478dedSAntonio Nino Diaz * WA: Write Allocate 625f5478dedSAntonio Nino Diaz * RWA: Read and Write Allocate 626f5478dedSAntonio Nino Diaz * NA: No Allocation 627f5478dedSAntonio Nino Diaz */ 628f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_WA U(0x1) 629f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RA U(0x2) 630f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_TR_RWA U(0x3) 631f5478dedSAntonio Nino Diaz #define MAIR_NORM_NC U(0x4) 632f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_WA U(0x5) 633f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RA U(0x6) 634f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_TR_RWA U(0x7) 635f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_NA U(0x8) 636f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_WA U(0x9) 637f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RA U(0xa) 638f5478dedSAntonio Nino Diaz #define MAIR_NORM_WT_NTR_RWA U(0xb) 639f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_NA U(0xc) 640f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_WA U(0xd) 641f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RA U(0xe) 642f5478dedSAntonio Nino Diaz #define MAIR_NORM_WB_NTR_RWA U(0xf) 643f5478dedSAntonio Nino Diaz 644f5478dedSAntonio Nino Diaz #define MAIR_NORM_OUTER_SHIFT U(4) 645f5478dedSAntonio Nino Diaz 646f5478dedSAntonio Nino Diaz #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ 647f5478dedSAntonio Nino Diaz ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) 648f5478dedSAntonio Nino Diaz 649f5478dedSAntonio Nino Diaz /* PAR fields */ 650f5478dedSAntonio Nino Diaz #define PAR_F_SHIFT U(0) 651f5478dedSAntonio Nino Diaz #define PAR_F_MASK ULL(0x1) 652f5478dedSAntonio Nino Diaz #define PAR_ADDR_SHIFT U(12) 653f5478dedSAntonio Nino Diaz #define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */ 654f5478dedSAntonio Nino Diaz 655f5478dedSAntonio Nino Diaz /******************************************************************************* 656f5478dedSAntonio Nino Diaz * Definitions for system register interface to AMU for ARMv8.4 onwards 657f5478dedSAntonio Nino Diaz ******************************************************************************/ 658f5478dedSAntonio Nino Diaz #define AMCR p15, 0, c13, c2, 0 659f5478dedSAntonio Nino Diaz #define AMCFGR p15, 0, c13, c2, 1 660f5478dedSAntonio Nino Diaz #define AMCGCR p15, 0, c13, c2, 2 661f5478dedSAntonio Nino Diaz #define AMUSERENR p15, 0, c13, c2, 3 662f5478dedSAntonio Nino Diaz #define AMCNTENCLR0 p15, 0, c13, c2, 4 663f5478dedSAntonio Nino Diaz #define AMCNTENSET0 p15, 0, c13, c2, 5 664f5478dedSAntonio Nino Diaz #define AMCNTENCLR1 p15, 0, c13, c3, 0 665f5478dedSAntonio Nino Diaz #define AMCNTENSET1 p15, 0, c13, c3, 1 666f5478dedSAntonio Nino Diaz 667f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Counter Registers */ 668f5478dedSAntonio Nino Diaz #define AMEVCNTR00 p15, 0, c0 669f5478dedSAntonio Nino Diaz #define AMEVCNTR01 p15, 1, c0 670f5478dedSAntonio Nino Diaz #define AMEVCNTR02 p15, 2, c0 671f5478dedSAntonio Nino Diaz #define AMEVCNTR03 p15, 3, c0 672f5478dedSAntonio Nino Diaz 673f5478dedSAntonio Nino Diaz /* Activity Monitor Group 0 Event Type Registers */ 674f5478dedSAntonio Nino Diaz #define AMEVTYPER00 p15, 0, c13, c6, 0 675f5478dedSAntonio Nino Diaz #define AMEVTYPER01 p15, 0, c13, c6, 1 676f5478dedSAntonio Nino Diaz #define AMEVTYPER02 p15, 0, c13, c6, 2 677f5478dedSAntonio Nino Diaz #define AMEVTYPER03 p15, 0, c13, c6, 3 678f5478dedSAntonio Nino Diaz 679f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Counter Registers */ 680f5478dedSAntonio Nino Diaz #define AMEVCNTR10 p15, 0, c4 681f5478dedSAntonio Nino Diaz #define AMEVCNTR11 p15, 1, c4 682f5478dedSAntonio Nino Diaz #define AMEVCNTR12 p15, 2, c4 683f5478dedSAntonio Nino Diaz #define AMEVCNTR13 p15, 3, c4 684f5478dedSAntonio Nino Diaz #define AMEVCNTR14 p15, 4, c4 685f5478dedSAntonio Nino Diaz #define AMEVCNTR15 p15, 5, c4 686f5478dedSAntonio Nino Diaz #define AMEVCNTR16 p15, 6, c4 687f5478dedSAntonio Nino Diaz #define AMEVCNTR17 p15, 7, c4 688f5478dedSAntonio Nino Diaz #define AMEVCNTR18 p15, 0, c5 689f5478dedSAntonio Nino Diaz #define AMEVCNTR19 p15, 1, c5 690f5478dedSAntonio Nino Diaz #define AMEVCNTR1A p15, 2, c5 691f5478dedSAntonio Nino Diaz #define AMEVCNTR1B p15, 3, c5 692f5478dedSAntonio Nino Diaz #define AMEVCNTR1C p15, 4, c5 693f5478dedSAntonio Nino Diaz #define AMEVCNTR1D p15, 5, c5 694f5478dedSAntonio Nino Diaz #define AMEVCNTR1E p15, 6, c5 695f5478dedSAntonio Nino Diaz #define AMEVCNTR1F p15, 7, c5 696f5478dedSAntonio Nino Diaz 697f5478dedSAntonio Nino Diaz /* Activity Monitor Group 1 Event Type Registers */ 698f5478dedSAntonio Nino Diaz #define AMEVTYPER10 p15, 0, c13, c14, 0 699f5478dedSAntonio Nino Diaz #define AMEVTYPER11 p15, 0, c13, c14, 1 700f5478dedSAntonio Nino Diaz #define AMEVTYPER12 p15, 0, c13, c14, 2 701f5478dedSAntonio Nino Diaz #define AMEVTYPER13 p15, 0, c13, c14, 3 702f5478dedSAntonio Nino Diaz #define AMEVTYPER14 p15, 0, c13, c14, 4 703f5478dedSAntonio Nino Diaz #define AMEVTYPER15 p15, 0, c13, c14, 5 704f5478dedSAntonio Nino Diaz #define AMEVTYPER16 p15, 0, c13, c14, 6 705f5478dedSAntonio Nino Diaz #define AMEVTYPER17 p15, 0, c13, c14, 7 706f5478dedSAntonio Nino Diaz #define AMEVTYPER18 p15, 0, c13, c15, 0 707f5478dedSAntonio Nino Diaz #define AMEVTYPER19 p15, 0, c13, c15, 1 708f5478dedSAntonio Nino Diaz #define AMEVTYPER1A p15, 0, c13, c15, 2 709f5478dedSAntonio Nino Diaz #define AMEVTYPER1B p15, 0, c13, c15, 3 710f5478dedSAntonio Nino Diaz #define AMEVTYPER1C p15, 0, c13, c15, 4 711f5478dedSAntonio Nino Diaz #define AMEVTYPER1D p15, 0, c13, c15, 5 712f5478dedSAntonio Nino Diaz #define AMEVTYPER1E p15, 0, c13, c15, 6 713f5478dedSAntonio Nino Diaz #define AMEVTYPER1F p15, 0, c13, c15, 7 714f5478dedSAntonio Nino Diaz 715f3ccf036SAlexei Fedorov /* AMCFGR definitions */ 716f3ccf036SAlexei Fedorov #define AMCFGR_NCG_SHIFT U(28) 717f3ccf036SAlexei Fedorov #define AMCFGR_NCG_MASK U(0xf) 718f3ccf036SAlexei Fedorov #define AMCFGR_N_SHIFT U(0) 719f3ccf036SAlexei Fedorov #define AMCFGR_N_MASK U(0xff) 720f3ccf036SAlexei Fedorov 721f3ccf036SAlexei Fedorov /* AMCGCR definitions */ 722f3ccf036SAlexei Fedorov #define AMCGCR_CG1NC_SHIFT U(8) 723f3ccf036SAlexei Fedorov #define AMCGCR_CG1NC_MASK U(0xff) 724f3ccf036SAlexei Fedorov 7259cf7f355SMadhukar Pappireddy /******************************************************************************* 7269cf7f355SMadhukar Pappireddy * Definitions for DynamicIQ Shared Unit registers 7279cf7f355SMadhukar Pappireddy ******************************************************************************/ 7289cf7f355SMadhukar Pappireddy #define CLUSTERPWRDN p15, 0, c15, c3, 6 7299cf7f355SMadhukar Pappireddy 7309cf7f355SMadhukar Pappireddy /* CLUSTERPWRDN register definitions */ 7319cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_OFF 0 7329cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_ON 1 7339cf7f355SMadhukar Pappireddy #define DSU_CLUSTER_PWR_MASK U(1) 7349cf7f355SMadhukar Pappireddy 735f5478dedSAntonio Nino Diaz #endif /* ARCH_H */ 736