13cedc47bSLeo Yan/* 23cedc47bSLeo Yan * Copyright (c) 2020-2024, Arm Limited. All rights reserved. 33cedc47bSLeo Yan * 43cedc47bSLeo Yan * SPDX-License-Identifier: BSD-3-Clause 53cedc47bSLeo Yan */ 63cedc47bSLeo Yan 73cedc47bSLeo Yan/dts-v1/; 83cedc47bSLeo Yan 93cedc47bSLeo Yan#include <dt-bindings/interrupt-controller/arm-gic.h> 103cedc47bSLeo Yan#include <dt-bindings/interrupt-controller/irq.h> 113cedc47bSLeo Yan#include <platform_def.h> 123cedc47bSLeo Yan 133cedc47bSLeo Yan#define MHU_TX_ADDR 46240000 /* hex */ 143cedc47bSLeo Yan#define MHU_RX_ADDR 46250000 /* hex */ 153cedc47bSLeo Yan 163cedc47bSLeo Yan#define LIT_CPU_PMU_COMPATIBLE "arm,armv8-pmuv3" 173cedc47bSLeo Yan#define MID_CPU_PMU_COMPATIBLE "arm,armv8-pmuv3" 183cedc47bSLeo Yan#define BIG_CPU_PMU_COMPATIBLE "arm,armv8-pmuv3" 193cedc47bSLeo Yan 20e9e83e96SJackson Cooper-Driver#define ETHERNET_ADDR 64000000 21e9e83e96SJackson Cooper-Driver#define ETHERNET_INT 799 22e9e83e96SJackson Cooper-Driver 23e9e83e96SJackson Cooper-Driver#define SYS_REGS_ADDR 60080000 24e9e83e96SJackson Cooper-Driver 25e9e83e96SJackson Cooper-Driver#define MMC_ADDR 600b0000 26e9e83e96SJackson Cooper-Driver#define MMC_INT_0 778 27e9e83e96SJackson Cooper-Driver#define MMC_INT_1 779 28e9e83e96SJackson Cooper-Driver 29e9e83e96SJackson Cooper-Driver#define RTC_ADDR 600a0000 30e9e83e96SJackson Cooper-Driver#define RTC_INT 777 31e9e83e96SJackson Cooper-Driver 32e9e83e96SJackson Cooper-Driver#define KMI_0_ADDR 60100000 33e9e83e96SJackson Cooper-Driver#define KMI_0_INT 784 34e9e83e96SJackson Cooper-Driver#define KMI_1_ADDR 60110000 35e9e83e96SJackson Cooper-Driver#define KMI_1_INT 785 36e9e83e96SJackson Cooper-Driver 37e9e83e96SJackson Cooper-Driver#define VIRTIO_BLOCK_ADDR 60020000 38e9e83e96SJackson Cooper-Driver#define VIRTIO_BLOCK_INT 769 39e9e83e96SJackson Cooper-Driver 403cedc47bSLeo Yan#include "tc-common.dtsi" 413cedc47bSLeo Yan#if TARGET_FLAVOUR_FVP 423cedc47bSLeo Yan#include "tc-fvp.dtsi" 433cedc47bSLeo Yan#else 443cedc47bSLeo Yan#include "tc-fpga.dtsi" 453cedc47bSLeo Yan#endif /* TARGET_FLAVOUR_FVP */ 463cedc47bSLeo Yan#include "tc3-4-base.dtsi" 47b3a4f8cfSLeo Yan 48b3a4f8cfSLeo Yan/ { 49*11ec5de6SLeo Yan smmu_700: iommu@3f000000 { 50*11ec5de6SLeo Yan status = "okay"; 51*11ec5de6SLeo Yan }; 52*11ec5de6SLeo Yan 53b3a4f8cfSLeo Yan gpu: gpu@2d000000 { 54b3a4f8cfSLeo Yan interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH 0>; 55b3a4f8cfSLeo Yan interrupt-names = "IRQAW"; 56*11ec5de6SLeo Yan iommus = <&smmu_700 0x200>; 57b3a4f8cfSLeo Yan }; 58b3a4f8cfSLeo Yan}; 59