1b3a9737cSLeo Yan/* 2b3a9737cSLeo Yan * Copyright (c) 2020-2024, Arm Limited. All rights reserved. 3b3a9737cSLeo Yan * 4b3a9737cSLeo Yan * SPDX-License-Identifier: BSD-3-Clause 5b3a9737cSLeo Yan */ 6b3a9737cSLeo Yan 7b3a9737cSLeo Yan/dts-v1/; 8b3a9737cSLeo Yan 9b3a9737cSLeo Yan#include <dt-bindings/interrupt-controller/arm-gic.h> 10b3a9737cSLeo Yan#include <dt-bindings/interrupt-controller/irq.h> 11b3a9737cSLeo Yan#include <platform_def.h> 12b3a9737cSLeo Yan 13defcfb2bSLeo Yan#define MHU_TX_ADDR 46040000 /* hex */ 14defcfb2bSLeo Yan#define MHU_RX_ADDR 46140000 /* hex */ 156c069e71SBoyan Karatotev 167aca660cSJagdish Gediya#define LIT_CPU_PMU_COMPATIBLE "arm,cortex-a520-pmu" 177aca660cSJagdish Gediya#define MID_CPU_PMU_COMPATIBLE "arm,cortex-a725-pmu" 187aca660cSJagdish Gediya#define BIG_CPU_PMU_COMPATIBLE "arm,cortex-x925-pmu" 197aca660cSJagdish Gediya 20e9e83e96SJackson Cooper-Driver#define ETHERNET_ADDR 18000000 21e9e83e96SJackson Cooper-Driver#define ETHERNET_INT 109 22e9e83e96SJackson Cooper-Driver 23e9e83e96SJackson Cooper-Driver#define SYS_REGS_ADDR 1c010000 24e9e83e96SJackson Cooper-Driver 25e9e83e96SJackson Cooper-Driver#define MMC_ADDR 1c050000 26e9e83e96SJackson Cooper-Driver#define MMC_INT_0 107 27e9e83e96SJackson Cooper-Driver#define MMC_INT_1 108 28e9e83e96SJackson Cooper-Driver 29e9e83e96SJackson Cooper-Driver#define RTC_ADDR 1c170000 30e9e83e96SJackson Cooper-Driver#define RTC_INT 100 31e9e83e96SJackson Cooper-Driver 32e9e83e96SJackson Cooper-Driver#define KMI_0_ADDR 1c060000 33e9e83e96SJackson Cooper-Driver#define KMI_0_INT 197 34e9e83e96SJackson Cooper-Driver#define KMI_1_ADDR 1c070000 35e9e83e96SJackson Cooper-Driver#define KMI_1_INT 103 36e9e83e96SJackson Cooper-Driver 37e9e83e96SJackson Cooper-Driver#define VIRTIO_BLOCK_ADDR 1c130000 38e9e83e96SJackson Cooper-Driver#define VIRTIO_BLOCK_INT 204 39e9e83e96SJackson Cooper-Driver 40b3a9737cSLeo Yan#include "tc-common.dtsi" 41b3a9737cSLeo Yan#if TARGET_FLAVOUR_FVP 42b3a9737cSLeo Yan#include "tc-fvp.dtsi" 434e772e6bSLeo Yan#else 444e772e6bSLeo Yan#include "tc-fpga.dtsi" 45b3a9737cSLeo Yan#endif /* TARGET_FLAVOUR_FVP */ 463cedc47bSLeo Yan#include "tc3-4-base.dtsi" 47f9565b2aSLeo Yan 48f9565b2aSLeo Yan/ { 491401a42cSJagdish Gediya cs-pmu@0 { 501401a42cSJagdish Gediya compatible = "arm,coresight-pmu"; 511401a42cSJagdish Gediya reg = <0x0 MCN_PMU_ADDR(0) 0x0 0xffc>; 521401a42cSJagdish Gediya }; 531401a42cSJagdish Gediya 541401a42cSJagdish Gediya cs-pmu@1 { 551401a42cSJagdish Gediya compatible = "arm,coresight-pmu"; 561401a42cSJagdish Gediya reg = <0x0 MCN_PMU_ADDR(1) 0x0 0xffc>; 571401a42cSJagdish Gediya }; 581401a42cSJagdish Gediya 591401a42cSJagdish Gediya cs-pmu@2 { 601401a42cSJagdish Gediya compatible = "arm,coresight-pmu"; 611401a42cSJagdish Gediya reg = <0x0 MCN_PMU_ADDR(2) 0x0 0xffc>; 621401a42cSJagdish Gediya }; 631401a42cSJagdish Gediya 641401a42cSJagdish Gediya cs-pmu@3 { 651401a42cSJagdish Gediya compatible = "arm,coresight-pmu"; 661401a42cSJagdish Gediya reg = <0x0 MCN_PMU_ADDR(3) 0x0 0xffc>; 671401a42cSJagdish Gediya }; 681401a42cSJagdish Gediya 6977080f6aSJagdish Gediya spe-pmu-mid { 7077080f6aSJagdish Gediya status = "okay"; 7177080f6aSJagdish Gediya }; 7277080f6aSJagdish Gediya 7377080f6aSJagdish Gediya spe-pmu-big { 7477080f6aSJagdish Gediya status = "okay"; 7577080f6aSJagdish Gediya }; 7677080f6aSJagdish Gediya 77d3ae6777SJagdish Gediya dsu-pmu { 78d3ae6777SJagdish Gediya compatible = "arm,dsu-pmu"; 79d3ae6777SJagdish Gediya cpus = <&CPU0>, <&CPU1>, <&CPU2>, <&CPU3>, <&CPU4>, <&CPU5>, <&CPU6>, <&CPU7>; 80d3ae6777SJagdish Gediya }; 81d3ae6777SJagdish Gediya 82169eb7daSJagdish Gediya ni-pmu { 83169eb7daSJagdish Gediya compatible = "arm,ni-tower"; 84169eb7daSJagdish Gediya reg = <0x0 0x4f000000 0x0 0x4000000>; 85169eb7daSJagdish Gediya }; 86169eb7daSJagdish Gediya 872458b387SLeo Yan#if TARGET_FLAVOUR_FVP 882458b387SLeo Yan smmu_700: iommu@3f000000 { 892458b387SLeo Yan status = "okay"; 902458b387SLeo Yan }; 910458d3acSJackson Cooper-Driver 920458d3acSJackson Cooper-Driver smmu_700_dpu: iommu@4002a00000 { 930458d3acSJackson Cooper-Driver status = "okay"; 940458d3acSJackson Cooper-Driver }; 954c6960caSBen Horgan#else 964c6960caSBen Horgan smmu_600: smmu@2ce00000 { 974c6960caSBen Horgan status = "okay"; 984c6960caSBen Horgan }; 992458b387SLeo Yan#endif 1002458b387SLeo Yan 1010458d3acSJackson Cooper-Driver dp0: display@DPU_ADDR { 1020458d3acSJackson Cooper-Driver#if TARGET_FLAVOUR_FVP 1030458d3acSJackson Cooper-Driver iommus = <&smmu_700_dpu 0x000>, <&smmu_700_dpu 0x100>, 1040458d3acSJackson Cooper-Driver <&smmu_700_dpu 0x200>, <&smmu_700_dpu 0x600>; 1054c6960caSBen Horgan#else /* TARGET_FLAVOUR_FPGA */ 1064c6960caSBen Horgan iommus = <&smmu_600 0>, <&smmu_600 1>, <&smmu_600 2>, <&smmu_600 3>, 1074c6960caSBen Horgan <&smmu_600 4>, <&smmu_600 5>, <&smmu_600 6>, <&smmu_600 7>, 1084c6960caSBen Horgan <&smmu_600 8>, <&smmu_600 9>; 1090458d3acSJackson Cooper-Driver#endif 1100458d3acSJackson Cooper-Driver }; 1110458d3acSJackson Cooper-Driver 1122458b387SLeo Yan gpu: gpu@2d000000 { 113*b3a4f8cfSLeo Yan interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>, 114*b3a4f8cfSLeo Yan <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>, 115*b3a4f8cfSLeo Yan <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>; 116*b3a4f8cfSLeo Yan interrupt-names = "JOB", "MMU", "GPU"; 1172458b387SLeo Yan#if TARGET_FLAVOUR_FVP 1182458b387SLeo Yan iommus = <&smmu_700 0x200>; 1192458b387SLeo Yan#endif 1202458b387SLeo Yan }; 121f9565b2aSLeo Yan}; 122