1*3812cebaSDavid Jander// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2*3812cebaSDavid Jander/* 3*3812cebaSDavid Jander * Copyright (C) 2023, Protonic Holland - All Rights Reserved 4*3812cebaSDavid Jander * Author: David Jander <david@protonic.nl> 5*3812cebaSDavid Jander */ 6*3812cebaSDavid Jander/dts-v1/; 7*3812cebaSDavid Jander 8*3812cebaSDavid Jander#include "stm32mp151.dtsi" 9*3812cebaSDavid Jander#include "stm32mp15-pinctrl.dtsi" 10*3812cebaSDavid Jander#include "stm32mp15xxad-pinctrl.dtsi" 11*3812cebaSDavid Jander#include <dt-bindings/clock/stm32mp1-clksrc.h> 12*3812cebaSDavid Jander#include "stm32mp15-ddr3-1x2Gb-1066-binG.dtsi" 13*3812cebaSDavid Jander 14*3812cebaSDavid Jander/ { 15*3812cebaSDavid Jander model = "Protonic PRTT1A"; 16*3812cebaSDavid Jander compatible = "prt,prtt1a", "st,stm32mp151"; 17*3812cebaSDavid Jander 18*3812cebaSDavid Jander chosen { 19*3812cebaSDavid Jander stdout-path = "serial0:115200n8"; 20*3812cebaSDavid Jander }; 21*3812cebaSDavid Jander 22*3812cebaSDavid Jander aliases { 23*3812cebaSDavid Jander mmc0 = &sdmmc1; 24*3812cebaSDavid Jander mmc1 = &sdmmc2; 25*3812cebaSDavid Jander serial0 = &uart4; 26*3812cebaSDavid Jander }; 27*3812cebaSDavid Jander 28*3812cebaSDavid Jander memory@c0000000 { 29*3812cebaSDavid Jander device_type = "memory"; 30*3812cebaSDavid Jander reg = <0xC0000000 0x10000000>; 31*3812cebaSDavid Jander }; 32*3812cebaSDavid Jander}; 33*3812cebaSDavid Jander 34*3812cebaSDavid Jander&iwdg2 { 35*3812cebaSDavid Jander timeout-sec = <32>; 36*3812cebaSDavid Jander status = "okay"; 37*3812cebaSDavid Jander secure-status = "okay"; 38*3812cebaSDavid Jander}; 39*3812cebaSDavid Jander 40*3812cebaSDavid Jander&qspi { 41*3812cebaSDavid Jander pinctrl-names = "default", "sleep"; 42*3812cebaSDavid Jander pinctrl-0 = <&qspi_clk_pins_a &qspi_bk1_pins_a>; 43*3812cebaSDavid Jander reg = <0x58003000 0x1000>, <0x70000000 0x4000000>; 44*3812cebaSDavid Jander #address-cells = <1>; 45*3812cebaSDavid Jander #size-cells = <0>; 46*3812cebaSDavid Jander status = "okay"; 47*3812cebaSDavid Jander 48*3812cebaSDavid Jander flash@0 { 49*3812cebaSDavid Jander compatible = "spi-nand"; 50*3812cebaSDavid Jander reg = <0>; 51*3812cebaSDavid Jander spi-rx-bus-width = <4>; 52*3812cebaSDavid Jander spi-max-frequency = <104000000>; 53*3812cebaSDavid Jander #address-cells = <1>; 54*3812cebaSDavid Jander #size-cells = <1>; 55*3812cebaSDavid Jander }; 56*3812cebaSDavid Jander}; 57*3812cebaSDavid Jander 58*3812cebaSDavid Jander&qspi_bk1_pins_a { 59*3812cebaSDavid Jander pins1 { 60*3812cebaSDavid Jander bias-pull-up; 61*3812cebaSDavid Jander drive-push-pull; 62*3812cebaSDavid Jander slew-rate = <1>; 63*3812cebaSDavid Jander }; 64*3812cebaSDavid Jander}; 65*3812cebaSDavid Jander 66*3812cebaSDavid Jander&rcc { 67*3812cebaSDavid Jander st,clksrc = < 68*3812cebaSDavid Jander CLK_MPU_PLL1P 69*3812cebaSDavid Jander CLK_AXI_PLL2P 70*3812cebaSDavid Jander CLK_MCU_PLL3P 71*3812cebaSDavid Jander CLK_PLL12_HSE 72*3812cebaSDavid Jander CLK_PLL3_HSE 73*3812cebaSDavid Jander CLK_PLL4_HSE 74*3812cebaSDavid Jander CLK_RTC_LSI 75*3812cebaSDavid Jander CLK_MCO1_DISABLED 76*3812cebaSDavid Jander CLK_MCO2_DISABLED 77*3812cebaSDavid Jander >; 78*3812cebaSDavid Jander 79*3812cebaSDavid Jander st,clkdiv = < 80*3812cebaSDavid Jander 1 /*MPU*/ 81*3812cebaSDavid Jander 0 /*AXI*/ 82*3812cebaSDavid Jander 0 /*MCU*/ 83*3812cebaSDavid Jander 1 /*APB1*/ 84*3812cebaSDavid Jander 1 /*APB2*/ 85*3812cebaSDavid Jander 1 /*APB3*/ 86*3812cebaSDavid Jander 1 /*APB4*/ 87*3812cebaSDavid Jander 2 /*APB5*/ 88*3812cebaSDavid Jander 23 /*RTC*/ 89*3812cebaSDavid Jander 0 /*MCO1*/ 90*3812cebaSDavid Jander 0 /*MCO2*/ 91*3812cebaSDavid Jander >; 92*3812cebaSDavid Jander 93*3812cebaSDavid Jander st,pkcs = < 94*3812cebaSDavid Jander CLK_CKPER_HSE 95*3812cebaSDavid Jander CLK_FMC_ACLK 96*3812cebaSDavid Jander CLK_QSPI_ACLK 97*3812cebaSDavid Jander CLK_ETH_DISABLED 98*3812cebaSDavid Jander CLK_SDMMC12_PLL4P 99*3812cebaSDavid Jander CLK_DSI_DSIPLL 100*3812cebaSDavid Jander CLK_STGEN_HSE 101*3812cebaSDavid Jander CLK_USBPHY_HSE 102*3812cebaSDavid Jander CLK_SPI2S1_PLL3Q 103*3812cebaSDavid Jander CLK_SPI2S23_PLL3Q 104*3812cebaSDavid Jander CLK_SPI45_HSI 105*3812cebaSDavid Jander CLK_SPI6_HSI 106*3812cebaSDavid Jander CLK_I2C46_HSI 107*3812cebaSDavid Jander CLK_SDMMC3_PLL4P 108*3812cebaSDavid Jander CLK_USBO_USBPHY 109*3812cebaSDavid Jander CLK_ADC_CKPER 110*3812cebaSDavid Jander CLK_CEC_LSI 111*3812cebaSDavid Jander CLK_I2C12_HSI 112*3812cebaSDavid Jander CLK_I2C35_HSI 113*3812cebaSDavid Jander CLK_UART1_HSI 114*3812cebaSDavid Jander CLK_UART24_HSI 115*3812cebaSDavid Jander CLK_UART35_HSI 116*3812cebaSDavid Jander CLK_UART6_HSI 117*3812cebaSDavid Jander CLK_UART78_HSI 118*3812cebaSDavid Jander CLK_SPDIF_PLL4P 119*3812cebaSDavid Jander CLK_FDCAN_PLL4R 120*3812cebaSDavid Jander CLK_SAI1_PLL3Q 121*3812cebaSDavid Jander CLK_SAI2_PLL3Q 122*3812cebaSDavid Jander CLK_SAI3_PLL3Q 123*3812cebaSDavid Jander CLK_SAI4_PLL3Q 124*3812cebaSDavid Jander CLK_RNG1_LSI 125*3812cebaSDavid Jander CLK_RNG2_LSI 126*3812cebaSDavid Jander CLK_LPTIM1_PCLK1 127*3812cebaSDavid Jander CLK_LPTIM23_PCLK3 128*3812cebaSDavid Jander CLK_LPTIM45_LSI 129*3812cebaSDavid Jander >; 130*3812cebaSDavid Jander 131*3812cebaSDavid Jander /* VCO = 1300.0 MHz => P = 650 (CPU) */ 132*3812cebaSDavid Jander pll1: st,pll@0 { 133*3812cebaSDavid Jander compatible = "st,stm32mp1-pll"; 134*3812cebaSDavid Jander reg = <0>; 135*3812cebaSDavid Jander cfg = <2 80 0 0 0 PQR(1,0,0)>; 136*3812cebaSDavid Jander frac = <0x800>; 137*3812cebaSDavid Jander }; 138*3812cebaSDavid Jander 139*3812cebaSDavid Jander /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */ 140*3812cebaSDavid Jander pll2: st,pll@1 { 141*3812cebaSDavid Jander compatible = "st,stm32mp1-pll"; 142*3812cebaSDavid Jander reg = <1>; 143*3812cebaSDavid Jander cfg = <2 65 1 0 0 PQR(1,1,1)>; 144*3812cebaSDavid Jander frac = <0x1400>; 145*3812cebaSDavid Jander }; 146*3812cebaSDavid Jander 147*3812cebaSDavid Jander /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */ 148*3812cebaSDavid Jander pll3: st,pll@2 { 149*3812cebaSDavid Jander compatible = "st,stm32mp1-pll"; 150*3812cebaSDavid Jander reg = <2>; 151*3812cebaSDavid Jander cfg = <1 33 1 16 36 PQR(1,1,1)>; 152*3812cebaSDavid Jander frac = <0x1a04>; 153*3812cebaSDavid Jander }; 154*3812cebaSDavid Jander 155*3812cebaSDavid Jander /* VCO = 480.0 MHz => P = 120, Q = 40, R = 96 */ 156*3812cebaSDavid Jander pll4: st,pll@3 { 157*3812cebaSDavid Jander compatible = "st,stm32mp1-pll"; 158*3812cebaSDavid Jander reg = <3>; 159*3812cebaSDavid Jander cfg = <1 39 3 11 4 PQR(1,1,1)>; 160*3812cebaSDavid Jander }; 161*3812cebaSDavid Jander}; 162*3812cebaSDavid Jander 163*3812cebaSDavid Jander&rng1 { 164*3812cebaSDavid Jander status = "okay"; 165*3812cebaSDavid Jander}; 166*3812cebaSDavid Jander 167*3812cebaSDavid Jander&rtc { 168*3812cebaSDavid Jander status = "okay"; 169*3812cebaSDavid Jander}; 170*3812cebaSDavid Jander 171*3812cebaSDavid Jander&sdmmc1 { 172*3812cebaSDavid Jander pinctrl-names = "default"; 173*3812cebaSDavid Jander pinctrl-0 = <&sdmmc1_b4_pins_a>; 174*3812cebaSDavid Jander bus-width = <4>; 175*3812cebaSDavid Jander status = "okay"; 176*3812cebaSDavid Jander}; 177*3812cebaSDavid Jander 178*3812cebaSDavid Jander&sdmmc1_b4_pins_a { 179*3812cebaSDavid Jander pins1 { 180*3812cebaSDavid Jander bias-pull-up; 181*3812cebaSDavid Jander }; 182*3812cebaSDavid Jander pins2 { 183*3812cebaSDavid Jander bias-pull-up; 184*3812cebaSDavid Jander }; 185*3812cebaSDavid Jander}; 186*3812cebaSDavid Jander 187*3812cebaSDavid Jander/* NOTE: Although the PRTT1A does not have an eMMC, we declare it 188*3812cebaSDavid Jander * anyway, in order to be able to use the same binary for the 189*3812cebaSDavid Jander * PRTT1C also. All involved pins are N.C. on PRTT1A/S for that 190*3812cebaSDavid Jander * reason, so it should do no harm. All inputs configured with 191*3812cebaSDavid Jander * pull-ups to avoid floating inputs. */ 192*3812cebaSDavid Jander&sdmmc2 { 193*3812cebaSDavid Jander pinctrl-names = "default"; 194*3812cebaSDavid Jander pinctrl-0 = <&sdmmc2_b4_pins_a &sdmmc2_d47_pins_a>; 195*3812cebaSDavid Jander bus-width = <8>; 196*3812cebaSDavid Jander status = "okay"; 197*3812cebaSDavid Jander}; 198*3812cebaSDavid Jander 199*3812cebaSDavid Jander&sdmmc2_b4_pins_a { 200*3812cebaSDavid Jander pins1 { 201*3812cebaSDavid Jander pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */ 202*3812cebaSDavid Jander <STM32_PINMUX('B', 7, AF10)>, /* SDMMC2_D1 */ 203*3812cebaSDavid Jander <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */ 204*3812cebaSDavid Jander <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */ 205*3812cebaSDavid Jander <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */ 206*3812cebaSDavid Jander }; 207*3812cebaSDavid Jander}; 208*3812cebaSDavid Jander 209*3812cebaSDavid Jander&sdmmc2_d47_pins_a { 210*3812cebaSDavid Jander pins { 211*3812cebaSDavid Jander pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */ 212*3812cebaSDavid Jander <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */ 213*3812cebaSDavid Jander <STM32_PINMUX('C', 6, AF10)>, /* SDMMC2_D6 */ 214*3812cebaSDavid Jander <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */ 215*3812cebaSDavid Jander }; 216*3812cebaSDavid Jander}; 217*3812cebaSDavid Jander 218*3812cebaSDavid Jander&uart4 { 219*3812cebaSDavid Jander pinctrl-names = "default"; 220*3812cebaSDavid Jander pinctrl-0 = <&uart4_pins_a>; 221*3812cebaSDavid Jander status = "okay"; 222*3812cebaSDavid Jander}; 223*3812cebaSDavid Jander 224*3812cebaSDavid Jander&uart4_pins_a { 225*3812cebaSDavid Jander pins1 { 226*3812cebaSDavid Jander pinmux = <STM32_PINMUX('B', 9, AF8)>; /* UART4_TX */ 227*3812cebaSDavid Jander bias-disable; 228*3812cebaSDavid Jander drive-push-pull; 229*3812cebaSDavid Jander slew-rate = <0>; 230*3812cebaSDavid Jander }; 231*3812cebaSDavid Jander pins2 { 232*3812cebaSDavid Jander pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */ 233*3812cebaSDavid Jander bias-pull-up; 234*3812cebaSDavid Jander }; 235*3812cebaSDavid Jander}; 236