xref: /rk3399_ARM-atf/fdts/stm32mp15-ddr3-2x4Gb-1066-binG.dtsi (revision f237822f0b003dc5bec54d8c4ee961597a11116c)
1587f60faSYann Gautier// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
2587f60faSYann Gautier/*
3587f60faSYann Gautier * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
4*f237822fSYann Gautier *
5*f237822fSYann Gautier * STM32MP157C ED1 BOARD configuration
6587f60faSYann Gautier * 2x DDR3L 4Gb each, 16-bit, 533MHz, Single Die Package in flyby topology.
7587f60faSYann Gautier * Reference used NT5CC256M16DP-DI from NANYA
8587f60faSYann Gautier *
9587f60faSYann Gautier * DDR type / Platform	DDR3/3L
10587f60faSYann Gautier * freq		533MHz
11587f60faSYann Gautier * width	32
12587f60faSYann Gautier * datasheet	0  = MT41J256M16-187 / DDR3-1066 bin G
13587f60faSYann Gautier * DDR density	8
14587f60faSYann Gautier * timing mode	optimized
15587f60faSYann Gautier * Scheduling/QoS options : type = 2
16587f60faSYann Gautier * address mapping : RBC
17c948f771SYann Gautier * Tc > + 85C : N
18587f60faSYann Gautier */
19*f237822fSYann Gautier#define DDR_MEM_NAME "DDR3-1066/888 bin G 2x4Gb 533MHz v1.45"
20c948f771SYann Gautier#define DDR_MEM_SPEED 533000
21587f60faSYann Gautier#define DDR_MEM_SIZE 0x40000000
22587f60faSYann Gautier
23587f60faSYann Gautier#define DDR_MSTR 0x00040401
24587f60faSYann Gautier#define DDR_MRCTRL0 0x00000010
25587f60faSYann Gautier#define DDR_MRCTRL1 0x00000000
26587f60faSYann Gautier#define DDR_DERATEEN 0x00000000
27587f60faSYann Gautier#define DDR_DERATEINT 0x00800000
28587f60faSYann Gautier#define DDR_PWRCTL 0x00000000
29587f60faSYann Gautier#define DDR_PWRTMG 0x00400010
30587f60faSYann Gautier#define DDR_HWLPCTL 0x00000000
31587f60faSYann Gautier#define DDR_RFSHCTL0 0x00210000
32587f60faSYann Gautier#define DDR_RFSHCTL3 0x00000000
33587f60faSYann Gautier#define DDR_RFSHTMG 0x0081008B
34587f60faSYann Gautier#define DDR_CRCPARCTL0 0x00000000
35587f60faSYann Gautier#define DDR_DRAMTMG0 0x121B2414
36587f60faSYann Gautier#define DDR_DRAMTMG1 0x000A041C
37587f60faSYann Gautier#define DDR_DRAMTMG2 0x0608090F
38587f60faSYann Gautier#define DDR_DRAMTMG3 0x0050400C
39587f60faSYann Gautier#define DDR_DRAMTMG4 0x08040608
40587f60faSYann Gautier#define DDR_DRAMTMG5 0x06060403
41587f60faSYann Gautier#define DDR_DRAMTMG6 0x02020002
42587f60faSYann Gautier#define DDR_DRAMTMG7 0x00000202
43587f60faSYann Gautier#define DDR_DRAMTMG8 0x00001005
44587f60faSYann Gautier#define DDR_DRAMTMG14 0x000000A0
45587f60faSYann Gautier#define DDR_ZQCTL0 0xC2000040
46587f60faSYann Gautier#define DDR_DFITMG0 0x02060105
47587f60faSYann Gautier#define DDR_DFITMG1 0x00000202
48587f60faSYann Gautier#define DDR_DFILPCFG0 0x07000000
49587f60faSYann Gautier#define DDR_DFIUPD0 0xC0400003
50587f60faSYann Gautier#define DDR_DFIUPD1 0x00000000
51587f60faSYann Gautier#define DDR_DFIUPD2 0x00000000
52587f60faSYann Gautier#define DDR_DFIPHYMSTR 0x00000000
53587f60faSYann Gautier#define DDR_ADDRMAP1 0x00080808
54587f60faSYann Gautier#define DDR_ADDRMAP2 0x00000000
55587f60faSYann Gautier#define DDR_ADDRMAP3 0x00000000
56587f60faSYann Gautier#define DDR_ADDRMAP4 0x00001F1F
57587f60faSYann Gautier#define DDR_ADDRMAP5 0x07070707
58587f60faSYann Gautier#define DDR_ADDRMAP6 0x0F070707
59587f60faSYann Gautier#define DDR_ADDRMAP9 0x00000000
60587f60faSYann Gautier#define DDR_ADDRMAP10 0x00000000
61587f60faSYann Gautier#define DDR_ADDRMAP11 0x00000000
62587f60faSYann Gautier#define DDR_ODTCFG 0x06000600
63587f60faSYann Gautier#define DDR_ODTMAP 0x00000001
64c948f771SYann Gautier#define DDR_SCHED 0x00000C01
65587f60faSYann Gautier#define DDR_SCHED1 0x00000000
66587f60faSYann Gautier#define DDR_PERFHPR1 0x01000001
67587f60faSYann Gautier#define DDR_PERFLPR1 0x08000200
68587f60faSYann Gautier#define DDR_PERFWR1 0x08000400
69587f60faSYann Gautier#define DDR_DBG0 0x00000000
70587f60faSYann Gautier#define DDR_DBG1 0x00000000
71587f60faSYann Gautier#define DDR_DBGCMD 0x00000000
72587f60faSYann Gautier#define DDR_POISONCFG 0x00000000
73587f60faSYann Gautier#define DDR_PCCFG 0x00000010
74587f60faSYann Gautier#define DDR_PCFGR_0 0x00010000
75587f60faSYann Gautier#define DDR_PCFGW_0 0x00000000
76c948f771SYann Gautier#define DDR_PCFGQOS0_0 0x02100C03
77587f60faSYann Gautier#define DDR_PCFGQOS1_0 0x00800100
78c948f771SYann Gautier#define DDR_PCFGWQOS0_0 0x01100C03
79587f60faSYann Gautier#define DDR_PCFGWQOS1_0 0x01000200
80587f60faSYann Gautier#define DDR_PCFGR_1 0x00010000
81587f60faSYann Gautier#define DDR_PCFGW_1 0x00000000
82c948f771SYann Gautier#define DDR_PCFGQOS0_1 0x02100C03
83c948f771SYann Gautier#define DDR_PCFGQOS1_1 0x00800040
84c948f771SYann Gautier#define DDR_PCFGWQOS0_1 0x01100C03
85587f60faSYann Gautier#define DDR_PCFGWQOS1_1 0x01000200
86587f60faSYann Gautier#define DDR_PGCR 0x01442E02
87587f60faSYann Gautier#define DDR_PTR0 0x0022AA5B
88587f60faSYann Gautier#define DDR_PTR1 0x04841104
89587f60faSYann Gautier#define DDR_PTR2 0x042DA068
90587f60faSYann Gautier#define DDR_ACIOCR 0x10400812
91587f60faSYann Gautier#define DDR_DXCCR 0x00000C40
92*f237822fSYann Gautier#define DDR_DSGCR 0xF200011F
93587f60faSYann Gautier#define DDR_DCR 0x0000000B
94587f60faSYann Gautier#define DDR_DTPR0 0x38D488D0
95587f60faSYann Gautier#define DDR_DTPR1 0x098B00D8
96587f60faSYann Gautier#define DDR_DTPR2 0x10023600
97587f60faSYann Gautier#define DDR_MR0 0x00000840
98587f60faSYann Gautier#define DDR_MR1 0x00000000
99587f60faSYann Gautier#define DDR_MR2 0x00000208
100587f60faSYann Gautier#define DDR_MR3 0x00000000
101587f60faSYann Gautier#define DDR_ODTCR 0x00010000
102587f60faSYann Gautier#define DDR_ZQ0CR1 0x00000038
103587f60faSYann Gautier#define DDR_DX0GCR 0x0000CE81
104587f60faSYann Gautier#define DDR_DX0DLLCR 0x40000000
105587f60faSYann Gautier#define DDR_DX0DQTR 0xFFFFFFFF
106587f60faSYann Gautier#define DDR_DX0DQSTR 0x3DB02000
107587f60faSYann Gautier#define DDR_DX1GCR 0x0000CE81
108587f60faSYann Gautier#define DDR_DX1DLLCR 0x40000000
109587f60faSYann Gautier#define DDR_DX1DQTR 0xFFFFFFFF
110587f60faSYann Gautier#define DDR_DX1DQSTR 0x3DB02000
111587f60faSYann Gautier#define DDR_DX2GCR 0x0000CE81
112587f60faSYann Gautier#define DDR_DX2DLLCR 0x40000000
113587f60faSYann Gautier#define DDR_DX2DQTR 0xFFFFFFFF
114587f60faSYann Gautier#define DDR_DX2DQSTR 0x3DB02000
115587f60faSYann Gautier#define DDR_DX3GCR 0x0000CE81
116587f60faSYann Gautier#define DDR_DX3DLLCR 0x40000000
117587f60faSYann Gautier#define DDR_DX3DQTR 0xFFFFFFFF
118587f60faSYann Gautier#define DDR_DX3DQSTR 0x3DB02000
119587f60faSYann Gautier
120587f60faSYann Gautier#include "stm32mp15-ddr.dtsi"
121