xref: /rk3399_ARM-atf/fdts/fvp-base-gicv5.dtsi (revision d358eb214d7d12dae209938f44022da1ca5654a4)
1*d358eb21SBoyan Karatotev/*
2*d358eb21SBoyan Karatotev * Copyright (c) 2025, Arm Limited and Contributors. All rights reserved.
3*d358eb21SBoyan Karatotev *
4*d358eb21SBoyan Karatotev * SPDX-License-Identifier: BSD-3-Clause
5*d358eb21SBoyan Karatotev */
6*d358eb21SBoyan Karatotev
7*d358eb21SBoyan Karatotev#include <dt-bindings/interrupt-controller/arm-gicv5.h>
8*d358eb21SBoyan Karatotev
9*d358eb21SBoyan Karatotev/* TODO: rtsm_ve-motherboard.dtsi definitons */
10*d358eb21SBoyan Karatotev
11*d358eb21SBoyan Karatotev/ {
12*d358eb21SBoyan Karatotev	gic: interrupt-controller {
13*d358eb21SBoyan Karatotev		compatible = "arm,gic-v5";
14*d358eb21SBoyan Karatotev
15*d358eb21SBoyan Karatotev		#interrupt-cells = <3>;
16*d358eb21SBoyan Karatotev		interrupt-controller;
17*d358eb21SBoyan Karatotev
18*d358eb21SBoyan Karatotev		#address-cells = <2>;
19*d358eb21SBoyan Karatotev		#size-cells = <2>;
20*d358eb21SBoyan Karatotev		ranges;
21*d358eb21SBoyan Karatotev
22*d358eb21SBoyan Karatotev		interrupts = <GIC_PPI 25 IRQ_TYPE_LEVEL_HIGH>;
23*d358eb21SBoyan Karatotev
24*d358eb21SBoyan Karatotev		irs0: irs@2f1a0000 {
25*d358eb21SBoyan Karatotev			compatible = "arm,gic-v5-irs";
26*d358eb21SBoyan Karatotev			reg = <0x0 0x2f1a0000 0x0 0x10000>;  /* NS IRS_CONFIG_FRAME */
27*d358eb21SBoyan Karatotev			reg-names = "ns-config";
28*d358eb21SBoyan Karatotev
29*d358eb21SBoyan Karatotev			#address-cells = <2>;
30*d358eb21SBoyan Karatotev			#size-cells = <2>;
31*d358eb21SBoyan Karatotev			ranges;
32*d358eb21SBoyan Karatotev
33*d358eb21SBoyan Karatotev			cpus = <&CPU0
34*d358eb21SBoyan Karatotev				&CPU1
35*d358eb21SBoyan Karatotev				&CPU2
36*d358eb21SBoyan Karatotev				&CPU3
37*d358eb21SBoyan Karatotev				&CPU4
38*d358eb21SBoyan Karatotev				&CPU5
39*d358eb21SBoyan Karatotev				&CPU6
40*d358eb21SBoyan Karatotev				&CPU7>;
41*d358eb21SBoyan Karatotev			arm,iaffids = /bits/ 16 <0 1 2 3 4 5 6 7>;
42*d358eb21SBoyan Karatotev
43*d358eb21SBoyan Karatotev			its@2f120000 {
44*d358eb21SBoyan Karatotev				compatible = "arm,gic-v5-its";
45*d358eb21SBoyan Karatotev				reg = <0x0 0x2f120000 0x0 0x10000>;    /* NS ITS_CONFIG_FRAME */
46*d358eb21SBoyan Karatotev				reg-names = "ns-config";
47*d358eb21SBoyan Karatotev
48*d358eb21SBoyan Karatotev				#address-cells = <2>;
49*d358eb21SBoyan Karatotev				#size-cells = <2>;
50*d358eb21SBoyan Karatotev
51*d358eb21SBoyan Karatotev				ranges;
52*d358eb21SBoyan Karatotev
53*d358eb21SBoyan Karatotev				its0: msi-controller@2f130000 {
54*d358eb21SBoyan Karatotev					reg = <0x0 0x2f130000 0x0 0x10000>;  /* ITS_TRANSLATE_FRAME */
55*d358eb21SBoyan Karatotev					reg-names = "ns-translate";
56*d358eb21SBoyan Karatotev
57*d358eb21SBoyan Karatotev					#msi-cells = <1>;
58*d358eb21SBoyan Karatotev					msi-controller;
59*d358eb21SBoyan Karatotev				};
60*d358eb21SBoyan Karatotev			};
61*d358eb21SBoyan Karatotev		};
62*d358eb21SBoyan Karatotev	};
63*d358eb21SBoyan Karatotev
64*d358eb21SBoyan Karatotev	iwb0: interrupt-controller@2f000000 {
65*d358eb21SBoyan Karatotev		compatible = "arm,gic-v5-iwb";
66*d358eb21SBoyan Karatotev		reg = <0x0 0x2f000000 0x0 0x10000>;
67*d358eb21SBoyan Karatotev
68*d358eb21SBoyan Karatotev		#address-cells = <0>;
69*d358eb21SBoyan Karatotev
70*d358eb21SBoyan Karatotev		interrupt-controller;
71*d358eb21SBoyan Karatotev		#interrupt-cells = <2>;
72*d358eb21SBoyan Karatotev
73*d358eb21SBoyan Karatotev		msi-parent = <&its0 64>;
74*d358eb21SBoyan Karatotev	};
75*d358eb21SBoyan Karatotev
76*d358eb21SBoyan Karatotev	timer {
77*d358eb21SBoyan Karatotev		interrupts = <GIC_PPI 30 IRQ_TYPE_LEVEL_HIGH>,
78*d358eb21SBoyan Karatotev			     <GIC_PPI 27 IRQ_TYPE_LEVEL_HIGH>,
79*d358eb21SBoyan Karatotev			     <GIC_PPI 26 IRQ_TYPE_LEVEL_HIGH>;
80*d358eb21SBoyan Karatotev	};
81*d358eb21SBoyan Karatotev
82*d358eb21SBoyan Karatotev	timer@2a810000 {
83*d358eb21SBoyan Karatotev			frame@2a830000 {
84*d358eb21SBoyan Karatotev				/* Formerly GIC_LPI 58, now wire 26 as SPI. */
85*d358eb21SBoyan Karatotev				interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
86*d358eb21SBoyan Karatotev			};
87*d358eb21SBoyan Karatotev	};
88*d358eb21SBoyan Karatotev
89*d358eb21SBoyan Karatotev	pmu {
90*d358eb21SBoyan Karatotev		interrupts = <GIC_PPI 23 IRQ_TYPE_LEVEL_HIGH>;
91*d358eb21SBoyan Karatotev	};
92*d358eb21SBoyan Karatotev
93*d358eb21SBoyan Karatotev	/*
94*d358eb21SBoyan Karatotev	* Previously these were mapped to SPIs 32-74. We now explicitly describe
95*d358eb21SBoyan Karatotev	* the wires on the IWB to which the interrupts are connected. All of the
96*d358eb21SBoyan Karatotev	* below are signalled as SPIs.
97*d358eb21SBoyan Karatotev	*/
98*d358eb21SBoyan Karatotev	bus@8000000 {
99*d358eb21SBoyan Karatotev		interrupt-map = <0 0  0 &gic 0 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
100*d358eb21SBoyan Karatotev				<0 0  1 &gic 0 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
101*d358eb21SBoyan Karatotev				<0 0  2 &gic 0 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
102*d358eb21SBoyan Karatotev				<0 0  3 &gic 0 0 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
103*d358eb21SBoyan Karatotev				<0 0  4 &gic 0 0 GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
104*d358eb21SBoyan Karatotev				<0 0  5 &gic 0 0 GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
105*d358eb21SBoyan Karatotev				<0 0  6 &gic 0 0 GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
106*d358eb21SBoyan Karatotev				<0 0  7 &gic 0 0 GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
107*d358eb21SBoyan Karatotev				<0 0  8 &gic 0 0 GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
108*d358eb21SBoyan Karatotev				<0 0  9 &gic 0 0 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
109*d358eb21SBoyan Karatotev				<0 0 10 &gic 0 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
110*d358eb21SBoyan Karatotev				<0 0 11 &gic 0 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
111*d358eb21SBoyan Karatotev				<0 0 12 &gic 0 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
112*d358eb21SBoyan Karatotev				<0 0 13 &gic 0 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
113*d358eb21SBoyan Karatotev				<0 0 14 &gic 0 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
114*d358eb21SBoyan Karatotev				<0 0 15 &gic 0 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
115*d358eb21SBoyan Karatotev				<0 0 16 &gic 0 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
116*d358eb21SBoyan Karatotev				<0 0 17 &gic 0 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
117*d358eb21SBoyan Karatotev				<0 0 18 &gic 0 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
118*d358eb21SBoyan Karatotev				<0 0 19 &gic 0 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
119*d358eb21SBoyan Karatotev				<0 0 20 &gic 0 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
120*d358eb21SBoyan Karatotev				<0 0 21 &gic 0 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
121*d358eb21SBoyan Karatotev				<0 0 22 &gic 0 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
122*d358eb21SBoyan Karatotev				<0 0 23 &gic 0 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
123*d358eb21SBoyan Karatotev				<0 0 24 &gic 0 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
124*d358eb21SBoyan Karatotev				<0 0 25 &gic 0 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
125*d358eb21SBoyan Karatotev				<0 0 26 &gic 0 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
126*d358eb21SBoyan Karatotev				<0 0 27 &gic 0 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
127*d358eb21SBoyan Karatotev				<0 0 28 &gic 0 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
128*d358eb21SBoyan Karatotev				<0 0 29 &gic 0 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
129*d358eb21SBoyan Karatotev				<0 0 30 &gic 0 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
130*d358eb21SBoyan Karatotev				<0 0 31 &gic 0 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
131*d358eb21SBoyan Karatotev				<0 0 32 &gic 0 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
132*d358eb21SBoyan Karatotev				<0 0 33 &gic 0 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
133*d358eb21SBoyan Karatotev				<0 0 34 &gic 0 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
134*d358eb21SBoyan Karatotev				<0 0 35 &gic 0 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
135*d358eb21SBoyan Karatotev				<0 0 36 &gic 0 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
136*d358eb21SBoyan Karatotev				<0 0 37 &gic 0 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
137*d358eb21SBoyan Karatotev				<0 0 38 &gic 0 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
138*d358eb21SBoyan Karatotev				<0 0 39 &gic 0 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
139*d358eb21SBoyan Karatotev				<0 0 40 &gic 0 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
140*d358eb21SBoyan Karatotev				<0 0 41 &gic 0 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
141*d358eb21SBoyan Karatotev				<0 0 42 &iwb0 42 IRQ_TYPE_LEVEL_HIGH>,
142*d358eb21SBoyan Karatotev				<0 0 46 &iwb0 46 IRQ_TYPE_LEVEL_HIGH>;
143*d358eb21SBoyan Karatotev	};
144*d358eb21SBoyan Karatotev
145*d358eb21SBoyan Karatotev#if (ENABLE_RME == 1)
146*d358eb21SBoyan Karatotev	pci: pci@40000000 {
147*d358eb21SBoyan Karatotev		interrupt-map = <0 0 0 1 &gic 0 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
148*d358eb21SBoyan Karatotev				<0 0 0 2 &gic 0 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
149*d358eb21SBoyan Karatotev				<0 0 0 3 &gic 0 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
150*d358eb21SBoyan Karatotev				<0 0 0 4 &gic 0 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
151*d358eb21SBoyan Karatotev		msi-map = <0x0 &its0 0x0 0x10000>;
152*d358eb21SBoyan Karatotev	};
153*d358eb21SBoyan Karatotev	smmu: iommu@2b400000 {
154*d358eb21SBoyan Karatotev		interrupts = <GIC_SPI 106 IRQ_TYPE_EDGE_RISING>,
155*d358eb21SBoyan Karatotev			     <GIC_SPI 111 IRQ_TYPE_EDGE_RISING>,
156*d358eb21SBoyan Karatotev			     <GIC_SPI 107 IRQ_TYPE_EDGE_RISING>,
157*d358eb21SBoyan Karatotev			     <GIC_SPI 109 IRQ_TYPE_EDGE_RISING>;
158*d358eb21SBoyan Karatotev		msi-parent = <&its0 0x10000>;
159*d358eb21SBoyan Karatotev	};
160*d358eb21SBoyan Karatotev#endif /* ENABLE_RME */
161*d358eb21SBoyan Karatotev};
162