1d358eb21SBoyan Karatotev/* 2d358eb21SBoyan Karatotev * Copyright (c) 2025, Arm Limited and Contributors. All rights reserved. 3d358eb21SBoyan Karatotev * 4d358eb21SBoyan Karatotev * SPDX-License-Identifier: BSD-3-Clause 5d358eb21SBoyan Karatotev */ 6d358eb21SBoyan Karatotev 7d358eb21SBoyan Karatotev#include <dt-bindings/interrupt-controller/arm-gicv5.h> 8d358eb21SBoyan Karatotev 9d358eb21SBoyan Karatotev/* TODO: rtsm_ve-motherboard.dtsi definitons */ 10d358eb21SBoyan Karatotev 11d358eb21SBoyan Karatotev/ { 12d358eb21SBoyan Karatotev gic: interrupt-controller { 13d358eb21SBoyan Karatotev compatible = "arm,gic-v5"; 14d358eb21SBoyan Karatotev 15d358eb21SBoyan Karatotev #interrupt-cells = <3>; 16d358eb21SBoyan Karatotev interrupt-controller; 17d358eb21SBoyan Karatotev 18d358eb21SBoyan Karatotev #address-cells = <2>; 19d358eb21SBoyan Karatotev #size-cells = <2>; 20d358eb21SBoyan Karatotev ranges; 21d358eb21SBoyan Karatotev 22d358eb21SBoyan Karatotev interrupts = <GIC_PPI 25 IRQ_TYPE_LEVEL_HIGH>; 23d358eb21SBoyan Karatotev 24d358eb21SBoyan Karatotev irs0: irs@2f1a0000 { 25d358eb21SBoyan Karatotev compatible = "arm,gic-v5-irs"; 26d358eb21SBoyan Karatotev reg = <0x0 0x2f1a0000 0x0 0x10000>; /* NS IRS_CONFIG_FRAME */ 27d358eb21SBoyan Karatotev reg-names = "ns-config"; 28d358eb21SBoyan Karatotev 29d358eb21SBoyan Karatotev #address-cells = <2>; 30d358eb21SBoyan Karatotev #size-cells = <2>; 31d358eb21SBoyan Karatotev ranges; 32d358eb21SBoyan Karatotev 33d358eb21SBoyan Karatotev cpus = <&CPU0 34d358eb21SBoyan Karatotev &CPU1 35d358eb21SBoyan Karatotev &CPU2 36d358eb21SBoyan Karatotev &CPU3 37d358eb21SBoyan Karatotev &CPU4 38d358eb21SBoyan Karatotev &CPU5 39d358eb21SBoyan Karatotev &CPU6 40d358eb21SBoyan Karatotev &CPU7>; 41d358eb21SBoyan Karatotev arm,iaffids = /bits/ 16 <0 1 2 3 4 5 6 7>; 42d358eb21SBoyan Karatotev 43d358eb21SBoyan Karatotev its@2f120000 { 44d358eb21SBoyan Karatotev compatible = "arm,gic-v5-its"; 45d358eb21SBoyan Karatotev reg = <0x0 0x2f120000 0x0 0x10000>; /* NS ITS_CONFIG_FRAME */ 46d358eb21SBoyan Karatotev reg-names = "ns-config"; 47d358eb21SBoyan Karatotev 48d358eb21SBoyan Karatotev #address-cells = <2>; 49d358eb21SBoyan Karatotev #size-cells = <2>; 50d358eb21SBoyan Karatotev 51d358eb21SBoyan Karatotev ranges; 52d358eb21SBoyan Karatotev 53d358eb21SBoyan Karatotev its0: msi-controller@2f130000 { 54d358eb21SBoyan Karatotev reg = <0x0 0x2f130000 0x0 0x10000>; /* ITS_TRANSLATE_FRAME */ 55d358eb21SBoyan Karatotev reg-names = "ns-translate"; 56d358eb21SBoyan Karatotev 57d358eb21SBoyan Karatotev #msi-cells = <1>; 58d358eb21SBoyan Karatotev msi-controller; 59d358eb21SBoyan Karatotev }; 60d358eb21SBoyan Karatotev }; 61d358eb21SBoyan Karatotev }; 62d358eb21SBoyan Karatotev }; 63d358eb21SBoyan Karatotev 64d358eb21SBoyan Karatotev iwb0: interrupt-controller@2f000000 { 65d358eb21SBoyan Karatotev compatible = "arm,gic-v5-iwb"; 66d358eb21SBoyan Karatotev reg = <0x0 0x2f000000 0x0 0x10000>; 67d358eb21SBoyan Karatotev 68d358eb21SBoyan Karatotev #address-cells = <0>; 69d358eb21SBoyan Karatotev 70d358eb21SBoyan Karatotev interrupt-controller; 71d358eb21SBoyan Karatotev #interrupt-cells = <2>; 72d358eb21SBoyan Karatotev 73d358eb21SBoyan Karatotev msi-parent = <&its0 64>; 74d358eb21SBoyan Karatotev }; 75d358eb21SBoyan Karatotev 76d358eb21SBoyan Karatotev timer { 77d358eb21SBoyan Karatotev interrupts = <GIC_PPI 30 IRQ_TYPE_LEVEL_HIGH>, 78d358eb21SBoyan Karatotev <GIC_PPI 27 IRQ_TYPE_LEVEL_HIGH>, 79d358eb21SBoyan Karatotev <GIC_PPI 26 IRQ_TYPE_LEVEL_HIGH>; 80*8c375405SBoyan Karatotev interrupt-names = "phys", "virt", "hyp-phys"; 81d358eb21SBoyan Karatotev }; 82d358eb21SBoyan Karatotev 83d358eb21SBoyan Karatotev timer@2a810000 { 84d358eb21SBoyan Karatotev frame@2a830000 { 85d358eb21SBoyan Karatotev /* Formerly GIC_LPI 58, now wire 26 as SPI. */ 86d358eb21SBoyan Karatotev interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 87d358eb21SBoyan Karatotev }; 88d358eb21SBoyan Karatotev }; 89d358eb21SBoyan Karatotev 90d358eb21SBoyan Karatotev pmu { 91d358eb21SBoyan Karatotev interrupts = <GIC_PPI 23 IRQ_TYPE_LEVEL_HIGH>; 92d358eb21SBoyan Karatotev }; 93d358eb21SBoyan Karatotev 94d358eb21SBoyan Karatotev /* 95d358eb21SBoyan Karatotev * Previously these were mapped to SPIs 32-74. We now explicitly describe 96d358eb21SBoyan Karatotev * the wires on the IWB to which the interrupts are connected. All of the 97d358eb21SBoyan Karatotev * below are signalled as SPIs. 98d358eb21SBoyan Karatotev */ 99d358eb21SBoyan Karatotev bus@8000000 { 100d358eb21SBoyan Karatotev interrupt-map = <0 0 0 &gic 0 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 101d358eb21SBoyan Karatotev <0 0 1 &gic 0 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 102d358eb21SBoyan Karatotev <0 0 2 &gic 0 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 103d358eb21SBoyan Karatotev <0 0 3 &gic 0 0 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 104d358eb21SBoyan Karatotev <0 0 4 &gic 0 0 GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 105d358eb21SBoyan Karatotev <0 0 5 &gic 0 0 GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 106d358eb21SBoyan Karatotev <0 0 6 &gic 0 0 GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 107d358eb21SBoyan Karatotev <0 0 7 &gic 0 0 GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 108d358eb21SBoyan Karatotev <0 0 8 &gic 0 0 GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 109d358eb21SBoyan Karatotev <0 0 9 &gic 0 0 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 110d358eb21SBoyan Karatotev <0 0 10 &gic 0 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 111d358eb21SBoyan Karatotev <0 0 11 &gic 0 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 112d358eb21SBoyan Karatotev <0 0 12 &gic 0 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 113d358eb21SBoyan Karatotev <0 0 13 &gic 0 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 114d358eb21SBoyan Karatotev <0 0 14 &gic 0 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 115d358eb21SBoyan Karatotev <0 0 15 &gic 0 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 116d358eb21SBoyan Karatotev <0 0 16 &gic 0 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 117d358eb21SBoyan Karatotev <0 0 17 &gic 0 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>, 118d358eb21SBoyan Karatotev <0 0 18 &gic 0 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 119d358eb21SBoyan Karatotev <0 0 19 &gic 0 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 120d358eb21SBoyan Karatotev <0 0 20 &gic 0 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>, 121d358eb21SBoyan Karatotev <0 0 21 &gic 0 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>, 122d358eb21SBoyan Karatotev <0 0 22 &gic 0 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>, 123d358eb21SBoyan Karatotev <0 0 23 &gic 0 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>, 124d358eb21SBoyan Karatotev <0 0 24 &gic 0 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>, 125d358eb21SBoyan Karatotev <0 0 25 &gic 0 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>, 126d358eb21SBoyan Karatotev <0 0 26 &gic 0 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>, 127d358eb21SBoyan Karatotev <0 0 27 &gic 0 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>, 128d358eb21SBoyan Karatotev <0 0 28 &gic 0 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>, 129d358eb21SBoyan Karatotev <0 0 29 &gic 0 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 130d358eb21SBoyan Karatotev <0 0 30 &gic 0 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>, 131d358eb21SBoyan Karatotev <0 0 31 &gic 0 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>, 132d358eb21SBoyan Karatotev <0 0 32 &gic 0 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 133d358eb21SBoyan Karatotev <0 0 33 &gic 0 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 134d358eb21SBoyan Karatotev <0 0 34 &gic 0 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 135d358eb21SBoyan Karatotev <0 0 35 &gic 0 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 136d358eb21SBoyan Karatotev <0 0 36 &gic 0 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 137d358eb21SBoyan Karatotev <0 0 37 &gic 0 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 138d358eb21SBoyan Karatotev <0 0 38 &gic 0 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 139d358eb21SBoyan Karatotev <0 0 39 &gic 0 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 140d358eb21SBoyan Karatotev <0 0 40 &gic 0 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 141d358eb21SBoyan Karatotev <0 0 41 &gic 0 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 142d358eb21SBoyan Karatotev <0 0 42 &iwb0 42 IRQ_TYPE_LEVEL_HIGH>, 143d358eb21SBoyan Karatotev <0 0 46 &iwb0 46 IRQ_TYPE_LEVEL_HIGH>; 144d358eb21SBoyan Karatotev }; 145d358eb21SBoyan Karatotev 146d358eb21SBoyan Karatotev#if (ENABLE_RME == 1) 147d358eb21SBoyan Karatotev pci: pci@40000000 { 148d358eb21SBoyan Karatotev interrupt-map = <0 0 0 1 &gic 0 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 149d358eb21SBoyan Karatotev <0 0 0 2 &gic 0 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 150d358eb21SBoyan Karatotev <0 0 0 3 &gic 0 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 151d358eb21SBoyan Karatotev <0 0 0 4 &gic 0 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 152d358eb21SBoyan Karatotev msi-map = <0x0 &its0 0x0 0x10000>; 153d358eb21SBoyan Karatotev }; 154d358eb21SBoyan Karatotev smmu: iommu@2b400000 { 155d358eb21SBoyan Karatotev interrupts = <GIC_SPI 106 IRQ_TYPE_EDGE_RISING>, 156d358eb21SBoyan Karatotev <GIC_SPI 111 IRQ_TYPE_EDGE_RISING>, 157d358eb21SBoyan Karatotev <GIC_SPI 107 IRQ_TYPE_EDGE_RISING>, 158d358eb21SBoyan Karatotev <GIC_SPI 109 IRQ_TYPE_EDGE_RISING>; 159d358eb21SBoyan Karatotev msi-parent = <&its0 0x10000>; 160d358eb21SBoyan Karatotev }; 161d358eb21SBoyan Karatotev#endif /* ENABLE_RME */ 162d358eb21SBoyan Karatotev}; 163