xref: /rk3399_ARM-atf/fdts/fvp-base-gicv2.dtsi (revision a885a7d290d49bd94c86776f9053df8a8bef9d50)
1*a885a7d2SAndre Przywara/*
2*a885a7d2SAndre Przywara * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3*a885a7d2SAndre Przywara *
4*a885a7d2SAndre Przywara * SPDX-License-Identifier: BSD-3-Clause
5*a885a7d2SAndre Przywara */
6*a885a7d2SAndre Przywara
7*a885a7d2SAndre Przywara/* GICv2 configuration, without V2M */
8*a885a7d2SAndre Przywara
9*a885a7d2SAndre Przywara/ {
10*a885a7d2SAndre Przywara	gic: interrupt-controller@2f000000 {
11*a885a7d2SAndre Przywara		compatible = "arm,cortex-a15-gic";
12*a885a7d2SAndre Przywara		#interrupt-cells = <3>;
13*a885a7d2SAndre Przywara		#address-cells = <1>;
14*a885a7d2SAndre Przywara		interrupt-controller;
15*a885a7d2SAndre Przywara		reg = <0x0 0x2f000000 0 0x10000>,
16*a885a7d2SAndre Przywara		      <0x0 0x2c000000 0 0x2000>,
17*a885a7d2SAndre Przywara		      <0x0 0x2c010000 0 0x2000>,
18*a885a7d2SAndre Przywara		      <0x0 0x2c02F000 0 0x2000>;
19*a885a7d2SAndre Przywara		interrupts = <1 9 0xf04>;
20*a885a7d2SAndre Przywara	};
21*a885a7d2SAndre Przywara};
22