xref: /rk3399_ARM-atf/drivers/synopsys/ufs/dw_ufs.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
17e080842SHaojian Zhuang /*
27e080842SHaojian Zhuang  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
37e080842SHaojian Zhuang  *
47e080842SHaojian Zhuang  * SPDX-License-Identifier: BSD-3-Clause
57e080842SHaojian Zhuang  */
67e080842SHaojian Zhuang 
77e080842SHaojian Zhuang #include <assert.h>
87e080842SHaojian Zhuang #include <stdint.h>
97e080842SHaojian Zhuang #include <string.h>
10*09d40e0eSAntonio Nino Diaz 
11*09d40e0eSAntonio Nino Diaz #include <common/debug.h>
12*09d40e0eSAntonio Nino Diaz #include <drivers/dw_ufs.h>
13*09d40e0eSAntonio Nino Diaz #include <drivers/ufs.h>
14*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
157e080842SHaojian Zhuang 
167e080842SHaojian Zhuang static int dwufs_phy_init(ufs_params_t *params)
177e080842SHaojian Zhuang {
187e080842SHaojian Zhuang 	uintptr_t base;
197e080842SHaojian Zhuang 	unsigned int fsm0, fsm1;
207e080842SHaojian Zhuang 	unsigned int data;
217e080842SHaojian Zhuang 	int result;
227e080842SHaojian Zhuang 
237e080842SHaojian Zhuang 	assert((params != NULL) && (params->reg_base != 0));
247e080842SHaojian Zhuang 
257e080842SHaojian Zhuang 	base = params->reg_base;
267e080842SHaojian Zhuang 
277e080842SHaojian Zhuang 	/* Unipro VS_MPHY disable */
287e080842SHaojian Zhuang 	ufshc_dme_set(VS_MPHY_DISABLE_OFFSET, 0, VS_MPHY_DISABLE_MPHYDIS);
297e080842SHaojian Zhuang 	ufshc_dme_set(PA_HS_SERIES_OFFSET, 0, 2);
307e080842SHaojian Zhuang 	/* MPHY CBRATESEL */
317e080842SHaojian Zhuang 	ufshc_dme_set(0x8114, 0, 1);
327e080842SHaojian Zhuang 	/* MPHY CBOVRCTRL2 */
337e080842SHaojian Zhuang 	ufshc_dme_set(0x8121, 0, 0x2d);
347e080842SHaojian Zhuang 	/* MPHY CBOVRCTRL3 */
357e080842SHaojian Zhuang 	ufshc_dme_set(0x8122, 0, 0x1);
367e080842SHaojian Zhuang 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
377e080842SHaojian Zhuang 
387e080842SHaojian Zhuang 	/* MPHY RXOVRCTRL4 rx0 */
397e080842SHaojian Zhuang 	ufshc_dme_set(0x800d, 4, 0x58);
407e080842SHaojian Zhuang 	/* MPHY RXOVRCTRL4 rx1 */
417e080842SHaojian Zhuang 	ufshc_dme_set(0x800d, 5, 0x58);
427e080842SHaojian Zhuang 	/* MPHY RXOVRCTRL5 rx0 */
437e080842SHaojian Zhuang 	ufshc_dme_set(0x800e, 4, 0xb);
447e080842SHaojian Zhuang 	/* MPHY RXOVRCTRL5 rx1 */
457e080842SHaojian Zhuang 	ufshc_dme_set(0x800e, 5, 0xb);
467e080842SHaojian Zhuang 	/* MPHY RXSQCONTROL rx0 */
477e080842SHaojian Zhuang 	ufshc_dme_set(0x8009, 4, 0x1);
487e080842SHaojian Zhuang 	/* MPHY RXSQCONTROL rx1 */
497e080842SHaojian Zhuang 	ufshc_dme_set(0x8009, 5, 0x1);
507e080842SHaojian Zhuang 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
517e080842SHaojian Zhuang 
527e080842SHaojian Zhuang 	ufshc_dme_set(0x8113, 0, 0x1);
537e080842SHaojian Zhuang 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
547e080842SHaojian Zhuang 
557e080842SHaojian Zhuang 	ufshc_dme_set(RX_HS_G3_SYNC_LENGTH_CAP_OFFSET, 4, 0x4a);
567e080842SHaojian Zhuang 	ufshc_dme_set(RX_HS_G3_SYNC_LENGTH_CAP_OFFSET, 5, 0x4a);
577e080842SHaojian Zhuang 	ufshc_dme_set(RX_HS_G2_SYNC_LENGTH_CAP_OFFSET, 4, 0x4a);
587e080842SHaojian Zhuang 	ufshc_dme_set(RX_HS_G2_SYNC_LENGTH_CAP_OFFSET, 5, 0x4a);
597e080842SHaojian Zhuang 	ufshc_dme_set(RX_MIN_ACTIVATETIME_CAP_OFFSET, 4, 0x7);
607e080842SHaojian Zhuang 	ufshc_dme_set(RX_MIN_ACTIVATETIME_CAP_OFFSET, 5, 0x7);
617e080842SHaojian Zhuang 	ufshc_dme_set(TX_HIBERN8TIME_CAP_OFFSET, 0, 0x5);
627e080842SHaojian Zhuang 	ufshc_dme_set(TX_HIBERN8TIME_CAP_OFFSET, 1, 0x5);
637e080842SHaojian Zhuang 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
647e080842SHaojian Zhuang 
657e080842SHaojian Zhuang 	result = ufshc_dme_get(VS_MPHY_DISABLE_OFFSET, 0, &data);
667e080842SHaojian Zhuang 	assert((result == 0) && (data == VS_MPHY_DISABLE_MPHYDIS));
677e080842SHaojian Zhuang 	/* enable Unipro VS MPHY */
687e080842SHaojian Zhuang 	ufshc_dme_set(VS_MPHY_DISABLE_OFFSET, 0, 0);
697e080842SHaojian Zhuang 
707e080842SHaojian Zhuang 	while (1) {
717e080842SHaojian Zhuang 		result = ufshc_dme_get(TX_FSM_STATE_OFFSET, 0, &fsm0);
727e080842SHaojian Zhuang 		assert(result == 0);
737e080842SHaojian Zhuang 		result = ufshc_dme_get(TX_FSM_STATE_OFFSET, 1, &fsm1);
747e080842SHaojian Zhuang 		assert(result == 0);
757e080842SHaojian Zhuang 		if ((fsm0 == TX_FSM_STATE_HIBERN8) &&
767e080842SHaojian Zhuang 		    (fsm1 == TX_FSM_STATE_HIBERN8))
777e080842SHaojian Zhuang 			break;
787e080842SHaojian Zhuang 	}
797e080842SHaojian Zhuang 
807e080842SHaojian Zhuang 	mmio_write_32(base + HCLKDIV, 0xE4);
817e080842SHaojian Zhuang 	mmio_clrbits_32(base + AHIT, 0x3FF);
827e080842SHaojian Zhuang 
837e080842SHaojian Zhuang 	ufshc_dme_set(PA_LOCAL_TX_LCC_ENABLE_OFFSET, 0, 0);
847e080842SHaojian Zhuang 	ufshc_dme_set(VS_MK2_EXTN_SUPPORT_OFFSET, 0, 0);
857e080842SHaojian Zhuang 
867e080842SHaojian Zhuang 	result = ufshc_dme_get(VS_MK2_EXTN_SUPPORT_OFFSET, 0, &data);
877e080842SHaojian Zhuang 	assert((result == 0) && (data == 0));
887e080842SHaojian Zhuang 
897e080842SHaojian Zhuang 	ufshc_dme_set(DL_AFC0_CREDIT_THRESHOLD_OFFSET, 0, 0);
907e080842SHaojian Zhuang 	ufshc_dme_set(DL_TC0_OUT_ACK_THRESHOLD_OFFSET, 0, 0);
917e080842SHaojian Zhuang 	ufshc_dme_set(DL_TC0_TX_FC_THRESHOLD_OFFSET, 0, 9);
927e080842SHaojian Zhuang 	(void)result;
937e080842SHaojian Zhuang 	return 0;
947e080842SHaojian Zhuang }
957e080842SHaojian Zhuang 
967e080842SHaojian Zhuang static int dwufs_phy_set_pwr_mode(ufs_params_t *params)
977e080842SHaojian Zhuang {
987e080842SHaojian Zhuang 	int result;
997e080842SHaojian Zhuang 	unsigned int data, tx_lanes, rx_lanes;
1007e080842SHaojian Zhuang 	uintptr_t base;
1015ac25de6Sfengbaopeng 	unsigned int flags;
1027e080842SHaojian Zhuang 
1037e080842SHaojian Zhuang 	assert((params != NULL) && (params->reg_base != 0));
1047e080842SHaojian Zhuang 
1057e080842SHaojian Zhuang 	base = params->reg_base;
1065ac25de6Sfengbaopeng 	flags = params->flags;
1075ac25de6Sfengbaopeng 	if ((flags & UFS_FLAGS_VENDOR_SKHYNIX) != 0U) {
1085ac25de6Sfengbaopeng 		NOTICE("ufs: H**** device must set VS_DebugSaveConfigTime 0x10\n");
1095ac25de6Sfengbaopeng 		/* VS_DebugSaveConfigTime */
1105ac25de6Sfengbaopeng 		result = ufshc_dme_set(0xd0a0, 0x0, 0x10);
1115ac25de6Sfengbaopeng 		assert(result == 0);
1125ac25de6Sfengbaopeng 		/* sync length */
1135ac25de6Sfengbaopeng 		result = ufshc_dme_set(0x1556, 0x0, 0x48);
1145ac25de6Sfengbaopeng 		assert(result == 0);
1155ac25de6Sfengbaopeng 	}
1167e080842SHaojian Zhuang 
1177e080842SHaojian Zhuang 	result = ufshc_dme_get(PA_TACTIVATE_OFFSET, 0, &data);
1187e080842SHaojian Zhuang 	assert(result == 0);
1197e080842SHaojian Zhuang 	if (data < 7) {
1207e080842SHaojian Zhuang 		result = ufshc_dme_set(PA_TACTIVATE_OFFSET, 0, 7);
1217e080842SHaojian Zhuang 		assert(result == 0);
1227e080842SHaojian Zhuang 	}
1237e080842SHaojian Zhuang 	result = ufshc_dme_get(PA_CONNECTED_TX_DATA_LANES_OFFSET, 0, &tx_lanes);
1247e080842SHaojian Zhuang 	assert(result == 0);
1257e080842SHaojian Zhuang 	result = ufshc_dme_get(PA_CONNECTED_RX_DATA_LANES_OFFSET, 0, &rx_lanes);
1267e080842SHaojian Zhuang 	assert(result == 0);
1277e080842SHaojian Zhuang 
1287e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_TX_SKIP_OFFSET, 0, 0);
1297e080842SHaojian Zhuang 	assert(result == 0);
1307e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_TX_GEAR_OFFSET, 0, 3);
1317e080842SHaojian Zhuang 	assert(result == 0);
1327e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_RX_GEAR_OFFSET, 0, 3);
1337e080842SHaojian Zhuang 	assert(result == 0);
1347e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_HS_SERIES_OFFSET, 0, 2);
1357e080842SHaojian Zhuang 	assert(result == 0);
1367e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_TX_TERMINATION_OFFSET, 0, 1);
1377e080842SHaojian Zhuang 	assert(result == 0);
1387e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_RX_TERMINATION_OFFSET, 0, 1);
1397e080842SHaojian Zhuang 	assert(result == 0);
1407e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_SCRAMBLING_OFFSET, 0, 0);
1417e080842SHaojian Zhuang 	assert(result == 0);
1427e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_ACTIVE_TX_DATA_LANES_OFFSET, 0, tx_lanes);
1437e080842SHaojian Zhuang 	assert(result == 0);
1447e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_ACTIVE_RX_DATA_LANES_OFFSET, 0, rx_lanes);
1457e080842SHaojian Zhuang 	assert(result == 0);
1467e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA0_OFFSET, 0, 8191);
1477e080842SHaojian Zhuang 	assert(result == 0);
1487e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA1_OFFSET, 0, 65535);
1497e080842SHaojian Zhuang 	assert(result == 0);
1507e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA2_OFFSET, 0, 32767);
1517e080842SHaojian Zhuang 	assert(result == 0);
1527e080842SHaojian Zhuang 	result = ufshc_dme_set(DME_FC0_PROTECTION_TIMEOUT_OFFSET, 0, 8191);
1537e080842SHaojian Zhuang 	assert(result == 0);
1547e080842SHaojian Zhuang 	result = ufshc_dme_set(DME_TC0_REPLAY_TIMEOUT_OFFSET, 0, 65535);
1557e080842SHaojian Zhuang 	assert(result == 0);
1567e080842SHaojian Zhuang 	result = ufshc_dme_set(DME_AFC0_REQ_TIMEOUT_OFFSET, 0, 32767);
1577e080842SHaojian Zhuang 	assert(result == 0);
1587e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA3_OFFSET, 0, 8191);
1597e080842SHaojian Zhuang 	assert(result == 0);
1607e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA4_OFFSET, 0, 65535);
1617e080842SHaojian Zhuang 	assert(result == 0);
1627e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA5_OFFSET, 0, 32767);
1637e080842SHaojian Zhuang 	assert(result == 0);
1647e080842SHaojian Zhuang 	result = ufshc_dme_set(DME_FC1_PROTECTION_TIMEOUT_OFFSET, 0, 8191);
1657e080842SHaojian Zhuang 	assert(result == 0);
1667e080842SHaojian Zhuang 	result = ufshc_dme_set(DME_TC1_REPLAY_TIMEOUT_OFFSET, 0, 65535);
1677e080842SHaojian Zhuang 	assert(result == 0);
1687e080842SHaojian Zhuang 	result = ufshc_dme_set(DME_AFC1_REQ_TIMEOUT_OFFSET, 0, 32767);
1697e080842SHaojian Zhuang 	assert(result == 0);
1707e080842SHaojian Zhuang 
1717e080842SHaojian Zhuang 	result = ufshc_dme_set(PA_PWR_MODE_OFFSET, 0, 0x11);
1727e080842SHaojian Zhuang 	assert(result == 0);
1737e080842SHaojian Zhuang 	do {
1747e080842SHaojian Zhuang 		data = mmio_read_32(base + IS);
1757e080842SHaojian Zhuang 	} while ((data & UFS_INT_UPMS) == 0);
1767e080842SHaojian Zhuang 	mmio_write_32(base + IS, UFS_INT_UPMS);
1777e080842SHaojian Zhuang 	data = mmio_read_32(base + HCS);
1787e080842SHaojian Zhuang 	if ((data & HCS_UPMCRS_MASK) == HCS_PWR_LOCAL)
1797e080842SHaojian Zhuang 		INFO("ufs: change power mode success\n");
1807e080842SHaojian Zhuang 	else
1817e080842SHaojian Zhuang 		WARN("ufs: HCS.UPMCRS error, HCS:0x%x\n", data);
1827e080842SHaojian Zhuang 	(void)result;
1837e080842SHaojian Zhuang 	return 0;
1847e080842SHaojian Zhuang }
1857e080842SHaojian Zhuang 
1867e080842SHaojian Zhuang const ufs_ops_t dw_ufs_ops = {
1877e080842SHaojian Zhuang 	.phy_init		= dwufs_phy_init,
1887e080842SHaojian Zhuang 	.phy_set_pwr_mode	= dwufs_phy_set_pwr_mode,
1897e080842SHaojian Zhuang };
1907e080842SHaojian Zhuang 
1917e080842SHaojian Zhuang int dw_ufs_init(dw_ufs_params_t *params)
1927e080842SHaojian Zhuang {
1937e080842SHaojian Zhuang 	ufs_params_t ufs_params;
1947e080842SHaojian Zhuang 
1957e080842SHaojian Zhuang 	memset(&ufs_params, 0, sizeof(ufs_params));
1967e080842SHaojian Zhuang 	ufs_params.reg_base = params->reg_base;
1977e080842SHaojian Zhuang 	ufs_params.desc_base = params->desc_base;
1987e080842SHaojian Zhuang 	ufs_params.desc_size = params->desc_size;
1997e080842SHaojian Zhuang 	ufs_params.flags = params->flags;
2007e080842SHaojian Zhuang 	ufs_init(&dw_ufs_ops, &ufs_params);
2017e080842SHaojian Zhuang 	return 0;
2027e080842SHaojian Zhuang }
203