xref: /rk3399_ARM-atf/drivers/st/pmic/stm32mp_pmic.c (revision f564d439a957b96de24cc3c2e2bb5f2e8a052384)
123684d0eSYann Gautier /*
223684d0eSYann Gautier  * Copyright (c) 2017-2019, STMicroelectronics - All Rights Reserved
323684d0eSYann Gautier  *
423684d0eSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
523684d0eSYann Gautier  */
623684d0eSYann Gautier 
723684d0eSYann Gautier #include <errno.h>
823684d0eSYann Gautier 
923684d0eSYann Gautier #include <libfdt.h>
1023684d0eSYann Gautier 
1123684d0eSYann Gautier #include <platform_def.h>
1223684d0eSYann Gautier 
1323684d0eSYann Gautier #include <common/debug.h>
1423684d0eSYann Gautier #include <drivers/delay_timer.h>
15d82d4ff0SYann Gautier #include <drivers/st/stm32_i2c.h>
1623684d0eSYann Gautier #include <drivers/st/stm32mp_pmic.h>
1723684d0eSYann Gautier #include <drivers/st/stpmic1.h>
1823684d0eSYann Gautier #include <lib/mmio.h>
1923684d0eSYann Gautier #include <lib/utils_def.h>
2023684d0eSYann Gautier 
2123684d0eSYann Gautier #define STPMIC1_LDO12356_OUTPUT_MASK	(uint8_t)(GENMASK(6, 2))
2223684d0eSYann Gautier #define STPMIC1_LDO12356_OUTPUT_SHIFT	2
2323684d0eSYann Gautier #define STPMIC1_LDO3_MODE		(uint8_t)(BIT(7))
2423684d0eSYann Gautier #define STPMIC1_LDO3_DDR_SEL		31U
2523684d0eSYann Gautier #define STPMIC1_LDO3_1800000		(9U << STPMIC1_LDO12356_OUTPUT_SHIFT)
2623684d0eSYann Gautier 
2723684d0eSYann Gautier #define STPMIC1_BUCK_OUTPUT_SHIFT	2
2823684d0eSYann Gautier #define STPMIC1_BUCK3_1V8		(39U << STPMIC1_BUCK_OUTPUT_SHIFT)
2923684d0eSYann Gautier 
3023684d0eSYann Gautier #define STPMIC1_DEFAULT_START_UP_DELAY_MS	1
3123684d0eSYann Gautier 
3223684d0eSYann Gautier static struct i2c_handle_s i2c_handle;
3323684d0eSYann Gautier static uint32_t pmic_i2c_addr;
3423684d0eSYann Gautier 
3523684d0eSYann Gautier static int dt_get_pmic_node(void *fdt)
3623684d0eSYann Gautier {
3723684d0eSYann Gautier 	return fdt_node_offset_by_compatible(fdt, -1, "st,stpmic1");
3823684d0eSYann Gautier }
3923684d0eSYann Gautier 
40d82d4ff0SYann Gautier int dt_pmic_status(void)
4123684d0eSYann Gautier {
4223684d0eSYann Gautier 	int node;
4323684d0eSYann Gautier 	void *fdt;
4423684d0eSYann Gautier 
4523684d0eSYann Gautier 	if (fdt_get_address(&fdt) == 0) {
46d82d4ff0SYann Gautier 		return -ENOENT;
4723684d0eSYann Gautier 	}
4823684d0eSYann Gautier 
4923684d0eSYann Gautier 	node = dt_get_pmic_node(fdt);
50d82d4ff0SYann Gautier 	if (node <= 0) {
51d82d4ff0SYann Gautier 		return -FDT_ERR_NOTFOUND;
5223684d0eSYann Gautier 	}
5323684d0eSYann Gautier 
541fc2130cSYann Gautier 	return fdt_get_status(node);
5523684d0eSYann Gautier }
5623684d0eSYann Gautier 
57*f564d439SEtienne Carriere static bool dt_pmic_is_secure(void)
58*f564d439SEtienne Carriere {
59*f564d439SEtienne Carriere 	int status = dt_pmic_status();
60*f564d439SEtienne Carriere 
61*f564d439SEtienne Carriere 	return (status >= 0) &&
62*f564d439SEtienne Carriere 	       (status == DT_SECURE) &&
63*f564d439SEtienne Carriere 	       (i2c_handle.dt_status == DT_SECURE);
64*f564d439SEtienne Carriere }
65*f564d439SEtienne Carriere 
66d82d4ff0SYann Gautier /*
67d82d4ff0SYann Gautier  * Get PMIC and its I2C bus configuration from the device tree.
68d82d4ff0SYann Gautier  * Return 0 on success, negative on error, 1 if no PMIC node is found.
69d82d4ff0SYann Gautier  */
70d82d4ff0SYann Gautier static int dt_pmic_i2c_config(struct dt_node_info *i2c_info,
71d82d4ff0SYann Gautier 			      struct stm32_i2c_init_s *init)
7223684d0eSYann Gautier {
7323684d0eSYann Gautier 	int pmic_node, i2c_node;
7423684d0eSYann Gautier 	void *fdt;
7523684d0eSYann Gautier 	const fdt32_t *cuint;
7623684d0eSYann Gautier 
7723684d0eSYann Gautier 	if (fdt_get_address(&fdt) == 0) {
7823684d0eSYann Gautier 		return -ENOENT;
7923684d0eSYann Gautier 	}
8023684d0eSYann Gautier 
8123684d0eSYann Gautier 	pmic_node = dt_get_pmic_node(fdt);
8223684d0eSYann Gautier 	if (pmic_node < 0) {
83d82d4ff0SYann Gautier 		return 1;
8423684d0eSYann Gautier 	}
8523684d0eSYann Gautier 
8623684d0eSYann Gautier 	cuint = fdt_getprop(fdt, pmic_node, "reg", NULL);
8723684d0eSYann Gautier 	if (cuint == NULL) {
8823684d0eSYann Gautier 		return -FDT_ERR_NOTFOUND;
8923684d0eSYann Gautier 	}
9023684d0eSYann Gautier 
9123684d0eSYann Gautier 	pmic_i2c_addr = fdt32_to_cpu(*cuint) << 1;
9223684d0eSYann Gautier 	if (pmic_i2c_addr > UINT16_MAX) {
9323684d0eSYann Gautier 		return -EINVAL;
9423684d0eSYann Gautier 	}
9523684d0eSYann Gautier 
9623684d0eSYann Gautier 	i2c_node = fdt_parent_offset(fdt, pmic_node);
9723684d0eSYann Gautier 	if (i2c_node < 0) {
9823684d0eSYann Gautier 		return -FDT_ERR_NOTFOUND;
9923684d0eSYann Gautier 	}
10023684d0eSYann Gautier 
10123684d0eSYann Gautier 	dt_fill_device_info(i2c_info, i2c_node);
10223684d0eSYann Gautier 	if (i2c_info->base == 0U) {
10323684d0eSYann Gautier 		return -FDT_ERR_NOTFOUND;
10423684d0eSYann Gautier 	}
10523684d0eSYann Gautier 
106d82d4ff0SYann Gautier 	return stm32_i2c_get_setup_from_fdt(fdt, i2c_node, init);
10723684d0eSYann Gautier }
10823684d0eSYann Gautier 
109d82d4ff0SYann Gautier int dt_pmic_configure_boot_on_regulators(void)
11023684d0eSYann Gautier {
11123684d0eSYann Gautier 	int pmic_node, regulators_node, regulator_node;
11223684d0eSYann Gautier 	void *fdt;
11323684d0eSYann Gautier 
11423684d0eSYann Gautier 	if (fdt_get_address(&fdt) == 0) {
11523684d0eSYann Gautier 		return -ENOENT;
11623684d0eSYann Gautier 	}
11723684d0eSYann Gautier 
11823684d0eSYann Gautier 	pmic_node = dt_get_pmic_node(fdt);
11923684d0eSYann Gautier 	if (pmic_node < 0) {
12023684d0eSYann Gautier 		return -FDT_ERR_NOTFOUND;
12123684d0eSYann Gautier 	}
12223684d0eSYann Gautier 
12323684d0eSYann Gautier 	regulators_node = fdt_subnode_offset(fdt, pmic_node, "regulators");
12423684d0eSYann Gautier 
12523684d0eSYann Gautier 	fdt_for_each_subnode(regulator_node, fdt, regulators_node) {
12623684d0eSYann Gautier 		const fdt32_t *cuint;
127d82d4ff0SYann Gautier 		const char *node_name = fdt_get_name(fdt, regulator_node, NULL);
12823684d0eSYann Gautier 		uint16_t voltage;
129d82d4ff0SYann Gautier 		int status;
13023684d0eSYann Gautier 
131d82d4ff0SYann Gautier #if defined(IMAGE_BL2)
132d82d4ff0SYann Gautier 		if ((fdt_getprop(fdt, regulator_node, "regulator-boot-on",
133d82d4ff0SYann Gautier 				 NULL) == NULL) &&
134d82d4ff0SYann Gautier 		    (fdt_getprop(fdt, regulator_node, "regulator-always-on",
135d82d4ff0SYann Gautier 				 NULL) == NULL)) {
136d82d4ff0SYann Gautier #else
13723684d0eSYann Gautier 		if (fdt_getprop(fdt, regulator_node, "regulator-boot-on",
13823684d0eSYann Gautier 				NULL) == NULL) {
139d82d4ff0SYann Gautier #endif
14023684d0eSYann Gautier 			continue;
14123684d0eSYann Gautier 		}
14223684d0eSYann Gautier 
143d82d4ff0SYann Gautier 		if (fdt_getprop(fdt, regulator_node, "regulator-pull-down",
144d82d4ff0SYann Gautier 				NULL) != NULL) {
145d82d4ff0SYann Gautier 
146d82d4ff0SYann Gautier 			status = stpmic1_regulator_pull_down_set(node_name);
147d82d4ff0SYann Gautier 			if (status != 0) {
148d82d4ff0SYann Gautier 				return status;
149d82d4ff0SYann Gautier 			}
150d82d4ff0SYann Gautier 		}
151d82d4ff0SYann Gautier 
152d82d4ff0SYann Gautier 		if (fdt_getprop(fdt, regulator_node, "st,mask-reset",
153d82d4ff0SYann Gautier 				NULL) != NULL) {
154d82d4ff0SYann Gautier 
155d82d4ff0SYann Gautier 			status = stpmic1_regulator_mask_reset_set(node_name);
156d82d4ff0SYann Gautier 			if (status != 0) {
157d82d4ff0SYann Gautier 				return status;
158d82d4ff0SYann Gautier 			}
159d82d4ff0SYann Gautier 		}
160d82d4ff0SYann Gautier 
16123684d0eSYann Gautier 		cuint = fdt_getprop(fdt, regulator_node,
16223684d0eSYann Gautier 				    "regulator-min-microvolt", NULL);
16323684d0eSYann Gautier 		if (cuint == NULL) {
16423684d0eSYann Gautier 			continue;
16523684d0eSYann Gautier 		}
16623684d0eSYann Gautier 
16723684d0eSYann Gautier 		/* DT uses microvolts, whereas driver awaits millivolts */
16823684d0eSYann Gautier 		voltage = (uint16_t)(fdt32_to_cpu(*cuint) / 1000U);
16923684d0eSYann Gautier 
170d82d4ff0SYann Gautier 		status = stpmic1_regulator_voltage_set(node_name, voltage);
17123684d0eSYann Gautier 		if (status != 0) {
17223684d0eSYann Gautier 			return status;
17323684d0eSYann Gautier 		}
17423684d0eSYann Gautier 
175d82d4ff0SYann Gautier 		if (stpmic1_is_regulator_enabled(node_name) == 0U) {
17623684d0eSYann Gautier 			status = stpmic1_regulator_enable(node_name);
17723684d0eSYann Gautier 			if (status != 0) {
17823684d0eSYann Gautier 				return status;
17923684d0eSYann Gautier 			}
18023684d0eSYann Gautier 		}
18123684d0eSYann Gautier 	}
18223684d0eSYann Gautier 
18323684d0eSYann Gautier 	return 0;
18423684d0eSYann Gautier }
18523684d0eSYann Gautier 
186d82d4ff0SYann Gautier bool initialize_pmic_i2c(void)
18723684d0eSYann Gautier {
18823684d0eSYann Gautier 	int ret;
18923684d0eSYann Gautier 	struct dt_node_info i2c_info;
190d82d4ff0SYann Gautier 	struct i2c_handle_s *i2c = &i2c_handle;
191d82d4ff0SYann Gautier 	struct stm32_i2c_init_s i2c_init;
19223684d0eSYann Gautier 
193d82d4ff0SYann Gautier 	ret = dt_pmic_i2c_config(&i2c_info, &i2c_init);
194d82d4ff0SYann Gautier 	if (ret < 0) {
195d82d4ff0SYann Gautier 		ERROR("I2C configuration failed %d\n", ret);
19623684d0eSYann Gautier 		panic();
19723684d0eSYann Gautier 	}
19823684d0eSYann Gautier 
199d82d4ff0SYann Gautier 	if (ret != 0) {
200d82d4ff0SYann Gautier 		return false;
20123684d0eSYann Gautier 	}
20223684d0eSYann Gautier 
20323684d0eSYann Gautier 	/* Initialize PMIC I2C */
204d82d4ff0SYann Gautier 	i2c->i2c_base_addr		= i2c_info.base;
205d82d4ff0SYann Gautier 	i2c->dt_status			= i2c_info.status;
206d82d4ff0SYann Gautier 	i2c->clock			= i2c_info.clock;
207d82d4ff0SYann Gautier 	i2c_init.own_address1		= pmic_i2c_addr;
208d82d4ff0SYann Gautier 	i2c_init.addressing_mode	= I2C_ADDRESSINGMODE_7BIT;
209d82d4ff0SYann Gautier 	i2c_init.dual_address_mode	= I2C_DUALADDRESS_DISABLE;
210d82d4ff0SYann Gautier 	i2c_init.own_address2		= 0;
211d82d4ff0SYann Gautier 	i2c_init.own_address2_masks	= I2C_OAR2_OA2NOMASK;
212d82d4ff0SYann Gautier 	i2c_init.general_call_mode	= I2C_GENERALCALL_DISABLE;
213d82d4ff0SYann Gautier 	i2c_init.no_stretch_mode	= I2C_NOSTRETCH_DISABLE;
214d82d4ff0SYann Gautier 	i2c_init.analog_filter		= 1;
215d82d4ff0SYann Gautier 	i2c_init.digital_filter_coef	= 0;
21623684d0eSYann Gautier 
217d82d4ff0SYann Gautier 	ret = stm32_i2c_init(i2c, &i2c_init);
21823684d0eSYann Gautier 	if (ret != 0) {
21923684d0eSYann Gautier 		ERROR("Cannot initialize I2C %x (%d)\n",
220d82d4ff0SYann Gautier 		      i2c->i2c_base_addr, ret);
22123684d0eSYann Gautier 		panic();
22223684d0eSYann Gautier 	}
22323684d0eSYann Gautier 
224d82d4ff0SYann Gautier 	if (!stm32_i2c_is_device_ready(i2c, pmic_i2c_addr, 1,
225d82d4ff0SYann Gautier 				       I2C_TIMEOUT_BUSY_MS)) {
226d82d4ff0SYann Gautier 		ERROR("I2C device not ready\n");
22723684d0eSYann Gautier 		panic();
22823684d0eSYann Gautier 	}
22923684d0eSYann Gautier 
230d82d4ff0SYann Gautier 	stpmic1_bind_i2c(i2c, (uint16_t)pmic_i2c_addr);
23123684d0eSYann Gautier 
232d82d4ff0SYann Gautier 	return true;
23323684d0eSYann Gautier }
23423684d0eSYann Gautier 
235*f564d439SEtienne Carriere static void register_pmic_shared_peripherals(void)
236*f564d439SEtienne Carriere {
237*f564d439SEtienne Carriere 	uintptr_t i2c_base = i2c_handle.i2c_base_addr;
238*f564d439SEtienne Carriere 
239*f564d439SEtienne Carriere 	if (dt_pmic_is_secure()) {
240*f564d439SEtienne Carriere 		stm32mp_register_secure_periph_iomem(i2c_base);
241*f564d439SEtienne Carriere 	} else {
242*f564d439SEtienne Carriere 		if (i2c_base != 0U) {
243*f564d439SEtienne Carriere 			stm32mp_register_non_secure_periph_iomem(i2c_base);
244*f564d439SEtienne Carriere 		}
245*f564d439SEtienne Carriere 	}
246*f564d439SEtienne Carriere }
247*f564d439SEtienne Carriere 
24823684d0eSYann Gautier void initialize_pmic(void)
24923684d0eSYann Gautier {
250d82d4ff0SYann Gautier 	unsigned long pmic_version;
25123684d0eSYann Gautier 
252d82d4ff0SYann Gautier 	if (!initialize_pmic_i2c()) {
253d82d4ff0SYann Gautier 		VERBOSE("No PMIC\n");
254d82d4ff0SYann Gautier 		return;
255d82d4ff0SYann Gautier 	}
25623684d0eSYann Gautier 
257*f564d439SEtienne Carriere 	register_pmic_shared_peripherals();
258*f564d439SEtienne Carriere 
259d82d4ff0SYann Gautier 	if (stpmic1_get_version(&pmic_version) != 0) {
260d82d4ff0SYann Gautier 		ERROR("Failed to access PMIC\n");
26123684d0eSYann Gautier 		panic();
26223684d0eSYann Gautier 	}
26323684d0eSYann Gautier 
264d82d4ff0SYann Gautier 	INFO("PMIC version = 0x%02lx\n", pmic_version);
265d82d4ff0SYann Gautier 	stpmic1_dump_regulators();
26623684d0eSYann Gautier 
267d82d4ff0SYann Gautier #if defined(IMAGE_BL2)
268d82d4ff0SYann Gautier 	if (dt_pmic_configure_boot_on_regulators() != 0) {
26923684d0eSYann Gautier 		panic();
270d82d4ff0SYann Gautier 	};
271d82d4ff0SYann Gautier #endif
27223684d0eSYann Gautier }
27323684d0eSYann Gautier 
27423684d0eSYann Gautier int pmic_ddr_power_init(enum ddr_type ddr_type)
27523684d0eSYann Gautier {
27623684d0eSYann Gautier 	bool buck3_at_1v8 = false;
27723684d0eSYann Gautier 	uint8_t read_val;
27823684d0eSYann Gautier 	int status;
27923684d0eSYann Gautier 
28023684d0eSYann Gautier 	switch (ddr_type) {
28123684d0eSYann Gautier 	case STM32MP_DDR3:
28223684d0eSYann Gautier 		/* Set LDO3 to sync mode */
28323684d0eSYann Gautier 		status = stpmic1_register_read(LDO3_CONTROL_REG, &read_val);
28423684d0eSYann Gautier 		if (status != 0) {
28523684d0eSYann Gautier 			return status;
28623684d0eSYann Gautier 		}
28723684d0eSYann Gautier 
28823684d0eSYann Gautier 		read_val &= ~STPMIC1_LDO3_MODE;
28923684d0eSYann Gautier 		read_val &= ~STPMIC1_LDO12356_OUTPUT_MASK;
29023684d0eSYann Gautier 		read_val |= STPMIC1_LDO3_DDR_SEL <<
29123684d0eSYann Gautier 			    STPMIC1_LDO12356_OUTPUT_SHIFT;
29223684d0eSYann Gautier 
29323684d0eSYann Gautier 		status = stpmic1_register_write(LDO3_CONTROL_REG, read_val);
29423684d0eSYann Gautier 		if (status != 0) {
29523684d0eSYann Gautier 			return status;
29623684d0eSYann Gautier 		}
29723684d0eSYann Gautier 
29823684d0eSYann Gautier 		status = stpmic1_regulator_voltage_set("buck2", 1350);
29923684d0eSYann Gautier 		if (status != 0) {
30023684d0eSYann Gautier 			return status;
30123684d0eSYann Gautier 		}
30223684d0eSYann Gautier 
30323684d0eSYann Gautier 		status = stpmic1_regulator_enable("buck2");
30423684d0eSYann Gautier 		if (status != 0) {
30523684d0eSYann Gautier 			return status;
30623684d0eSYann Gautier 		}
30723684d0eSYann Gautier 
30823684d0eSYann Gautier 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
30923684d0eSYann Gautier 
31023684d0eSYann Gautier 		status = stpmic1_regulator_enable("vref_ddr");
31123684d0eSYann Gautier 		if (status != 0) {
31223684d0eSYann Gautier 			return status;
31323684d0eSYann Gautier 		}
31423684d0eSYann Gautier 
31523684d0eSYann Gautier 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
31623684d0eSYann Gautier 
31723684d0eSYann Gautier 		status = stpmic1_regulator_enable("ldo3");
31823684d0eSYann Gautier 		if (status != 0) {
31923684d0eSYann Gautier 			return status;
32023684d0eSYann Gautier 		}
32123684d0eSYann Gautier 
32223684d0eSYann Gautier 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
32323684d0eSYann Gautier 		break;
32423684d0eSYann Gautier 
32523684d0eSYann Gautier 	case STM32MP_LPDDR2:
3264b549b21SYann Gautier 	case STM32MP_LPDDR3:
32723684d0eSYann Gautier 		/*
32823684d0eSYann Gautier 		 * Set LDO3 to 1.8V
32923684d0eSYann Gautier 		 * Set LDO3 to bypass mode if BUCK3 = 1.8V
33023684d0eSYann Gautier 		 * Set LDO3 to normal mode if BUCK3 != 1.8V
33123684d0eSYann Gautier 		 */
33223684d0eSYann Gautier 		status = stpmic1_register_read(BUCK3_CONTROL_REG, &read_val);
33323684d0eSYann Gautier 		if (status != 0) {
33423684d0eSYann Gautier 			return status;
33523684d0eSYann Gautier 		}
33623684d0eSYann Gautier 
33723684d0eSYann Gautier 		if ((read_val & STPMIC1_BUCK3_1V8) == STPMIC1_BUCK3_1V8) {
33823684d0eSYann Gautier 			buck3_at_1v8 = true;
33923684d0eSYann Gautier 		}
34023684d0eSYann Gautier 
34123684d0eSYann Gautier 		status = stpmic1_register_read(LDO3_CONTROL_REG, &read_val);
34223684d0eSYann Gautier 		if (status != 0) {
34323684d0eSYann Gautier 			return status;
34423684d0eSYann Gautier 		}
34523684d0eSYann Gautier 
34623684d0eSYann Gautier 		read_val &= ~STPMIC1_LDO3_MODE;
34723684d0eSYann Gautier 		read_val &= ~STPMIC1_LDO12356_OUTPUT_MASK;
34823684d0eSYann Gautier 		read_val |= STPMIC1_LDO3_1800000;
34923684d0eSYann Gautier 		if (buck3_at_1v8) {
35023684d0eSYann Gautier 			read_val |= STPMIC1_LDO3_MODE;
35123684d0eSYann Gautier 		}
35223684d0eSYann Gautier 
35323684d0eSYann Gautier 		status = stpmic1_register_write(LDO3_CONTROL_REG, read_val);
35423684d0eSYann Gautier 		if (status != 0) {
35523684d0eSYann Gautier 			return status;
35623684d0eSYann Gautier 		}
35723684d0eSYann Gautier 
35823684d0eSYann Gautier 		status = stpmic1_regulator_voltage_set("buck2", 1200);
35923684d0eSYann Gautier 		if (status != 0) {
36023684d0eSYann Gautier 			return status;
36123684d0eSYann Gautier 		}
36223684d0eSYann Gautier 
36323684d0eSYann Gautier 		status = stpmic1_regulator_enable("ldo3");
36423684d0eSYann Gautier 		if (status != 0) {
36523684d0eSYann Gautier 			return status;
36623684d0eSYann Gautier 		}
36723684d0eSYann Gautier 
36823684d0eSYann Gautier 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
36923684d0eSYann Gautier 
37023684d0eSYann Gautier 		status = stpmic1_regulator_enable("buck2");
37123684d0eSYann Gautier 		if (status != 0) {
37223684d0eSYann Gautier 			return status;
37323684d0eSYann Gautier 		}
37423684d0eSYann Gautier 
37523684d0eSYann Gautier 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
37623684d0eSYann Gautier 
37723684d0eSYann Gautier 		status = stpmic1_regulator_enable("vref_ddr");
37823684d0eSYann Gautier 		if (status != 0) {
37923684d0eSYann Gautier 			return status;
38023684d0eSYann Gautier 		}
38123684d0eSYann Gautier 
38223684d0eSYann Gautier 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
38323684d0eSYann Gautier 		break;
38423684d0eSYann Gautier 
38523684d0eSYann Gautier 	default:
38623684d0eSYann Gautier 		break;
38723684d0eSYann Gautier 	};
38823684d0eSYann Gautier 
38923684d0eSYann Gautier 	return 0;
39023684d0eSYann Gautier }
391