18e2e5e8bSYann Gautier /* 27d8e1218SYann Gautier * Copyright (c) 2018-2020, STMicroelectronics - All Rights Reserved 38e2e5e8bSYann Gautier * 48e2e5e8bSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 58e2e5e8bSYann Gautier */ 68e2e5e8bSYann Gautier 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 116e6ab282SYann Gautier #include <libfdt.h> 126e6ab282SYann Gautier 136e6ab282SYann Gautier #include <platform_def.h> 146e6ab282SYann Gautier 158e2e5e8bSYann Gautier #include <arch.h> 168e2e5e8bSYann Gautier #include <arch_helpers.h> 1709d40e0eSAntonio Nino Diaz #include <common/debug.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1909d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 201fc2130cSYann Gautier #include <drivers/st/stm32_gpio.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_sdmmc2.h> 223f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h> 2309d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2409d40e0eSAntonio Nino Diaz #include <lib/utils.h> 2509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2609d40e0eSAntonio Nino Diaz 278e2e5e8bSYann Gautier /* Registers offsets */ 288e2e5e8bSYann Gautier #define SDMMC_POWER 0x00U 298e2e5e8bSYann Gautier #define SDMMC_CLKCR 0x04U 308e2e5e8bSYann Gautier #define SDMMC_ARGR 0x08U 318e2e5e8bSYann Gautier #define SDMMC_CMDR 0x0CU 328e2e5e8bSYann Gautier #define SDMMC_RESPCMDR 0x10U 338e2e5e8bSYann Gautier #define SDMMC_RESP1R 0x14U 348e2e5e8bSYann Gautier #define SDMMC_RESP2R 0x18U 358e2e5e8bSYann Gautier #define SDMMC_RESP3R 0x1CU 368e2e5e8bSYann Gautier #define SDMMC_RESP4R 0x20U 378e2e5e8bSYann Gautier #define SDMMC_DTIMER 0x24U 388e2e5e8bSYann Gautier #define SDMMC_DLENR 0x28U 398e2e5e8bSYann Gautier #define SDMMC_DCTRLR 0x2CU 408e2e5e8bSYann Gautier #define SDMMC_DCNTR 0x30U 418e2e5e8bSYann Gautier #define SDMMC_STAR 0x34U 428e2e5e8bSYann Gautier #define SDMMC_ICR 0x38U 438e2e5e8bSYann Gautier #define SDMMC_MASKR 0x3CU 448e2e5e8bSYann Gautier #define SDMMC_ACKTIMER 0x40U 458e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR 0x50U 468e2e5e8bSYann Gautier #define SDMMC_IDMABSIZER 0x54U 478e2e5e8bSYann Gautier #define SDMMC_IDMABASE0R 0x58U 488e2e5e8bSYann Gautier #define SDMMC_IDMABASE1R 0x5CU 498e2e5e8bSYann Gautier #define SDMMC_FIFOR 0x80U 508e2e5e8bSYann Gautier 518e2e5e8bSYann Gautier /* SDMMC power control register */ 528e2e5e8bSYann Gautier #define SDMMC_POWER_PWRCTRL GENMASK(1, 0) 538e2e5e8bSYann Gautier #define SDMMC_POWER_DIRPOL BIT(4) 548e2e5e8bSYann Gautier 558e2e5e8bSYann Gautier /* SDMMC clock control register */ 568e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_4 BIT(14) 578e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_8 BIT(15) 588e2e5e8bSYann Gautier #define SDMMC_CLKCR_NEGEDGE BIT(16) 598e2e5e8bSYann Gautier #define SDMMC_CLKCR_HWFC_EN BIT(17) 608e2e5e8bSYann Gautier #define SDMMC_CLKCR_SELCLKRX_0 BIT(20) 618e2e5e8bSYann Gautier 628e2e5e8bSYann Gautier /* SDMMC command register */ 638e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDTRANS BIT(6) 648e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDSTOP BIT(7) 658e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP GENMASK(9, 8) 668e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT BIT(8) 678e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC BIT(9) 688e2e5e8bSYann Gautier #define SDMMC_CMDR_CPSMEN BIT(12) 698e2e5e8bSYann Gautier 708e2e5e8bSYann Gautier /* SDMMC data control register */ 718e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTEN BIT(0) 728e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTDIR BIT(1) 738e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTMODE GENMASK(3, 2) 748e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE GENMASK(7, 4) 75d9d803e0SYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT 4 768e2e5e8bSYann Gautier #define SDMMC_DCTRLR_FIFORST BIT(13) 778e2e5e8bSYann Gautier 788e2e5e8bSYann Gautier #define SDMMC_DCTRLR_CLEAR_MASK (SDMMC_DCTRLR_DTEN | \ 798e2e5e8bSYann Gautier SDMMC_DCTRLR_DTDIR | \ 808e2e5e8bSYann Gautier SDMMC_DCTRLR_DTMODE | \ 818e2e5e8bSYann Gautier SDMMC_DCTRLR_DBLOCKSIZE) 828e2e5e8bSYann Gautier 838e2e5e8bSYann Gautier /* SDMMC status register */ 848e2e5e8bSYann Gautier #define SDMMC_STAR_CCRCFAIL BIT(0) 858e2e5e8bSYann Gautier #define SDMMC_STAR_DCRCFAIL BIT(1) 868e2e5e8bSYann Gautier #define SDMMC_STAR_CTIMEOUT BIT(2) 878e2e5e8bSYann Gautier #define SDMMC_STAR_DTIMEOUT BIT(3) 888e2e5e8bSYann Gautier #define SDMMC_STAR_TXUNDERR BIT(4) 898e2e5e8bSYann Gautier #define SDMMC_STAR_RXOVERR BIT(5) 908e2e5e8bSYann Gautier #define SDMMC_STAR_CMDREND BIT(6) 918e2e5e8bSYann Gautier #define SDMMC_STAR_CMDSENT BIT(7) 928e2e5e8bSYann Gautier #define SDMMC_STAR_DATAEND BIT(8) 938e2e5e8bSYann Gautier #define SDMMC_STAR_DBCKEND BIT(10) 941d7bcaa6SYann Gautier #define SDMMC_STAR_DPSMACT BIT(12) 958e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOHF BIT(15) 968e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOE BIT(19) 978e2e5e8bSYann Gautier #define SDMMC_STAR_IDMATE BIT(27) 988e2e5e8bSYann Gautier #define SDMMC_STAR_IDMABTC BIT(28) 998e2e5e8bSYann Gautier 1008e2e5e8bSYann Gautier /* SDMMC DMA control register */ 1018e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR_IDMAEN BIT(0) 1028e2e5e8bSYann Gautier 1038e2e5e8bSYann Gautier #define SDMMC_STATIC_FLAGS (SDMMC_STAR_CCRCFAIL | \ 1048e2e5e8bSYann Gautier SDMMC_STAR_DCRCFAIL | \ 1058e2e5e8bSYann Gautier SDMMC_STAR_CTIMEOUT | \ 1068e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | \ 1078e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | \ 1088e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | \ 1098e2e5e8bSYann Gautier SDMMC_STAR_CMDREND | \ 1108e2e5e8bSYann Gautier SDMMC_STAR_CMDSENT | \ 1118e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | \ 1128e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND | \ 1138e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | \ 1148e2e5e8bSYann Gautier SDMMC_STAR_IDMABTC) 1158e2e5e8bSYann Gautier 11645c70e68SEtienne Carriere #define TIMEOUT_US_1_MS 1000U 117dfdb057aSYann Gautier #define TIMEOUT_US_10_MS 10000U 118dfdb057aSYann Gautier #define TIMEOUT_US_1_S 1000000U 1198e2e5e8bSYann Gautier 1208e2e5e8bSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32-sdmmc2" 1218e2e5e8bSYann Gautier 1228e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void); 1238e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd); 1248e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd); 1258e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width); 1268e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size); 1278e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size); 1288e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size); 1298e2e5e8bSYann Gautier 1308e2e5e8bSYann Gautier static const struct mmc_ops stm32_sdmmc2_ops = { 1318e2e5e8bSYann Gautier .init = stm32_sdmmc2_init, 1328e2e5e8bSYann Gautier .send_cmd = stm32_sdmmc2_send_cmd, 1338e2e5e8bSYann Gautier .set_ios = stm32_sdmmc2_set_ios, 1348e2e5e8bSYann Gautier .prepare = stm32_sdmmc2_prepare, 1358e2e5e8bSYann Gautier .read = stm32_sdmmc2_read, 1368e2e5e8bSYann Gautier .write = stm32_sdmmc2_write, 1378e2e5e8bSYann Gautier }; 1388e2e5e8bSYann Gautier 1398e2e5e8bSYann Gautier static struct stm32_sdmmc2_params sdmmc2_params; 1408e2e5e8bSYann Gautier 1418e2e5e8bSYann Gautier #pragma weak plat_sdmmc2_use_dma 1428e2e5e8bSYann Gautier bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory) 1438e2e5e8bSYann Gautier { 1448e2e5e8bSYann Gautier return false; 1458e2e5e8bSYann Gautier } 1468e2e5e8bSYann Gautier 1478e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void) 1488e2e5e8bSYann Gautier { 1498e2e5e8bSYann Gautier uint32_t clock_div; 1502c2c9f1eSYann Gautier uint32_t freq = STM32MP_MMC_INIT_FREQ; 1518e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 1528e2e5e8bSYann Gautier 1532c2c9f1eSYann Gautier if (sdmmc2_params.max_freq != 0U) { 1542c2c9f1eSYann Gautier freq = MIN(sdmmc2_params.max_freq, freq); 1552c2c9f1eSYann Gautier } 1562c2c9f1eSYann Gautier 1572c2c9f1eSYann Gautier clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U); 1588e2e5e8bSYann Gautier 1598e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div | 1608e2e5e8bSYann Gautier sdmmc2_params.negedge | 1618e2e5e8bSYann Gautier sdmmc2_params.pin_ckin); 1628e2e5e8bSYann Gautier 1638e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_POWER, 1648e2e5e8bSYann Gautier SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol); 1658e2e5e8bSYann Gautier 1668e2e5e8bSYann Gautier mdelay(1); 1678e2e5e8bSYann Gautier } 1688e2e5e8bSYann Gautier 1698e2e5e8bSYann Gautier static int stm32_sdmmc2_stop_transfer(void) 1708e2e5e8bSYann Gautier { 1718e2e5e8bSYann Gautier struct mmc_cmd cmd_stop; 1728e2e5e8bSYann Gautier 1738e2e5e8bSYann Gautier zeromem(&cmd_stop, sizeof(struct mmc_cmd)); 1748e2e5e8bSYann Gautier 1758e2e5e8bSYann Gautier cmd_stop.cmd_idx = MMC_CMD(12); 1768e2e5e8bSYann Gautier cmd_stop.resp_type = MMC_RESPONSE_R1B; 1778e2e5e8bSYann Gautier 1788e2e5e8bSYann Gautier return stm32_sdmmc2_send_cmd(&cmd_stop); 1798e2e5e8bSYann Gautier } 1808e2e5e8bSYann Gautier 1818e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd) 1828e2e5e8bSYann Gautier { 183dfdb057aSYann Gautier uint64_t timeout; 1848e2e5e8bSYann Gautier uint32_t flags_cmd, status; 1858e2e5e8bSYann Gautier uint32_t flags_data = 0; 1868e2e5e8bSYann Gautier int err = 0; 1878e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 188dfdb057aSYann Gautier unsigned int cmd_reg, arg_reg; 1898e2e5e8bSYann Gautier 1908e2e5e8bSYann Gautier if (cmd == NULL) { 1918e2e5e8bSYann Gautier return -EINVAL; 1928e2e5e8bSYann Gautier } 1938e2e5e8bSYann Gautier 1948e2e5e8bSYann Gautier flags_cmd = SDMMC_STAR_CTIMEOUT; 1958e2e5e8bSYann Gautier arg_reg = cmd->cmd_arg; 1968e2e5e8bSYann Gautier 1978e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) { 1988e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, 0); 1998e2e5e8bSYann Gautier } 2008e2e5e8bSYann Gautier 2018e2e5e8bSYann Gautier cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN; 2028e2e5e8bSYann Gautier 2038e2e5e8bSYann Gautier if (cmd->resp_type == 0U) { 2048e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDSENT; 2058e2e5e8bSYann Gautier } 2068e2e5e8bSYann Gautier 2078e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_48) != 0U) { 2088e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_136) != 0U) { 2098e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND; 2108e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP; 2118e2e5e8bSYann Gautier } else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) { 2128e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL; 2138e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT; 2148e2e5e8bSYann Gautier } else { 2158e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND; 2168e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC; 2178e2e5e8bSYann Gautier } 2188e2e5e8bSYann Gautier } 2198e2e5e8bSYann Gautier 2208e2e5e8bSYann Gautier switch (cmd->cmd_idx) { 2218e2e5e8bSYann Gautier case MMC_CMD(1): 2228e2e5e8bSYann Gautier arg_reg |= OCR_POWERUP; 2238e2e5e8bSYann Gautier break; 2248e2e5e8bSYann Gautier case MMC_CMD(8): 2258e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 2268e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2278e2e5e8bSYann Gautier } 2288e2e5e8bSYann Gautier break; 2298e2e5e8bSYann Gautier case MMC_CMD(12): 2308e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDSTOP; 2318e2e5e8bSYann Gautier break; 2328e2e5e8bSYann Gautier case MMC_CMD(17): 2338e2e5e8bSYann Gautier case MMC_CMD(18): 2348e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2358e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 2368e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL | 2378e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | 2388e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | 2398e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | 2408e2e5e8bSYann Gautier SDMMC_STAR_IDMATE; 2418e2e5e8bSYann Gautier } 2428e2e5e8bSYann Gautier break; 2438e2e5e8bSYann Gautier case MMC_ACMD(41): 2448e2e5e8bSYann Gautier arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4; 2458e2e5e8bSYann Gautier break; 2468e2e5e8bSYann Gautier case MMC_ACMD(51): 2478e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2488e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 2498e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL | 2508e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | 2518e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | 2528e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | 2538e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | 2548e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND; 2558e2e5e8bSYann Gautier } 2568e2e5e8bSYann Gautier break; 2578e2e5e8bSYann Gautier default: 2588e2e5e8bSYann Gautier break; 2598e2e5e8bSYann Gautier } 2608e2e5e8bSYann Gautier 26154019a35SYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 26254019a35SYann Gautier 26354019a35SYann Gautier /* 26454019a35SYann Gautier * Clear the SDMMC_DCTRLR if the command does not await data. 26554019a35SYann Gautier * Skip CMD55 as the next command could be data related, and 26654019a35SYann Gautier * the register could have been set in prepare function. 26754019a35SYann Gautier */ 26854019a35SYann Gautier if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) && 26954019a35SYann Gautier (cmd->cmd_idx != MMC_CMD(55))) { 27054019a35SYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0U); 27154019a35SYann Gautier } 27254019a35SYann Gautier 2738e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) { 2748e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 2758e2e5e8bSYann Gautier } 2768e2e5e8bSYann Gautier 2778e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ARGR, arg_reg); 2788e2e5e8bSYann Gautier 2798e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, cmd_reg); 2808e2e5e8bSYann Gautier 2818e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR); 2828e2e5e8bSYann Gautier 283dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_10_MS); 2841d7bcaa6SYann Gautier 2851d7bcaa6SYann Gautier while ((status & flags_cmd) == 0U) { 286dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 2878e2e5e8bSYann Gautier err = -ETIMEDOUT; 2888e2e5e8bSYann Gautier ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n", 2898e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 2901d7bcaa6SYann Gautier goto err_exit; 2918e2e5e8bSYann Gautier } 2928e2e5e8bSYann Gautier 2931d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 2941d7bcaa6SYann Gautier } 2951d7bcaa6SYann Gautier 2961d7bcaa6SYann Gautier if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) { 2978e2e5e8bSYann Gautier if ((status & SDMMC_STAR_CTIMEOUT) != 0U) { 2988e2e5e8bSYann Gautier err = -ETIMEDOUT; 2998e2e5e8bSYann Gautier /* 3008e2e5e8bSYann Gautier * Those timeouts can occur, and framework will handle 3018e2e5e8bSYann Gautier * the retries. CMD8 is expected to return this timeout 3028e2e5e8bSYann Gautier * for eMMC 3038e2e5e8bSYann Gautier */ 3048e2e5e8bSYann Gautier if (!((cmd->cmd_idx == MMC_CMD(1)) || 3058e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13)) || 3068e2e5e8bSYann Gautier ((cmd->cmd_idx == MMC_CMD(8)) && 3078e2e5e8bSYann Gautier (cmd->resp_type == MMC_RESPONSE_R7)))) { 3088e2e5e8bSYann Gautier ERROR("%s: CTIMEOUT (cmd = %d,status = %x)\n", 3098e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3108e2e5e8bSYann Gautier } 3118e2e5e8bSYann Gautier } else { 3128e2e5e8bSYann Gautier err = -EIO; 3138e2e5e8bSYann Gautier ERROR("%s: CRCFAIL (cmd = %d,status = %x)\n", 3148e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3158e2e5e8bSYann Gautier } 3161d7bcaa6SYann Gautier 3171d7bcaa6SYann Gautier goto err_exit; 3188e2e5e8bSYann Gautier } 3198e2e5e8bSYann Gautier 3201d7bcaa6SYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) { 3218e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(9)) && 3228e2e5e8bSYann Gautier ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) { 3238e2e5e8bSYann Gautier /* Need to invert response to match CSD structure */ 3248e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R); 3258e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R); 3268e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R); 3278e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R); 3288e2e5e8bSYann Gautier } else { 3298e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R); 3308e2e5e8bSYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) == 3318e2e5e8bSYann Gautier SDMMC_CMDR_WAITRESP) { 3328e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + 3338e2e5e8bSYann Gautier SDMMC_RESP2R); 3348e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + 3358e2e5e8bSYann Gautier SDMMC_RESP3R); 3368e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + 3378e2e5e8bSYann Gautier SDMMC_RESP4R); 3388e2e5e8bSYann Gautier } 3398e2e5e8bSYann Gautier } 3408e2e5e8bSYann Gautier } 3418e2e5e8bSYann Gautier 3421d7bcaa6SYann Gautier if (flags_data == 0U) { 3438e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 3448e2e5e8bSYann Gautier 3451d7bcaa6SYann Gautier return 0; 3468e2e5e8bSYann Gautier } 3478e2e5e8bSYann Gautier 3481d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3498e2e5e8bSYann Gautier 350dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_10_MS); 3518e2e5e8bSYann Gautier 3521d7bcaa6SYann Gautier while ((status & flags_data) == 0U) { 353dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 3548e2e5e8bSYann Gautier ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n", 3558e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3568e2e5e8bSYann Gautier err = -ETIMEDOUT; 3571d7bcaa6SYann Gautier goto err_exit; 3588e2e5e8bSYann Gautier } 3591d7bcaa6SYann Gautier 3601d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3611d7bcaa6SYann Gautier }; 3628e2e5e8bSYann Gautier 3638e2e5e8bSYann Gautier if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL | 3648e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR | 3658e2e5e8bSYann Gautier SDMMC_STAR_IDMATE)) != 0U) { 3668e2e5e8bSYann Gautier ERROR("%s: Error flag (cmd = %d,status = %x)\n", __func__, 3678e2e5e8bSYann Gautier cmd->cmd_idx, status); 3688e2e5e8bSYann Gautier err = -EIO; 3698e2e5e8bSYann Gautier } 3708e2e5e8bSYann Gautier 3711d7bcaa6SYann Gautier err_exit: 3728e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 3738e2e5e8bSYann Gautier mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS); 3748e2e5e8bSYann Gautier 375dfdb057aSYann Gautier if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) { 3761d7bcaa6SYann Gautier int ret_stop = stm32_sdmmc2_stop_transfer(); 3771d7bcaa6SYann Gautier 3781d7bcaa6SYann Gautier if (ret_stop != 0) { 3791d7bcaa6SYann Gautier return ret_stop; 3801d7bcaa6SYann Gautier } 3818e2e5e8bSYann Gautier } 3828e2e5e8bSYann Gautier 3838e2e5e8bSYann Gautier return err; 3848e2e5e8bSYann Gautier } 3858e2e5e8bSYann Gautier 3868e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd) 3878e2e5e8bSYann Gautier { 3887d8e1218SYann Gautier uint8_t retry; 3897d8e1218SYann Gautier int err; 3908e2e5e8bSYann Gautier 3918e2e5e8bSYann Gautier assert(cmd != NULL); 3928e2e5e8bSYann Gautier 3937d8e1218SYann Gautier for (retry = 0U; retry < 3U; retry++) { 3948e2e5e8bSYann Gautier err = stm32_sdmmc2_send_cmd_req(cmd); 3958e2e5e8bSYann Gautier if (err == 0) { 3967d8e1218SYann Gautier return 0; 3978e2e5e8bSYann Gautier } 3988e2e5e8bSYann Gautier 3998e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(1)) || 4008e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13))) { 4018e2e5e8bSYann Gautier return 0; /* Retry managed by framework */ 4028e2e5e8bSYann Gautier } 4038e2e5e8bSYann Gautier 4048e2e5e8bSYann Gautier /* Command 8 is expected to fail for eMMC */ 4057d8e1218SYann Gautier if (cmd->cmd_idx != MMC_CMD(8)) { 4067d8e1218SYann Gautier WARN(" CMD%u, Retry: %u, Error: %d\n", 4077d8e1218SYann Gautier cmd->cmd_idx, retry + 1U, err); 4088e2e5e8bSYann Gautier } 4098e2e5e8bSYann Gautier 4107d8e1218SYann Gautier udelay(10U); 4118e2e5e8bSYann Gautier } 4128e2e5e8bSYann Gautier 4138e2e5e8bSYann Gautier return err; 4148e2e5e8bSYann Gautier } 4158e2e5e8bSYann Gautier 4168e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width) 4178e2e5e8bSYann Gautier { 4188e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 4198e2e5e8bSYann Gautier uint32_t bus_cfg = 0; 4202c2c9f1eSYann Gautier uint32_t clock_div, max_freq, freq; 4218e2e5e8bSYann Gautier uint32_t clk_rate = sdmmc2_params.clk_rate; 4228e2e5e8bSYann Gautier uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq; 4238e2e5e8bSYann Gautier 4248e2e5e8bSYann Gautier switch (width) { 4258e2e5e8bSYann Gautier case MMC_BUS_WIDTH_1: 4268e2e5e8bSYann Gautier break; 4278e2e5e8bSYann Gautier case MMC_BUS_WIDTH_4: 4288e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_4; 4298e2e5e8bSYann Gautier break; 4308e2e5e8bSYann Gautier case MMC_BUS_WIDTH_8: 4318e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_8; 4328e2e5e8bSYann Gautier break; 4338e2e5e8bSYann Gautier default: 4348e2e5e8bSYann Gautier panic(); 4358e2e5e8bSYann Gautier break; 4368e2e5e8bSYann Gautier } 4378e2e5e8bSYann Gautier 4388e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 4398e2e5e8bSYann Gautier if (max_bus_freq >= 52000000U) { 4403f9c9784SYann Gautier max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ; 4418e2e5e8bSYann Gautier } else { 4423f9c9784SYann Gautier max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ; 4438e2e5e8bSYann Gautier } 4448e2e5e8bSYann Gautier } else { 4458e2e5e8bSYann Gautier if (max_bus_freq >= 50000000U) { 4463f9c9784SYann Gautier max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ; 4478e2e5e8bSYann Gautier } else { 4483f9c9784SYann Gautier max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ; 4498e2e5e8bSYann Gautier } 4508e2e5e8bSYann Gautier } 4518e2e5e8bSYann Gautier 4522c2c9f1eSYann Gautier if (sdmmc2_params.max_freq != 0U) { 4532c2c9f1eSYann Gautier freq = MIN(sdmmc2_params.max_freq, max_freq); 4542c2c9f1eSYann Gautier } else { 4552c2c9f1eSYann Gautier freq = max_freq; 4562c2c9f1eSYann Gautier } 4572c2c9f1eSYann Gautier 4582c2c9f1eSYann Gautier clock_div = div_round_up(clk_rate, freq * 2U); 4598e2e5e8bSYann Gautier 4608e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, 4618e2e5e8bSYann Gautier SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg | 4628e2e5e8bSYann Gautier sdmmc2_params.negedge | 4638e2e5e8bSYann Gautier sdmmc2_params.pin_ckin); 4648e2e5e8bSYann Gautier 4658e2e5e8bSYann Gautier return 0; 4668e2e5e8bSYann Gautier } 4678e2e5e8bSYann Gautier 4688e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size) 4698e2e5e8bSYann Gautier { 4708e2e5e8bSYann Gautier struct mmc_cmd cmd; 4718e2e5e8bSYann Gautier int ret; 4728e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 4738e2e5e8bSYann Gautier uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR; 474d9d803e0SYann Gautier uint32_t arg_size; 4758e2e5e8bSYann Gautier 476d9d803e0SYann Gautier assert(size != 0U); 477d9d803e0SYann Gautier 478d9d803e0SYann Gautier if (size > MMC_BLOCK_SIZE) { 479d9d803e0SYann Gautier arg_size = MMC_BLOCK_SIZE; 4808e2e5e8bSYann Gautier } else { 481d9d803e0SYann Gautier arg_size = size; 4828e2e5e8bSYann Gautier } 4838e2e5e8bSYann Gautier 4848e2e5e8bSYann Gautier sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf); 4858e2e5e8bSYann Gautier 4868e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 4878e2e5e8bSYann Gautier inv_dcache_range(buf, size); 4888e2e5e8bSYann Gautier } 4898e2e5e8bSYann Gautier 4908e2e5e8bSYann Gautier /* Prepare CMD 16*/ 4914156d4daSYann Gautier mmio_write_32(base + SDMMC_DTIMER, 0); 4928e2e5e8bSYann Gautier 4938e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, 0); 4948e2e5e8bSYann Gautier 4954156d4daSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0); 4968e2e5e8bSYann Gautier 4978e2e5e8bSYann Gautier zeromem(&cmd, sizeof(struct mmc_cmd)); 4988e2e5e8bSYann Gautier 4998e2e5e8bSYann Gautier cmd.cmd_idx = MMC_CMD(16); 500d9d803e0SYann Gautier cmd.cmd_arg = arg_size; 5018e2e5e8bSYann Gautier cmd.resp_type = MMC_RESPONSE_R1; 5028e2e5e8bSYann Gautier 5038e2e5e8bSYann Gautier ret = stm32_sdmmc2_send_cmd(&cmd); 5048e2e5e8bSYann Gautier if (ret != 0) { 5058e2e5e8bSYann Gautier ERROR("CMD16 failed\n"); 5068e2e5e8bSYann Gautier return ret; 5078e2e5e8bSYann Gautier } 5088e2e5e8bSYann Gautier 5098e2e5e8bSYann Gautier /* Prepare data command */ 5108e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 5118e2e5e8bSYann Gautier 5128e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, size); 5138e2e5e8bSYann Gautier 5148e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5158e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMACTRLR, 5168e2e5e8bSYann Gautier SDMMC_IDMACTRLR_IDMAEN); 5178e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMABASE0R, buf); 5188e2e5e8bSYann Gautier 5198e2e5e8bSYann Gautier flush_dcache_range(buf, size); 5208e2e5e8bSYann Gautier } 5218e2e5e8bSYann Gautier 522d9d803e0SYann Gautier data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT; 523d9d803e0SYann Gautier 5248e2e5e8bSYann Gautier mmio_clrsetbits_32(base + SDMMC_DCTRLR, 5258e2e5e8bSYann Gautier SDMMC_DCTRLR_CLEAR_MASK, 5268e2e5e8bSYann Gautier data_ctrl); 5278e2e5e8bSYann Gautier 5288e2e5e8bSYann Gautier return 0; 5298e2e5e8bSYann Gautier } 5308e2e5e8bSYann Gautier 5318e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size) 5328e2e5e8bSYann Gautier { 5338e2e5e8bSYann Gautier uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL | 5348e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT; 5358e2e5e8bSYann Gautier uint32_t flags = error_flags | SDMMC_STAR_DATAEND; 5368e2e5e8bSYann Gautier uint32_t status; 5378e2e5e8bSYann Gautier uint32_t *buffer; 5388e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 5398e2e5e8bSYann Gautier uintptr_t fifo_reg = base + SDMMC_FIFOR; 540dfdb057aSYann Gautier uint64_t timeout; 5418e2e5e8bSYann Gautier int ret; 5428e2e5e8bSYann Gautier 5438e2e5e8bSYann Gautier /* Assert buf is 4 bytes aligned */ 5448e2e5e8bSYann Gautier assert((buf & GENMASK(1, 0)) == 0U); 5458e2e5e8bSYann Gautier 5468e2e5e8bSYann Gautier buffer = (uint32_t *)buf; 5478e2e5e8bSYann Gautier 5488e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5498e2e5e8bSYann Gautier inv_dcache_range(buf, size); 5508e2e5e8bSYann Gautier 5518e2e5e8bSYann Gautier return 0; 5528e2e5e8bSYann Gautier } 5538e2e5e8bSYann Gautier 5548e2e5e8bSYann Gautier if (size <= MMC_BLOCK_SIZE) { 5558e2e5e8bSYann Gautier flags |= SDMMC_STAR_DBCKEND; 5568e2e5e8bSYann Gautier } 5578e2e5e8bSYann Gautier 558dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1_S); 5598e2e5e8bSYann Gautier 5608e2e5e8bSYann Gautier do { 5618e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR); 5628e2e5e8bSYann Gautier 5638e2e5e8bSYann Gautier if ((status & error_flags) != 0U) { 5648e2e5e8bSYann Gautier ERROR("%s: Read error (status = %x)\n", __func__, 5658e2e5e8bSYann Gautier status); 5668e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 5678e2e5e8bSYann Gautier SDMMC_DCTRLR_FIFORST); 5688e2e5e8bSYann Gautier 5698e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, 5708e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS); 5718e2e5e8bSYann Gautier 5728e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer(); 5738e2e5e8bSYann Gautier if (ret != 0) { 5748e2e5e8bSYann Gautier return ret; 5758e2e5e8bSYann Gautier } 5768e2e5e8bSYann Gautier 5778e2e5e8bSYann Gautier return -EIO; 5788e2e5e8bSYann Gautier } 5798e2e5e8bSYann Gautier 580dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 5818e2e5e8bSYann Gautier ERROR("%s: timeout 1s (status = %x)\n", 5828e2e5e8bSYann Gautier __func__, status); 5838e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, 5848e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS); 5858e2e5e8bSYann Gautier 5868e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer(); 5878e2e5e8bSYann Gautier if (ret != 0) { 5888e2e5e8bSYann Gautier return ret; 5898e2e5e8bSYann Gautier } 5908e2e5e8bSYann Gautier 5918e2e5e8bSYann Gautier return -ETIMEDOUT; 5928e2e5e8bSYann Gautier } 5938e2e5e8bSYann Gautier 5948e2e5e8bSYann Gautier if (size < (8U * sizeof(uint32_t))) { 5958e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) && 5968e2e5e8bSYann Gautier ((status & SDMMC_STAR_RXFIFOE) == 0U)) { 5978e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg); 5988e2e5e8bSYann Gautier buffer++; 5998e2e5e8bSYann Gautier } 6008e2e5e8bSYann Gautier } else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) { 6018e2e5e8bSYann Gautier uint32_t count; 6028e2e5e8bSYann Gautier 6038e2e5e8bSYann Gautier /* Read data from SDMMC Rx FIFO */ 6048e2e5e8bSYann Gautier for (count = 0; count < 8U; count++) { 6058e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg); 6068e2e5e8bSYann Gautier buffer++; 6078e2e5e8bSYann Gautier } 6088e2e5e8bSYann Gautier } 6098e2e5e8bSYann Gautier } while ((status & flags) == 0U); 6108e2e5e8bSYann Gautier 6118e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 6128e2e5e8bSYann Gautier 6138e2e5e8bSYann Gautier if ((status & SDMMC_STAR_DPSMACT) != 0U) { 6148e2e5e8bSYann Gautier WARN("%s: DPSMACT=1, send stop\n", __func__); 6158e2e5e8bSYann Gautier return stm32_sdmmc2_stop_transfer(); 6168e2e5e8bSYann Gautier } 6178e2e5e8bSYann Gautier 6188e2e5e8bSYann Gautier return 0; 6198e2e5e8bSYann Gautier } 6208e2e5e8bSYann Gautier 6218e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size) 6228e2e5e8bSYann Gautier { 6238e2e5e8bSYann Gautier return 0; 6248e2e5e8bSYann Gautier } 6258e2e5e8bSYann Gautier 6268e2e5e8bSYann Gautier static int stm32_sdmmc2_dt_get_config(void) 6278e2e5e8bSYann Gautier { 6288e2e5e8bSYann Gautier int sdmmc_node; 6298e2e5e8bSYann Gautier void *fdt = NULL; 6308e2e5e8bSYann Gautier const fdt32_t *cuint; 631*bff9e3ccSYann Gautier struct dt_node_info dt_info; 6328e2e5e8bSYann Gautier 6338e2e5e8bSYann Gautier if (fdt_get_address(&fdt) == 0) { 6348e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6358e2e5e8bSYann Gautier } 6368e2e5e8bSYann Gautier 6378e2e5e8bSYann Gautier if (fdt == NULL) { 6388e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6398e2e5e8bSYann Gautier } 6408e2e5e8bSYann Gautier 641*bff9e3ccSYann Gautier sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT, 642*bff9e3ccSYann Gautier sdmmc2_params.reg_base); 6438e2e5e8bSYann Gautier if (sdmmc_node == -FDT_ERR_NOTFOUND) { 6448e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6458e2e5e8bSYann Gautier } 6468e2e5e8bSYann Gautier 647*bff9e3ccSYann Gautier dt_fill_device_info(&dt_info, sdmmc_node); 648*bff9e3ccSYann Gautier if (dt_info.status == DT_DISABLED) { 6498e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6508e2e5e8bSYann Gautier } 6518e2e5e8bSYann Gautier 6528e2e5e8bSYann Gautier if (dt_set_pinctrl_config(sdmmc_node) != 0) { 6538e2e5e8bSYann Gautier return -FDT_ERR_BADVALUE; 6548e2e5e8bSYann Gautier } 6558e2e5e8bSYann Gautier 656*bff9e3ccSYann Gautier sdmmc2_params.clock_id = dt_info.clock; 657*bff9e3ccSYann Gautier sdmmc2_params.reset_id = dt_info.reset; 6588e2e5e8bSYann Gautier 659c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) { 6608e2e5e8bSYann Gautier sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0; 6618e2e5e8bSYann Gautier } 6628e2e5e8bSYann Gautier 663c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) { 6648e2e5e8bSYann Gautier sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL; 6658e2e5e8bSYann Gautier } 6668e2e5e8bSYann Gautier 667c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) { 6688e2e5e8bSYann Gautier sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE; 6698e2e5e8bSYann Gautier } 6708e2e5e8bSYann Gautier 6718e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL); 6728e2e5e8bSYann Gautier if (cuint != NULL) { 6738e2e5e8bSYann Gautier switch (fdt32_to_cpu(*cuint)) { 6748e2e5e8bSYann Gautier case 4: 6758e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_4; 6768e2e5e8bSYann Gautier break; 6778e2e5e8bSYann Gautier 6788e2e5e8bSYann Gautier case 8: 6798e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_8; 6808e2e5e8bSYann Gautier break; 6818e2e5e8bSYann Gautier 6828e2e5e8bSYann Gautier default: 6838e2e5e8bSYann Gautier break; 6848e2e5e8bSYann Gautier } 6858e2e5e8bSYann Gautier } 6868e2e5e8bSYann Gautier 6872c2c9f1eSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL); 6882c2c9f1eSYann Gautier if (cuint != NULL) { 6892c2c9f1eSYann Gautier sdmmc2_params.max_freq = fdt32_to_cpu(*cuint); 6902c2c9f1eSYann Gautier } 6912c2c9f1eSYann Gautier 6928e2e5e8bSYann Gautier return 0; 6938e2e5e8bSYann Gautier } 6948e2e5e8bSYann Gautier 6958e2e5e8bSYann Gautier unsigned long long stm32_sdmmc2_mmc_get_device_size(void) 6968e2e5e8bSYann Gautier { 6978e2e5e8bSYann Gautier return sdmmc2_params.device_info->device_size; 6988e2e5e8bSYann Gautier } 6998e2e5e8bSYann Gautier 7008e2e5e8bSYann Gautier int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params) 7018e2e5e8bSYann Gautier { 70245c70e68SEtienne Carriere int rc; 70345c70e68SEtienne Carriere 7048e2e5e8bSYann Gautier assert((params != NULL) && 7058e2e5e8bSYann Gautier ((params->reg_base & MMC_BLOCK_MASK) == 0U) && 7068e2e5e8bSYann Gautier ((params->bus_width == MMC_BUS_WIDTH_1) || 7078e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_4) || 7088e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_8))); 7098e2e5e8bSYann Gautier 7108e2e5e8bSYann Gautier memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params)); 7118e2e5e8bSYann Gautier 7128e2e5e8bSYann Gautier if (stm32_sdmmc2_dt_get_config() != 0) { 7138e2e5e8bSYann Gautier ERROR("%s: DT error\n", __func__); 7148e2e5e8bSYann Gautier return -ENOMEM; 7158e2e5e8bSYann Gautier } 7168e2e5e8bSYann Gautier 7170d21680cSYann Gautier stm32mp_clk_enable(sdmmc2_params.clock_id); 7188e2e5e8bSYann Gautier 71945c70e68SEtienne Carriere rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS); 72045c70e68SEtienne Carriere if (rc != 0) { 72145c70e68SEtienne Carriere panic(); 72245c70e68SEtienne Carriere } 7238e2e5e8bSYann Gautier udelay(2); 72445c70e68SEtienne Carriere rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS); 72545c70e68SEtienne Carriere if (rc != 0) { 72645c70e68SEtienne Carriere panic(); 72745c70e68SEtienne Carriere } 7288e2e5e8bSYann Gautier mdelay(1); 7298e2e5e8bSYann Gautier 7303f9c9784SYann Gautier sdmmc2_params.clk_rate = stm32mp_clk_get_rate(sdmmc2_params.clock_id); 731b248bb4aSYann Gautier sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4; 7328e2e5e8bSYann Gautier 7338e2e5e8bSYann Gautier return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate, 7348e2e5e8bSYann Gautier sdmmc2_params.bus_width, sdmmc2_params.flags, 7358e2e5e8bSYann Gautier sdmmc2_params.device_info); 7368e2e5e8bSYann Gautier } 737