18e2e5e8bSYann Gautier /* 2d50e7a71SYann Gautier * Copyright (c) 2018-2022, STMicroelectronics - All Rights Reserved 38e2e5e8bSYann Gautier * 48e2e5e8bSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 58e2e5e8bSYann Gautier */ 68e2e5e8bSYann Gautier 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 118e2e5e8bSYann Gautier #include <arch.h> 128e2e5e8bSYann Gautier #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1433667d29SYann Gautier #include <drivers/clk.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 171fc2130cSYann Gautier #include <drivers/st/stm32_gpio.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_sdmmc2.h> 193f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2109d40e0eSAntonio Nino Diaz #include <lib/utils.h> 22258bef91SYann Gautier #include <libfdt.h> 2309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2409d40e0eSAntonio Nino Diaz 25258bef91SYann Gautier #include <platform_def.h> 26258bef91SYann Gautier 278e2e5e8bSYann Gautier /* Registers offsets */ 288e2e5e8bSYann Gautier #define SDMMC_POWER 0x00U 298e2e5e8bSYann Gautier #define SDMMC_CLKCR 0x04U 308e2e5e8bSYann Gautier #define SDMMC_ARGR 0x08U 318e2e5e8bSYann Gautier #define SDMMC_CMDR 0x0CU 328e2e5e8bSYann Gautier #define SDMMC_RESPCMDR 0x10U 338e2e5e8bSYann Gautier #define SDMMC_RESP1R 0x14U 348e2e5e8bSYann Gautier #define SDMMC_RESP2R 0x18U 358e2e5e8bSYann Gautier #define SDMMC_RESP3R 0x1CU 368e2e5e8bSYann Gautier #define SDMMC_RESP4R 0x20U 378e2e5e8bSYann Gautier #define SDMMC_DTIMER 0x24U 388e2e5e8bSYann Gautier #define SDMMC_DLENR 0x28U 398e2e5e8bSYann Gautier #define SDMMC_DCTRLR 0x2CU 408e2e5e8bSYann Gautier #define SDMMC_DCNTR 0x30U 418e2e5e8bSYann Gautier #define SDMMC_STAR 0x34U 428e2e5e8bSYann Gautier #define SDMMC_ICR 0x38U 438e2e5e8bSYann Gautier #define SDMMC_MASKR 0x3CU 448e2e5e8bSYann Gautier #define SDMMC_ACKTIMER 0x40U 458e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR 0x50U 468e2e5e8bSYann Gautier #define SDMMC_IDMABSIZER 0x54U 478e2e5e8bSYann Gautier #define SDMMC_IDMABASE0R 0x58U 488e2e5e8bSYann Gautier #define SDMMC_IDMABASE1R 0x5CU 498e2e5e8bSYann Gautier #define SDMMC_FIFOR 0x80U 508e2e5e8bSYann Gautier 518e2e5e8bSYann Gautier /* SDMMC power control register */ 528e2e5e8bSYann Gautier #define SDMMC_POWER_PWRCTRL GENMASK(1, 0) 53258bef91SYann Gautier #define SDMMC_POWER_PWRCTRL_PWR_CYCLE BIT(1) 548e2e5e8bSYann Gautier #define SDMMC_POWER_DIRPOL BIT(4) 558e2e5e8bSYann Gautier 568e2e5e8bSYann Gautier /* SDMMC clock control register */ 578e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_4 BIT(14) 588e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_8 BIT(15) 598e2e5e8bSYann Gautier #define SDMMC_CLKCR_NEGEDGE BIT(16) 608e2e5e8bSYann Gautier #define SDMMC_CLKCR_HWFC_EN BIT(17) 618e2e5e8bSYann Gautier #define SDMMC_CLKCR_SELCLKRX_0 BIT(20) 628e2e5e8bSYann Gautier 638e2e5e8bSYann Gautier /* SDMMC command register */ 648e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDTRANS BIT(6) 658e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDSTOP BIT(7) 668e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP GENMASK(9, 8) 678e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT BIT(8) 688e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC BIT(9) 698e2e5e8bSYann Gautier #define SDMMC_CMDR_CPSMEN BIT(12) 708e2e5e8bSYann Gautier 718e2e5e8bSYann Gautier /* SDMMC data control register */ 728e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTEN BIT(0) 738e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTDIR BIT(1) 748e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTMODE GENMASK(3, 2) 758e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE GENMASK(7, 4) 76d9d803e0SYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT 4 778e2e5e8bSYann Gautier #define SDMMC_DCTRLR_FIFORST BIT(13) 788e2e5e8bSYann Gautier 798e2e5e8bSYann Gautier #define SDMMC_DCTRLR_CLEAR_MASK (SDMMC_DCTRLR_DTEN | \ 808e2e5e8bSYann Gautier SDMMC_DCTRLR_DTDIR | \ 818e2e5e8bSYann Gautier SDMMC_DCTRLR_DTMODE | \ 828e2e5e8bSYann Gautier SDMMC_DCTRLR_DBLOCKSIZE) 838e2e5e8bSYann Gautier 848e2e5e8bSYann Gautier /* SDMMC status register */ 858e2e5e8bSYann Gautier #define SDMMC_STAR_CCRCFAIL BIT(0) 868e2e5e8bSYann Gautier #define SDMMC_STAR_DCRCFAIL BIT(1) 878e2e5e8bSYann Gautier #define SDMMC_STAR_CTIMEOUT BIT(2) 888e2e5e8bSYann Gautier #define SDMMC_STAR_DTIMEOUT BIT(3) 898e2e5e8bSYann Gautier #define SDMMC_STAR_TXUNDERR BIT(4) 908e2e5e8bSYann Gautier #define SDMMC_STAR_RXOVERR BIT(5) 918e2e5e8bSYann Gautier #define SDMMC_STAR_CMDREND BIT(6) 928e2e5e8bSYann Gautier #define SDMMC_STAR_CMDSENT BIT(7) 938e2e5e8bSYann Gautier #define SDMMC_STAR_DATAEND BIT(8) 948e2e5e8bSYann Gautier #define SDMMC_STAR_DBCKEND BIT(10) 951d7bcaa6SYann Gautier #define SDMMC_STAR_DPSMACT BIT(12) 968e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOHF BIT(15) 978e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOE BIT(19) 988e2e5e8bSYann Gautier #define SDMMC_STAR_IDMATE BIT(27) 998e2e5e8bSYann Gautier #define SDMMC_STAR_IDMABTC BIT(28) 1008e2e5e8bSYann Gautier 1018e2e5e8bSYann Gautier /* SDMMC DMA control register */ 1028e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR_IDMAEN BIT(0) 1038e2e5e8bSYann Gautier 1048e2e5e8bSYann Gautier #define SDMMC_STATIC_FLAGS (SDMMC_STAR_CCRCFAIL | \ 1058e2e5e8bSYann Gautier SDMMC_STAR_DCRCFAIL | \ 1068e2e5e8bSYann Gautier SDMMC_STAR_CTIMEOUT | \ 1078e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | \ 1088e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | \ 1098e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | \ 1108e2e5e8bSYann Gautier SDMMC_STAR_CMDREND | \ 1118e2e5e8bSYann Gautier SDMMC_STAR_CMDSENT | \ 1128e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | \ 1138e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND | \ 1148e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | \ 1158e2e5e8bSYann Gautier SDMMC_STAR_IDMABTC) 1168e2e5e8bSYann Gautier 11745c70e68SEtienne Carriere #define TIMEOUT_US_1_MS 1000U 118dfdb057aSYann Gautier #define TIMEOUT_US_10_MS 10000U 119dfdb057aSYann Gautier #define TIMEOUT_US_1_S 1000000U 1208e2e5e8bSYann Gautier 121258bef91SYann Gautier /* Power cycle delays in ms */ 122258bef91SYann Gautier #define VCC_POWER_OFF_DELAY 2 123258bef91SYann Gautier #define VCC_POWER_ON_DELAY 2 124258bef91SYann Gautier #define POWER_CYCLE_DELAY 2 125258bef91SYann Gautier #define POWER_OFF_DELAY 2 126258bef91SYann Gautier #define POWER_ON_DELAY 1 127258bef91SYann Gautier 1288e2e5e8bSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32-sdmmc2" 1298e2e5e8bSYann Gautier 1308e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void); 1318e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd); 1328e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd); 1338e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width); 1348e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size); 1358e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size); 1368e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size); 1378e2e5e8bSYann Gautier 1388e2e5e8bSYann Gautier static const struct mmc_ops stm32_sdmmc2_ops = { 1398e2e5e8bSYann Gautier .init = stm32_sdmmc2_init, 1408e2e5e8bSYann Gautier .send_cmd = stm32_sdmmc2_send_cmd, 1418e2e5e8bSYann Gautier .set_ios = stm32_sdmmc2_set_ios, 1428e2e5e8bSYann Gautier .prepare = stm32_sdmmc2_prepare, 1438e2e5e8bSYann Gautier .read = stm32_sdmmc2_read, 1448e2e5e8bSYann Gautier .write = stm32_sdmmc2_write, 1458e2e5e8bSYann Gautier }; 1468e2e5e8bSYann Gautier 1478e2e5e8bSYann Gautier static struct stm32_sdmmc2_params sdmmc2_params; 1488e2e5e8bSYann Gautier 1498e2e5e8bSYann Gautier #pragma weak plat_sdmmc2_use_dma 1508e2e5e8bSYann Gautier bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory) 1518e2e5e8bSYann Gautier { 1528e2e5e8bSYann Gautier return false; 1538e2e5e8bSYann Gautier } 1548e2e5e8bSYann Gautier 1558e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void) 1568e2e5e8bSYann Gautier { 1578e2e5e8bSYann Gautier uint32_t clock_div; 1582c2c9f1eSYann Gautier uint32_t freq = STM32MP_MMC_INIT_FREQ; 1598e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 160d50e7a71SYann Gautier int ret; 1618e2e5e8bSYann Gautier 1622c2c9f1eSYann Gautier if (sdmmc2_params.max_freq != 0U) { 1632c2c9f1eSYann Gautier freq = MIN(sdmmc2_params.max_freq, freq); 1642c2c9f1eSYann Gautier } 1652c2c9f1eSYann Gautier 166258bef91SYann Gautier if (sdmmc2_params.vmmc_regu != NULL) { 167d50e7a71SYann Gautier ret = regulator_disable(sdmmc2_params.vmmc_regu); 168d50e7a71SYann Gautier if (ret < 0) { 169d50e7a71SYann Gautier panic(); 170d50e7a71SYann Gautier } 171258bef91SYann Gautier } 172258bef91SYann Gautier 173258bef91SYann Gautier mdelay(VCC_POWER_OFF_DELAY); 174258bef91SYann Gautier 175258bef91SYann Gautier mmio_write_32(base + SDMMC_POWER, 176258bef91SYann Gautier SDMMC_POWER_PWRCTRL_PWR_CYCLE | sdmmc2_params.dirpol); 177258bef91SYann Gautier mdelay(POWER_CYCLE_DELAY); 178258bef91SYann Gautier 179258bef91SYann Gautier if (sdmmc2_params.vmmc_regu != NULL) { 180d50e7a71SYann Gautier ret = regulator_enable(sdmmc2_params.vmmc_regu); 181d50e7a71SYann Gautier if (ret < 0) { 182d50e7a71SYann Gautier panic(); 183d50e7a71SYann Gautier } 184258bef91SYann Gautier } 185258bef91SYann Gautier 186258bef91SYann Gautier mdelay(VCC_POWER_ON_DELAY); 187258bef91SYann Gautier 188258bef91SYann Gautier mmio_write_32(base + SDMMC_POWER, sdmmc2_params.dirpol); 189258bef91SYann Gautier mdelay(POWER_OFF_DELAY); 190258bef91SYann Gautier 1912c2c9f1eSYann Gautier clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U); 1928e2e5e8bSYann Gautier 1938e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div | 1948e2e5e8bSYann Gautier sdmmc2_params.negedge | 1958e2e5e8bSYann Gautier sdmmc2_params.pin_ckin); 1968e2e5e8bSYann Gautier 1978e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_POWER, 1988e2e5e8bSYann Gautier SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol); 1998e2e5e8bSYann Gautier 200258bef91SYann Gautier mdelay(POWER_ON_DELAY); 2018e2e5e8bSYann Gautier } 2028e2e5e8bSYann Gautier 2038e2e5e8bSYann Gautier static int stm32_sdmmc2_stop_transfer(void) 2048e2e5e8bSYann Gautier { 2058e2e5e8bSYann Gautier struct mmc_cmd cmd_stop; 2068e2e5e8bSYann Gautier 2078e2e5e8bSYann Gautier zeromem(&cmd_stop, sizeof(struct mmc_cmd)); 2088e2e5e8bSYann Gautier 2098e2e5e8bSYann Gautier cmd_stop.cmd_idx = MMC_CMD(12); 2108e2e5e8bSYann Gautier cmd_stop.resp_type = MMC_RESPONSE_R1B; 2118e2e5e8bSYann Gautier 2128e2e5e8bSYann Gautier return stm32_sdmmc2_send_cmd(&cmd_stop); 2138e2e5e8bSYann Gautier } 2148e2e5e8bSYann Gautier 2158e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd) 2168e2e5e8bSYann Gautier { 217dfdb057aSYann Gautier uint64_t timeout; 2188e2e5e8bSYann Gautier uint32_t flags_cmd, status; 2198e2e5e8bSYann Gautier uint32_t flags_data = 0; 2208e2e5e8bSYann Gautier int err = 0; 2218e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 222dfdb057aSYann Gautier unsigned int cmd_reg, arg_reg; 2238e2e5e8bSYann Gautier 2248e2e5e8bSYann Gautier if (cmd == NULL) { 2258e2e5e8bSYann Gautier return -EINVAL; 2268e2e5e8bSYann Gautier } 2278e2e5e8bSYann Gautier 2288e2e5e8bSYann Gautier flags_cmd = SDMMC_STAR_CTIMEOUT; 2298e2e5e8bSYann Gautier arg_reg = cmd->cmd_arg; 2308e2e5e8bSYann Gautier 2318e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) { 2328e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, 0); 2338e2e5e8bSYann Gautier } 2348e2e5e8bSYann Gautier 2358e2e5e8bSYann Gautier cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN; 2368e2e5e8bSYann Gautier 2378e2e5e8bSYann Gautier if (cmd->resp_type == 0U) { 2388e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDSENT; 2398e2e5e8bSYann Gautier } 2408e2e5e8bSYann Gautier 2418e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_48) != 0U) { 2428e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_136) != 0U) { 2438e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND; 2448e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP; 2458e2e5e8bSYann Gautier } else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) { 2468e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL; 2478e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT; 2488e2e5e8bSYann Gautier } else { 2498e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND; 2508e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC; 2518e2e5e8bSYann Gautier } 2528e2e5e8bSYann Gautier } 2538e2e5e8bSYann Gautier 2548e2e5e8bSYann Gautier switch (cmd->cmd_idx) { 2558e2e5e8bSYann Gautier case MMC_CMD(1): 2568e2e5e8bSYann Gautier arg_reg |= OCR_POWERUP; 2578e2e5e8bSYann Gautier break; 2588e2e5e8bSYann Gautier case MMC_CMD(8): 2598e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 2608e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2618e2e5e8bSYann Gautier } 2628e2e5e8bSYann Gautier break; 2638e2e5e8bSYann Gautier case MMC_CMD(12): 2648e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDSTOP; 2658e2e5e8bSYann Gautier break; 2668e2e5e8bSYann Gautier case MMC_CMD(17): 2678e2e5e8bSYann Gautier case MMC_CMD(18): 2688e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2698e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 2708e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL | 2718e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | 2728e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | 2738e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | 2748e2e5e8bSYann Gautier SDMMC_STAR_IDMATE; 2758e2e5e8bSYann Gautier } 2768e2e5e8bSYann Gautier break; 2778e2e5e8bSYann Gautier case MMC_ACMD(41): 2788e2e5e8bSYann Gautier arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4; 2798e2e5e8bSYann Gautier break; 2808e2e5e8bSYann Gautier case MMC_ACMD(51): 2818e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2828e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 2838e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL | 2848e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | 2858e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | 2868e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | 2878e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | 2888e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND; 2898e2e5e8bSYann Gautier } 2908e2e5e8bSYann Gautier break; 2918e2e5e8bSYann Gautier default: 2928e2e5e8bSYann Gautier break; 2938e2e5e8bSYann Gautier } 2948e2e5e8bSYann Gautier 29554019a35SYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 29654019a35SYann Gautier 29754019a35SYann Gautier /* 29854019a35SYann Gautier * Clear the SDMMC_DCTRLR if the command does not await data. 29954019a35SYann Gautier * Skip CMD55 as the next command could be data related, and 30054019a35SYann Gautier * the register could have been set in prepare function. 30154019a35SYann Gautier */ 30254019a35SYann Gautier if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) && 30354019a35SYann Gautier (cmd->cmd_idx != MMC_CMD(55))) { 30454019a35SYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0U); 30554019a35SYann Gautier } 30654019a35SYann Gautier 3078e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) { 3088e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 3098e2e5e8bSYann Gautier } 3108e2e5e8bSYann Gautier 3118e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ARGR, arg_reg); 3128e2e5e8bSYann Gautier 3138e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, cmd_reg); 3148e2e5e8bSYann Gautier 3158e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3168e2e5e8bSYann Gautier 317dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_10_MS); 3181d7bcaa6SYann Gautier 3191d7bcaa6SYann Gautier while ((status & flags_cmd) == 0U) { 320dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 3218e2e5e8bSYann Gautier err = -ETIMEDOUT; 322*bc1c98a8SYann Gautier ERROR("%s: timeout 10ms (cmd = %u,status = %x)\n", 3238e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3241d7bcaa6SYann Gautier goto err_exit; 3258e2e5e8bSYann Gautier } 3268e2e5e8bSYann Gautier 3271d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3281d7bcaa6SYann Gautier } 3291d7bcaa6SYann Gautier 3301d7bcaa6SYann Gautier if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) { 3318e2e5e8bSYann Gautier if ((status & SDMMC_STAR_CTIMEOUT) != 0U) { 3328e2e5e8bSYann Gautier err = -ETIMEDOUT; 3338e2e5e8bSYann Gautier /* 3348e2e5e8bSYann Gautier * Those timeouts can occur, and framework will handle 3358e2e5e8bSYann Gautier * the retries. CMD8 is expected to return this timeout 3368e2e5e8bSYann Gautier * for eMMC 3378e2e5e8bSYann Gautier */ 3388e2e5e8bSYann Gautier if (!((cmd->cmd_idx == MMC_CMD(1)) || 3398e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13)) || 3408e2e5e8bSYann Gautier ((cmd->cmd_idx == MMC_CMD(8)) && 3418e2e5e8bSYann Gautier (cmd->resp_type == MMC_RESPONSE_R7)))) { 342*bc1c98a8SYann Gautier ERROR("%s: CTIMEOUT (cmd = %u,status = %x)\n", 3438e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3448e2e5e8bSYann Gautier } 3458e2e5e8bSYann Gautier } else { 3468e2e5e8bSYann Gautier err = -EIO; 347*bc1c98a8SYann Gautier ERROR("%s: CRCFAIL (cmd = %u,status = %x)\n", 3488e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3498e2e5e8bSYann Gautier } 3501d7bcaa6SYann Gautier 3511d7bcaa6SYann Gautier goto err_exit; 3528e2e5e8bSYann Gautier } 3538e2e5e8bSYann Gautier 3541d7bcaa6SYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) { 3558e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(9)) && 3568e2e5e8bSYann Gautier ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) { 3578e2e5e8bSYann Gautier /* Need to invert response to match CSD structure */ 3588e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R); 3598e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R); 3608e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R); 3618e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R); 3628e2e5e8bSYann Gautier } else { 3638e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R); 3648e2e5e8bSYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) == 3658e2e5e8bSYann Gautier SDMMC_CMDR_WAITRESP) { 3668e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + 3678e2e5e8bSYann Gautier SDMMC_RESP2R); 3688e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + 3698e2e5e8bSYann Gautier SDMMC_RESP3R); 3708e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + 3718e2e5e8bSYann Gautier SDMMC_RESP4R); 3728e2e5e8bSYann Gautier } 3738e2e5e8bSYann Gautier } 3748e2e5e8bSYann Gautier } 3758e2e5e8bSYann Gautier 3761d7bcaa6SYann Gautier if (flags_data == 0U) { 3778e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 3788e2e5e8bSYann Gautier 3791d7bcaa6SYann Gautier return 0; 3808e2e5e8bSYann Gautier } 3818e2e5e8bSYann Gautier 3821d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3838e2e5e8bSYann Gautier 384dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_10_MS); 3858e2e5e8bSYann Gautier 3861d7bcaa6SYann Gautier while ((status & flags_data) == 0U) { 387dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 388*bc1c98a8SYann Gautier ERROR("%s: timeout 10ms (cmd = %u,status = %x)\n", 3898e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3908e2e5e8bSYann Gautier err = -ETIMEDOUT; 3911d7bcaa6SYann Gautier goto err_exit; 3928e2e5e8bSYann Gautier } 3931d7bcaa6SYann Gautier 3941d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3951d7bcaa6SYann Gautier }; 3968e2e5e8bSYann Gautier 3978e2e5e8bSYann Gautier if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL | 3988e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR | 3998e2e5e8bSYann Gautier SDMMC_STAR_IDMATE)) != 0U) { 400*bc1c98a8SYann Gautier ERROR("%s: Error flag (cmd = %u,status = %x)\n", __func__, 4018e2e5e8bSYann Gautier cmd->cmd_idx, status); 4028e2e5e8bSYann Gautier err = -EIO; 4038e2e5e8bSYann Gautier } 4048e2e5e8bSYann Gautier 4051d7bcaa6SYann Gautier err_exit: 4068e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 4078e2e5e8bSYann Gautier mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS); 4088e2e5e8bSYann Gautier 409dfdb057aSYann Gautier if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) { 4101d7bcaa6SYann Gautier int ret_stop = stm32_sdmmc2_stop_transfer(); 4111d7bcaa6SYann Gautier 4121d7bcaa6SYann Gautier if (ret_stop != 0) { 4131d7bcaa6SYann Gautier return ret_stop; 4141d7bcaa6SYann Gautier } 4158e2e5e8bSYann Gautier } 4168e2e5e8bSYann Gautier 4178e2e5e8bSYann Gautier return err; 4188e2e5e8bSYann Gautier } 4198e2e5e8bSYann Gautier 4208e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd) 4218e2e5e8bSYann Gautier { 4227d8e1218SYann Gautier uint8_t retry; 4237d8e1218SYann Gautier int err; 4248e2e5e8bSYann Gautier 4258e2e5e8bSYann Gautier assert(cmd != NULL); 4268e2e5e8bSYann Gautier 4277d8e1218SYann Gautier for (retry = 0U; retry < 3U; retry++) { 4288e2e5e8bSYann Gautier err = stm32_sdmmc2_send_cmd_req(cmd); 4298e2e5e8bSYann Gautier if (err == 0) { 4307d8e1218SYann Gautier return 0; 4318e2e5e8bSYann Gautier } 4328e2e5e8bSYann Gautier 4338e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(1)) || 4348e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13))) { 4358e2e5e8bSYann Gautier return 0; /* Retry managed by framework */ 4368e2e5e8bSYann Gautier } 4378e2e5e8bSYann Gautier 4388e2e5e8bSYann Gautier /* Command 8 is expected to fail for eMMC */ 4397d8e1218SYann Gautier if (cmd->cmd_idx != MMC_CMD(8)) { 4407d8e1218SYann Gautier WARN(" CMD%u, Retry: %u, Error: %d\n", 4417d8e1218SYann Gautier cmd->cmd_idx, retry + 1U, err); 4428e2e5e8bSYann Gautier } 4438e2e5e8bSYann Gautier 4447d8e1218SYann Gautier udelay(10U); 4458e2e5e8bSYann Gautier } 4468e2e5e8bSYann Gautier 4478e2e5e8bSYann Gautier return err; 4488e2e5e8bSYann Gautier } 4498e2e5e8bSYann Gautier 4508e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width) 4518e2e5e8bSYann Gautier { 4528e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 4538e2e5e8bSYann Gautier uint32_t bus_cfg = 0; 4542c2c9f1eSYann Gautier uint32_t clock_div, max_freq, freq; 4558e2e5e8bSYann Gautier uint32_t clk_rate = sdmmc2_params.clk_rate; 4568e2e5e8bSYann Gautier uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq; 4578e2e5e8bSYann Gautier 4588e2e5e8bSYann Gautier switch (width) { 4598e2e5e8bSYann Gautier case MMC_BUS_WIDTH_1: 4608e2e5e8bSYann Gautier break; 4618e2e5e8bSYann Gautier case MMC_BUS_WIDTH_4: 4628e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_4; 4638e2e5e8bSYann Gautier break; 4648e2e5e8bSYann Gautier case MMC_BUS_WIDTH_8: 4658e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_8; 4668e2e5e8bSYann Gautier break; 4678e2e5e8bSYann Gautier default: 4688e2e5e8bSYann Gautier panic(); 4698e2e5e8bSYann Gautier break; 4708e2e5e8bSYann Gautier } 4718e2e5e8bSYann Gautier 4728e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 4738e2e5e8bSYann Gautier if (max_bus_freq >= 52000000U) { 4743f9c9784SYann Gautier max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ; 4758e2e5e8bSYann Gautier } else { 4763f9c9784SYann Gautier max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ; 4778e2e5e8bSYann Gautier } 4788e2e5e8bSYann Gautier } else { 4798e2e5e8bSYann Gautier if (max_bus_freq >= 50000000U) { 4803f9c9784SYann Gautier max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ; 4818e2e5e8bSYann Gautier } else { 4823f9c9784SYann Gautier max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ; 4838e2e5e8bSYann Gautier } 4848e2e5e8bSYann Gautier } 4858e2e5e8bSYann Gautier 4862c2c9f1eSYann Gautier if (sdmmc2_params.max_freq != 0U) { 4872c2c9f1eSYann Gautier freq = MIN(sdmmc2_params.max_freq, max_freq); 4882c2c9f1eSYann Gautier } else { 4892c2c9f1eSYann Gautier freq = max_freq; 4902c2c9f1eSYann Gautier } 4912c2c9f1eSYann Gautier 4922c2c9f1eSYann Gautier clock_div = div_round_up(clk_rate, freq * 2U); 4938e2e5e8bSYann Gautier 4948e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, 4958e2e5e8bSYann Gautier SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg | 4968e2e5e8bSYann Gautier sdmmc2_params.negedge | 4978e2e5e8bSYann Gautier sdmmc2_params.pin_ckin); 4988e2e5e8bSYann Gautier 4998e2e5e8bSYann Gautier return 0; 5008e2e5e8bSYann Gautier } 5018e2e5e8bSYann Gautier 5028e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size) 5038e2e5e8bSYann Gautier { 5048e2e5e8bSYann Gautier struct mmc_cmd cmd; 5058e2e5e8bSYann Gautier int ret; 5068e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 5078e2e5e8bSYann Gautier uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR; 508d9d803e0SYann Gautier uint32_t arg_size; 5098e2e5e8bSYann Gautier 510d9d803e0SYann Gautier assert(size != 0U); 511d9d803e0SYann Gautier 512d9d803e0SYann Gautier if (size > MMC_BLOCK_SIZE) { 513d9d803e0SYann Gautier arg_size = MMC_BLOCK_SIZE; 5148e2e5e8bSYann Gautier } else { 515d9d803e0SYann Gautier arg_size = size; 5168e2e5e8bSYann Gautier } 5178e2e5e8bSYann Gautier 5188e2e5e8bSYann Gautier sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf); 5198e2e5e8bSYann Gautier 5208e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5218e2e5e8bSYann Gautier inv_dcache_range(buf, size); 5228e2e5e8bSYann Gautier } 5238e2e5e8bSYann Gautier 5248e2e5e8bSYann Gautier /* Prepare CMD 16*/ 5254156d4daSYann Gautier mmio_write_32(base + SDMMC_DTIMER, 0); 5268e2e5e8bSYann Gautier 5278e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, 0); 5288e2e5e8bSYann Gautier 5294156d4daSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0); 5308e2e5e8bSYann Gautier 5318e2e5e8bSYann Gautier zeromem(&cmd, sizeof(struct mmc_cmd)); 5328e2e5e8bSYann Gautier 5338e2e5e8bSYann Gautier cmd.cmd_idx = MMC_CMD(16); 534d9d803e0SYann Gautier cmd.cmd_arg = arg_size; 5358e2e5e8bSYann Gautier cmd.resp_type = MMC_RESPONSE_R1; 5368e2e5e8bSYann Gautier 5378e2e5e8bSYann Gautier ret = stm32_sdmmc2_send_cmd(&cmd); 5388e2e5e8bSYann Gautier if (ret != 0) { 5398e2e5e8bSYann Gautier ERROR("CMD16 failed\n"); 5408e2e5e8bSYann Gautier return ret; 5418e2e5e8bSYann Gautier } 5428e2e5e8bSYann Gautier 5438e2e5e8bSYann Gautier /* Prepare data command */ 5448e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 5458e2e5e8bSYann Gautier 5468e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, size); 5478e2e5e8bSYann Gautier 5488e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5498e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMACTRLR, 5508e2e5e8bSYann Gautier SDMMC_IDMACTRLR_IDMAEN); 5518e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMABASE0R, buf); 5528e2e5e8bSYann Gautier 5538e2e5e8bSYann Gautier flush_dcache_range(buf, size); 5548e2e5e8bSYann Gautier } 5558e2e5e8bSYann Gautier 556d9d803e0SYann Gautier data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT; 557d9d803e0SYann Gautier 5588e2e5e8bSYann Gautier mmio_clrsetbits_32(base + SDMMC_DCTRLR, 5598e2e5e8bSYann Gautier SDMMC_DCTRLR_CLEAR_MASK, 5608e2e5e8bSYann Gautier data_ctrl); 5618e2e5e8bSYann Gautier 5628e2e5e8bSYann Gautier return 0; 5638e2e5e8bSYann Gautier } 5648e2e5e8bSYann Gautier 5658e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size) 5668e2e5e8bSYann Gautier { 5678e2e5e8bSYann Gautier uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL | 5688e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT; 5698e2e5e8bSYann Gautier uint32_t flags = error_flags | SDMMC_STAR_DATAEND; 5708e2e5e8bSYann Gautier uint32_t status; 5718e2e5e8bSYann Gautier uint32_t *buffer; 5728e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 5738e2e5e8bSYann Gautier uintptr_t fifo_reg = base + SDMMC_FIFOR; 574dfdb057aSYann Gautier uint64_t timeout; 5758e2e5e8bSYann Gautier int ret; 5768e2e5e8bSYann Gautier 5778e2e5e8bSYann Gautier /* Assert buf is 4 bytes aligned */ 5788e2e5e8bSYann Gautier assert((buf & GENMASK(1, 0)) == 0U); 5798e2e5e8bSYann Gautier 5808e2e5e8bSYann Gautier buffer = (uint32_t *)buf; 5818e2e5e8bSYann Gautier 5828e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5838e2e5e8bSYann Gautier inv_dcache_range(buf, size); 5848e2e5e8bSYann Gautier 5858e2e5e8bSYann Gautier return 0; 5868e2e5e8bSYann Gautier } 5878e2e5e8bSYann Gautier 5888e2e5e8bSYann Gautier if (size <= MMC_BLOCK_SIZE) { 5898e2e5e8bSYann Gautier flags |= SDMMC_STAR_DBCKEND; 5908e2e5e8bSYann Gautier } 5918e2e5e8bSYann Gautier 592dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1_S); 5938e2e5e8bSYann Gautier 5948e2e5e8bSYann Gautier do { 5958e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR); 5968e2e5e8bSYann Gautier 5978e2e5e8bSYann Gautier if ((status & error_flags) != 0U) { 5988e2e5e8bSYann Gautier ERROR("%s: Read error (status = %x)\n", __func__, 5998e2e5e8bSYann Gautier status); 6008e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 6018e2e5e8bSYann Gautier SDMMC_DCTRLR_FIFORST); 6028e2e5e8bSYann Gautier 6038e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, 6048e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS); 6058e2e5e8bSYann Gautier 6068e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer(); 6078e2e5e8bSYann Gautier if (ret != 0) { 6088e2e5e8bSYann Gautier return ret; 6098e2e5e8bSYann Gautier } 6108e2e5e8bSYann Gautier 6118e2e5e8bSYann Gautier return -EIO; 6128e2e5e8bSYann Gautier } 6138e2e5e8bSYann Gautier 614dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 6158e2e5e8bSYann Gautier ERROR("%s: timeout 1s (status = %x)\n", 6168e2e5e8bSYann Gautier __func__, status); 6178e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, 6188e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS); 6198e2e5e8bSYann Gautier 6208e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer(); 6218e2e5e8bSYann Gautier if (ret != 0) { 6228e2e5e8bSYann Gautier return ret; 6238e2e5e8bSYann Gautier } 6248e2e5e8bSYann Gautier 6258e2e5e8bSYann Gautier return -ETIMEDOUT; 6268e2e5e8bSYann Gautier } 6278e2e5e8bSYann Gautier 6288e2e5e8bSYann Gautier if (size < (8U * sizeof(uint32_t))) { 6298e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) && 6308e2e5e8bSYann Gautier ((status & SDMMC_STAR_RXFIFOE) == 0U)) { 6318e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg); 6328e2e5e8bSYann Gautier buffer++; 6338e2e5e8bSYann Gautier } 6348e2e5e8bSYann Gautier } else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) { 6358e2e5e8bSYann Gautier uint32_t count; 6368e2e5e8bSYann Gautier 6378e2e5e8bSYann Gautier /* Read data from SDMMC Rx FIFO */ 6388e2e5e8bSYann Gautier for (count = 0; count < 8U; count++) { 6398e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg); 6408e2e5e8bSYann Gautier buffer++; 6418e2e5e8bSYann Gautier } 6428e2e5e8bSYann Gautier } 6438e2e5e8bSYann Gautier } while ((status & flags) == 0U); 6448e2e5e8bSYann Gautier 6458e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 6468e2e5e8bSYann Gautier 6478e2e5e8bSYann Gautier if ((status & SDMMC_STAR_DPSMACT) != 0U) { 6488e2e5e8bSYann Gautier WARN("%s: DPSMACT=1, send stop\n", __func__); 6498e2e5e8bSYann Gautier return stm32_sdmmc2_stop_transfer(); 6508e2e5e8bSYann Gautier } 6518e2e5e8bSYann Gautier 6528e2e5e8bSYann Gautier return 0; 6538e2e5e8bSYann Gautier } 6548e2e5e8bSYann Gautier 6558e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size) 6568e2e5e8bSYann Gautier { 6578e2e5e8bSYann Gautier return 0; 6588e2e5e8bSYann Gautier } 6598e2e5e8bSYann Gautier 6608e2e5e8bSYann Gautier static int stm32_sdmmc2_dt_get_config(void) 6618e2e5e8bSYann Gautier { 6628e2e5e8bSYann Gautier int sdmmc_node; 6638e2e5e8bSYann Gautier void *fdt = NULL; 6648e2e5e8bSYann Gautier const fdt32_t *cuint; 665bff9e3ccSYann Gautier struct dt_node_info dt_info; 6668e2e5e8bSYann Gautier 6678e2e5e8bSYann Gautier if (fdt_get_address(&fdt) == 0) { 6688e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6698e2e5e8bSYann Gautier } 6708e2e5e8bSYann Gautier 6718e2e5e8bSYann Gautier if (fdt == NULL) { 6728e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6738e2e5e8bSYann Gautier } 6748e2e5e8bSYann Gautier 675bff9e3ccSYann Gautier sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT, 676bff9e3ccSYann Gautier sdmmc2_params.reg_base); 6778e2e5e8bSYann Gautier if (sdmmc_node == -FDT_ERR_NOTFOUND) { 6788e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6798e2e5e8bSYann Gautier } 6808e2e5e8bSYann Gautier 681bff9e3ccSYann Gautier dt_fill_device_info(&dt_info, sdmmc_node); 682bff9e3ccSYann Gautier if (dt_info.status == DT_DISABLED) { 6838e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6848e2e5e8bSYann Gautier } 6858e2e5e8bSYann Gautier 6868e2e5e8bSYann Gautier if (dt_set_pinctrl_config(sdmmc_node) != 0) { 6878e2e5e8bSYann Gautier return -FDT_ERR_BADVALUE; 6888e2e5e8bSYann Gautier } 6898e2e5e8bSYann Gautier 690bff9e3ccSYann Gautier sdmmc2_params.clock_id = dt_info.clock; 691bff9e3ccSYann Gautier sdmmc2_params.reset_id = dt_info.reset; 6928e2e5e8bSYann Gautier 693c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) { 6948e2e5e8bSYann Gautier sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0; 6958e2e5e8bSYann Gautier } 6968e2e5e8bSYann Gautier 697c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) { 6988e2e5e8bSYann Gautier sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL; 6998e2e5e8bSYann Gautier } 7008e2e5e8bSYann Gautier 701c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) { 7028e2e5e8bSYann Gautier sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE; 7038e2e5e8bSYann Gautier } 7048e2e5e8bSYann Gautier 7058e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL); 7068e2e5e8bSYann Gautier if (cuint != NULL) { 7078e2e5e8bSYann Gautier switch (fdt32_to_cpu(*cuint)) { 7088e2e5e8bSYann Gautier case 4: 7098e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_4; 7108e2e5e8bSYann Gautier break; 7118e2e5e8bSYann Gautier 7128e2e5e8bSYann Gautier case 8: 7138e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_8; 7148e2e5e8bSYann Gautier break; 7158e2e5e8bSYann Gautier 7168e2e5e8bSYann Gautier default: 7178e2e5e8bSYann Gautier break; 7188e2e5e8bSYann Gautier } 7198e2e5e8bSYann Gautier } 7208e2e5e8bSYann Gautier 7212c2c9f1eSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL); 7222c2c9f1eSYann Gautier if (cuint != NULL) { 7232c2c9f1eSYann Gautier sdmmc2_params.max_freq = fdt32_to_cpu(*cuint); 7242c2c9f1eSYann Gautier } 7252c2c9f1eSYann Gautier 726258bef91SYann Gautier sdmmc2_params.vmmc_regu = regulator_get_by_supply_name(fdt, sdmmc_node, "vmmc"); 727258bef91SYann Gautier 7288e2e5e8bSYann Gautier return 0; 7298e2e5e8bSYann Gautier } 7308e2e5e8bSYann Gautier 7318e2e5e8bSYann Gautier unsigned long long stm32_sdmmc2_mmc_get_device_size(void) 7328e2e5e8bSYann Gautier { 7338e2e5e8bSYann Gautier return sdmmc2_params.device_info->device_size; 7348e2e5e8bSYann Gautier } 7358e2e5e8bSYann Gautier 7368e2e5e8bSYann Gautier int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params) 7378e2e5e8bSYann Gautier { 73845c70e68SEtienne Carriere int rc; 73945c70e68SEtienne Carriere 7408e2e5e8bSYann Gautier assert((params != NULL) && 7418e2e5e8bSYann Gautier ((params->reg_base & MMC_BLOCK_MASK) == 0U) && 7428e2e5e8bSYann Gautier ((params->bus_width == MMC_BUS_WIDTH_1) || 7438e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_4) || 7448e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_8))); 7458e2e5e8bSYann Gautier 7468e2e5e8bSYann Gautier memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params)); 7478e2e5e8bSYann Gautier 748258bef91SYann Gautier sdmmc2_params.vmmc_regu = NULL; 749258bef91SYann Gautier 7508e2e5e8bSYann Gautier if (stm32_sdmmc2_dt_get_config() != 0) { 7518e2e5e8bSYann Gautier ERROR("%s: DT error\n", __func__); 7528e2e5e8bSYann Gautier return -ENOMEM; 7538e2e5e8bSYann Gautier } 7548e2e5e8bSYann Gautier 75533667d29SYann Gautier clk_enable(sdmmc2_params.clock_id); 7568e2e5e8bSYann Gautier 75745c70e68SEtienne Carriere rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS); 75845c70e68SEtienne Carriere if (rc != 0) { 75945c70e68SEtienne Carriere panic(); 76045c70e68SEtienne Carriere } 7618e2e5e8bSYann Gautier udelay(2); 76245c70e68SEtienne Carriere rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS); 76345c70e68SEtienne Carriere if (rc != 0) { 76445c70e68SEtienne Carriere panic(); 76545c70e68SEtienne Carriere } 7668e2e5e8bSYann Gautier mdelay(1); 7678e2e5e8bSYann Gautier 76833667d29SYann Gautier sdmmc2_params.clk_rate = clk_get_rate(sdmmc2_params.clock_id); 769b248bb4aSYann Gautier sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4; 7708e2e5e8bSYann Gautier 7718e2e5e8bSYann Gautier return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate, 7728e2e5e8bSYann Gautier sdmmc2_params.bus_width, sdmmc2_params.flags, 7738e2e5e8bSYann Gautier sdmmc2_params.device_info); 7748e2e5e8bSYann Gautier } 775