xref: /rk3399_ARM-atf/drivers/st/mmc/stm32_sdmmc2.c (revision 258bef913aa76ead1b10c257d1695d9c0ef1c79d)
18e2e5e8bSYann Gautier /*
2*258bef91SYann Gautier  * Copyright (c) 2018-2021, STMicroelectronics - All Rights Reserved
38e2e5e8bSYann Gautier  *
48e2e5e8bSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
58e2e5e8bSYann Gautier  */
68e2e5e8bSYann Gautier 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz 
118e2e5e8bSYann Gautier #include <arch.h>
128e2e5e8bSYann Gautier #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
161fc2130cSYann Gautier #include <drivers/st/stm32_gpio.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_sdmmc2.h>
183f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h>
1909d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2009d40e0eSAntonio Nino Diaz #include <lib/utils.h>
21*258bef91SYann Gautier #include <libfdt.h>
2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2309d40e0eSAntonio Nino Diaz 
24*258bef91SYann Gautier #include <platform_def.h>
25*258bef91SYann Gautier 
268e2e5e8bSYann Gautier /* Registers offsets */
278e2e5e8bSYann Gautier #define SDMMC_POWER			0x00U
288e2e5e8bSYann Gautier #define SDMMC_CLKCR			0x04U
298e2e5e8bSYann Gautier #define SDMMC_ARGR			0x08U
308e2e5e8bSYann Gautier #define SDMMC_CMDR			0x0CU
318e2e5e8bSYann Gautier #define SDMMC_RESPCMDR			0x10U
328e2e5e8bSYann Gautier #define SDMMC_RESP1R			0x14U
338e2e5e8bSYann Gautier #define SDMMC_RESP2R			0x18U
348e2e5e8bSYann Gautier #define SDMMC_RESP3R			0x1CU
358e2e5e8bSYann Gautier #define SDMMC_RESP4R			0x20U
368e2e5e8bSYann Gautier #define SDMMC_DTIMER			0x24U
378e2e5e8bSYann Gautier #define SDMMC_DLENR			0x28U
388e2e5e8bSYann Gautier #define SDMMC_DCTRLR			0x2CU
398e2e5e8bSYann Gautier #define SDMMC_DCNTR			0x30U
408e2e5e8bSYann Gautier #define SDMMC_STAR			0x34U
418e2e5e8bSYann Gautier #define SDMMC_ICR			0x38U
428e2e5e8bSYann Gautier #define SDMMC_MASKR			0x3CU
438e2e5e8bSYann Gautier #define SDMMC_ACKTIMER			0x40U
448e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR			0x50U
458e2e5e8bSYann Gautier #define SDMMC_IDMABSIZER		0x54U
468e2e5e8bSYann Gautier #define SDMMC_IDMABASE0R		0x58U
478e2e5e8bSYann Gautier #define SDMMC_IDMABASE1R		0x5CU
488e2e5e8bSYann Gautier #define SDMMC_FIFOR			0x80U
498e2e5e8bSYann Gautier 
508e2e5e8bSYann Gautier /* SDMMC power control register */
518e2e5e8bSYann Gautier #define SDMMC_POWER_PWRCTRL		GENMASK(1, 0)
52*258bef91SYann Gautier #define SDMMC_POWER_PWRCTRL_PWR_CYCLE	BIT(1)
538e2e5e8bSYann Gautier #define SDMMC_POWER_DIRPOL		BIT(4)
548e2e5e8bSYann Gautier 
558e2e5e8bSYann Gautier /* SDMMC clock control register */
568e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_4		BIT(14)
578e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_8		BIT(15)
588e2e5e8bSYann Gautier #define SDMMC_CLKCR_NEGEDGE		BIT(16)
598e2e5e8bSYann Gautier #define SDMMC_CLKCR_HWFC_EN		BIT(17)
608e2e5e8bSYann Gautier #define SDMMC_CLKCR_SELCLKRX_0		BIT(20)
618e2e5e8bSYann Gautier 
628e2e5e8bSYann Gautier /* SDMMC command register */
638e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDTRANS		BIT(6)
648e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDSTOP		BIT(7)
658e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP		GENMASK(9, 8)
668e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT	BIT(8)
678e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC	BIT(9)
688e2e5e8bSYann Gautier #define SDMMC_CMDR_CPSMEN		BIT(12)
698e2e5e8bSYann Gautier 
708e2e5e8bSYann Gautier /* SDMMC data control register */
718e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTEN		BIT(0)
728e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTDIR		BIT(1)
738e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTMODE		GENMASK(3, 2)
748e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE		GENMASK(7, 4)
75d9d803e0SYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT	4
768e2e5e8bSYann Gautier #define SDMMC_DCTRLR_FIFORST		BIT(13)
778e2e5e8bSYann Gautier 
788e2e5e8bSYann Gautier #define SDMMC_DCTRLR_CLEAR_MASK		(SDMMC_DCTRLR_DTEN | \
798e2e5e8bSYann Gautier 					 SDMMC_DCTRLR_DTDIR | \
808e2e5e8bSYann Gautier 					 SDMMC_DCTRLR_DTMODE | \
818e2e5e8bSYann Gautier 					 SDMMC_DCTRLR_DBLOCKSIZE)
828e2e5e8bSYann Gautier 
838e2e5e8bSYann Gautier /* SDMMC status register */
848e2e5e8bSYann Gautier #define SDMMC_STAR_CCRCFAIL		BIT(0)
858e2e5e8bSYann Gautier #define SDMMC_STAR_DCRCFAIL		BIT(1)
868e2e5e8bSYann Gautier #define SDMMC_STAR_CTIMEOUT		BIT(2)
878e2e5e8bSYann Gautier #define SDMMC_STAR_DTIMEOUT		BIT(3)
888e2e5e8bSYann Gautier #define SDMMC_STAR_TXUNDERR		BIT(4)
898e2e5e8bSYann Gautier #define SDMMC_STAR_RXOVERR		BIT(5)
908e2e5e8bSYann Gautier #define SDMMC_STAR_CMDREND		BIT(6)
918e2e5e8bSYann Gautier #define SDMMC_STAR_CMDSENT		BIT(7)
928e2e5e8bSYann Gautier #define SDMMC_STAR_DATAEND		BIT(8)
938e2e5e8bSYann Gautier #define SDMMC_STAR_DBCKEND		BIT(10)
941d7bcaa6SYann Gautier #define SDMMC_STAR_DPSMACT		BIT(12)
958e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOHF		BIT(15)
968e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOE		BIT(19)
978e2e5e8bSYann Gautier #define SDMMC_STAR_IDMATE		BIT(27)
988e2e5e8bSYann Gautier #define SDMMC_STAR_IDMABTC		BIT(28)
998e2e5e8bSYann Gautier 
1008e2e5e8bSYann Gautier /* SDMMC DMA control register */
1018e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR_IDMAEN		BIT(0)
1028e2e5e8bSYann Gautier 
1038e2e5e8bSYann Gautier #define SDMMC_STATIC_FLAGS		(SDMMC_STAR_CCRCFAIL | \
1048e2e5e8bSYann Gautier 					 SDMMC_STAR_DCRCFAIL | \
1058e2e5e8bSYann Gautier 					 SDMMC_STAR_CTIMEOUT | \
1068e2e5e8bSYann Gautier 					 SDMMC_STAR_DTIMEOUT | \
1078e2e5e8bSYann Gautier 					 SDMMC_STAR_TXUNDERR | \
1088e2e5e8bSYann Gautier 					 SDMMC_STAR_RXOVERR  | \
1098e2e5e8bSYann Gautier 					 SDMMC_STAR_CMDREND  | \
1108e2e5e8bSYann Gautier 					 SDMMC_STAR_CMDSENT  | \
1118e2e5e8bSYann Gautier 					 SDMMC_STAR_DATAEND  | \
1128e2e5e8bSYann Gautier 					 SDMMC_STAR_DBCKEND  | \
1138e2e5e8bSYann Gautier 					 SDMMC_STAR_IDMATE   | \
1148e2e5e8bSYann Gautier 					 SDMMC_STAR_IDMABTC)
1158e2e5e8bSYann Gautier 
11645c70e68SEtienne Carriere #define TIMEOUT_US_1_MS			1000U
117dfdb057aSYann Gautier #define TIMEOUT_US_10_MS		10000U
118dfdb057aSYann Gautier #define TIMEOUT_US_1_S			1000000U
1198e2e5e8bSYann Gautier 
120*258bef91SYann Gautier /* Power cycle delays in ms */
121*258bef91SYann Gautier #define VCC_POWER_OFF_DELAY		2
122*258bef91SYann Gautier #define VCC_POWER_ON_DELAY		2
123*258bef91SYann Gautier #define POWER_CYCLE_DELAY		2
124*258bef91SYann Gautier #define POWER_OFF_DELAY			2
125*258bef91SYann Gautier #define POWER_ON_DELAY			1
126*258bef91SYann Gautier 
1278e2e5e8bSYann Gautier #define DT_SDMMC2_COMPAT		"st,stm32-sdmmc2"
1288e2e5e8bSYann Gautier 
1298e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void);
1308e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd);
1318e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd);
1328e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width);
1338e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size);
1348e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size);
1358e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size);
1368e2e5e8bSYann Gautier 
1378e2e5e8bSYann Gautier static const struct mmc_ops stm32_sdmmc2_ops = {
1388e2e5e8bSYann Gautier 	.init		= stm32_sdmmc2_init,
1398e2e5e8bSYann Gautier 	.send_cmd	= stm32_sdmmc2_send_cmd,
1408e2e5e8bSYann Gautier 	.set_ios	= stm32_sdmmc2_set_ios,
1418e2e5e8bSYann Gautier 	.prepare	= stm32_sdmmc2_prepare,
1428e2e5e8bSYann Gautier 	.read		= stm32_sdmmc2_read,
1438e2e5e8bSYann Gautier 	.write		= stm32_sdmmc2_write,
1448e2e5e8bSYann Gautier };
1458e2e5e8bSYann Gautier 
1468e2e5e8bSYann Gautier static struct stm32_sdmmc2_params sdmmc2_params;
1478e2e5e8bSYann Gautier 
1488e2e5e8bSYann Gautier #pragma weak plat_sdmmc2_use_dma
1498e2e5e8bSYann Gautier bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory)
1508e2e5e8bSYann Gautier {
1518e2e5e8bSYann Gautier 	return false;
1528e2e5e8bSYann Gautier }
1538e2e5e8bSYann Gautier 
1548e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void)
1558e2e5e8bSYann Gautier {
1568e2e5e8bSYann Gautier 	uint32_t clock_div;
1572c2c9f1eSYann Gautier 	uint32_t freq = STM32MP_MMC_INIT_FREQ;
1588e2e5e8bSYann Gautier 	uintptr_t base = sdmmc2_params.reg_base;
1598e2e5e8bSYann Gautier 
1602c2c9f1eSYann Gautier 	if (sdmmc2_params.max_freq != 0U) {
1612c2c9f1eSYann Gautier 		freq = MIN(sdmmc2_params.max_freq, freq);
1622c2c9f1eSYann Gautier 	}
1632c2c9f1eSYann Gautier 
164*258bef91SYann Gautier 	if (sdmmc2_params.vmmc_regu != NULL) {
165*258bef91SYann Gautier 		regulator_disable(sdmmc2_params.vmmc_regu);
166*258bef91SYann Gautier 	}
167*258bef91SYann Gautier 
168*258bef91SYann Gautier 	mdelay(VCC_POWER_OFF_DELAY);
169*258bef91SYann Gautier 
170*258bef91SYann Gautier 	mmio_write_32(base + SDMMC_POWER,
171*258bef91SYann Gautier 		      SDMMC_POWER_PWRCTRL_PWR_CYCLE | sdmmc2_params.dirpol);
172*258bef91SYann Gautier 	mdelay(POWER_CYCLE_DELAY);
173*258bef91SYann Gautier 
174*258bef91SYann Gautier 	if (sdmmc2_params.vmmc_regu != NULL) {
175*258bef91SYann Gautier 		regulator_enable(sdmmc2_params.vmmc_regu);
176*258bef91SYann Gautier 	}
177*258bef91SYann Gautier 
178*258bef91SYann Gautier 	mdelay(VCC_POWER_ON_DELAY);
179*258bef91SYann Gautier 
180*258bef91SYann Gautier 	mmio_write_32(base + SDMMC_POWER, sdmmc2_params.dirpol);
181*258bef91SYann Gautier 	mdelay(POWER_OFF_DELAY);
182*258bef91SYann Gautier 
1832c2c9f1eSYann Gautier 	clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U);
1848e2e5e8bSYann Gautier 
1858e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div |
1868e2e5e8bSYann Gautier 		      sdmmc2_params.negedge |
1878e2e5e8bSYann Gautier 		      sdmmc2_params.pin_ckin);
1888e2e5e8bSYann Gautier 
1898e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_POWER,
1908e2e5e8bSYann Gautier 		      SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol);
1918e2e5e8bSYann Gautier 
192*258bef91SYann Gautier 	mdelay(POWER_ON_DELAY);
1938e2e5e8bSYann Gautier }
1948e2e5e8bSYann Gautier 
1958e2e5e8bSYann Gautier static int stm32_sdmmc2_stop_transfer(void)
1968e2e5e8bSYann Gautier {
1978e2e5e8bSYann Gautier 	struct mmc_cmd cmd_stop;
1988e2e5e8bSYann Gautier 
1998e2e5e8bSYann Gautier 	zeromem(&cmd_stop, sizeof(struct mmc_cmd));
2008e2e5e8bSYann Gautier 
2018e2e5e8bSYann Gautier 	cmd_stop.cmd_idx = MMC_CMD(12);
2028e2e5e8bSYann Gautier 	cmd_stop.resp_type = MMC_RESPONSE_R1B;
2038e2e5e8bSYann Gautier 
2048e2e5e8bSYann Gautier 	return stm32_sdmmc2_send_cmd(&cmd_stop);
2058e2e5e8bSYann Gautier }
2068e2e5e8bSYann Gautier 
2078e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd)
2088e2e5e8bSYann Gautier {
209dfdb057aSYann Gautier 	uint64_t timeout;
2108e2e5e8bSYann Gautier 	uint32_t flags_cmd, status;
2118e2e5e8bSYann Gautier 	uint32_t flags_data = 0;
2128e2e5e8bSYann Gautier 	int err = 0;
2138e2e5e8bSYann Gautier 	uintptr_t base = sdmmc2_params.reg_base;
214dfdb057aSYann Gautier 	unsigned int cmd_reg, arg_reg;
2158e2e5e8bSYann Gautier 
2168e2e5e8bSYann Gautier 	if (cmd == NULL) {
2178e2e5e8bSYann Gautier 		return -EINVAL;
2188e2e5e8bSYann Gautier 	}
2198e2e5e8bSYann Gautier 
2208e2e5e8bSYann Gautier 	flags_cmd = SDMMC_STAR_CTIMEOUT;
2218e2e5e8bSYann Gautier 	arg_reg = cmd->cmd_arg;
2228e2e5e8bSYann Gautier 
2238e2e5e8bSYann Gautier 	if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) {
2248e2e5e8bSYann Gautier 		mmio_write_32(base + SDMMC_CMDR, 0);
2258e2e5e8bSYann Gautier 	}
2268e2e5e8bSYann Gautier 
2278e2e5e8bSYann Gautier 	cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN;
2288e2e5e8bSYann Gautier 
2298e2e5e8bSYann Gautier 	if (cmd->resp_type == 0U) {
2308e2e5e8bSYann Gautier 		flags_cmd |= SDMMC_STAR_CMDSENT;
2318e2e5e8bSYann Gautier 	}
2328e2e5e8bSYann Gautier 
2338e2e5e8bSYann Gautier 	if ((cmd->resp_type & MMC_RSP_48) != 0U) {
2348e2e5e8bSYann Gautier 		if ((cmd->resp_type & MMC_RSP_136) != 0U) {
2358e2e5e8bSYann Gautier 			flags_cmd |= SDMMC_STAR_CMDREND;
2368e2e5e8bSYann Gautier 			cmd_reg |= SDMMC_CMDR_WAITRESP;
2378e2e5e8bSYann Gautier 		} else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) {
2388e2e5e8bSYann Gautier 			flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL;
2398e2e5e8bSYann Gautier 			cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT;
2408e2e5e8bSYann Gautier 		} else {
2418e2e5e8bSYann Gautier 			flags_cmd |= SDMMC_STAR_CMDREND;
2428e2e5e8bSYann Gautier 			cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC;
2438e2e5e8bSYann Gautier 		}
2448e2e5e8bSYann Gautier 	}
2458e2e5e8bSYann Gautier 
2468e2e5e8bSYann Gautier 	switch (cmd->cmd_idx) {
2478e2e5e8bSYann Gautier 	case MMC_CMD(1):
2488e2e5e8bSYann Gautier 		arg_reg |= OCR_POWERUP;
2498e2e5e8bSYann Gautier 		break;
2508e2e5e8bSYann Gautier 	case MMC_CMD(8):
2518e2e5e8bSYann Gautier 		if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
2528e2e5e8bSYann Gautier 			cmd_reg |= SDMMC_CMDR_CMDTRANS;
2538e2e5e8bSYann Gautier 		}
2548e2e5e8bSYann Gautier 		break;
2558e2e5e8bSYann Gautier 	case MMC_CMD(12):
2568e2e5e8bSYann Gautier 		cmd_reg |= SDMMC_CMDR_CMDSTOP;
2578e2e5e8bSYann Gautier 		break;
2588e2e5e8bSYann Gautier 	case MMC_CMD(17):
2598e2e5e8bSYann Gautier 	case MMC_CMD(18):
2608e2e5e8bSYann Gautier 		cmd_reg |= SDMMC_CMDR_CMDTRANS;
2618e2e5e8bSYann Gautier 		if (sdmmc2_params.use_dma) {
2628e2e5e8bSYann Gautier 			flags_data |= SDMMC_STAR_DCRCFAIL |
2638e2e5e8bSYann Gautier 				      SDMMC_STAR_DTIMEOUT |
2648e2e5e8bSYann Gautier 				      SDMMC_STAR_DATAEND |
2658e2e5e8bSYann Gautier 				      SDMMC_STAR_RXOVERR |
2668e2e5e8bSYann Gautier 				      SDMMC_STAR_IDMATE;
2678e2e5e8bSYann Gautier 		}
2688e2e5e8bSYann Gautier 		break;
2698e2e5e8bSYann Gautier 	case MMC_ACMD(41):
2708e2e5e8bSYann Gautier 		arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4;
2718e2e5e8bSYann Gautier 		break;
2728e2e5e8bSYann Gautier 	case MMC_ACMD(51):
2738e2e5e8bSYann Gautier 		cmd_reg |= SDMMC_CMDR_CMDTRANS;
2748e2e5e8bSYann Gautier 		if (sdmmc2_params.use_dma) {
2758e2e5e8bSYann Gautier 			flags_data |= SDMMC_STAR_DCRCFAIL |
2768e2e5e8bSYann Gautier 				      SDMMC_STAR_DTIMEOUT |
2778e2e5e8bSYann Gautier 				      SDMMC_STAR_DATAEND |
2788e2e5e8bSYann Gautier 				      SDMMC_STAR_RXOVERR |
2798e2e5e8bSYann Gautier 				      SDMMC_STAR_IDMATE |
2808e2e5e8bSYann Gautier 				      SDMMC_STAR_DBCKEND;
2818e2e5e8bSYann Gautier 		}
2828e2e5e8bSYann Gautier 		break;
2838e2e5e8bSYann Gautier 	default:
2848e2e5e8bSYann Gautier 		break;
2858e2e5e8bSYann Gautier 	}
2868e2e5e8bSYann Gautier 
28754019a35SYann Gautier 	mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
28854019a35SYann Gautier 
28954019a35SYann Gautier 	/*
29054019a35SYann Gautier 	 * Clear the SDMMC_DCTRLR if the command does not await data.
29154019a35SYann Gautier 	 * Skip CMD55 as the next command could be data related, and
29254019a35SYann Gautier 	 * the register could have been set in prepare function.
29354019a35SYann Gautier 	 */
29454019a35SYann Gautier 	if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) &&
29554019a35SYann Gautier 	    (cmd->cmd_idx != MMC_CMD(55))) {
29654019a35SYann Gautier 		mmio_write_32(base + SDMMC_DCTRLR, 0U);
29754019a35SYann Gautier 	}
29854019a35SYann Gautier 
2998e2e5e8bSYann Gautier 	if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) {
3008e2e5e8bSYann Gautier 		mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
3018e2e5e8bSYann Gautier 	}
3028e2e5e8bSYann Gautier 
3038e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_ARGR, arg_reg);
3048e2e5e8bSYann Gautier 
3058e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_CMDR, cmd_reg);
3068e2e5e8bSYann Gautier 
3078e2e5e8bSYann Gautier 	status = mmio_read_32(base + SDMMC_STAR);
3088e2e5e8bSYann Gautier 
309dfdb057aSYann Gautier 	timeout = timeout_init_us(TIMEOUT_US_10_MS);
3101d7bcaa6SYann Gautier 
3111d7bcaa6SYann Gautier 	while ((status & flags_cmd) == 0U) {
312dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
3138e2e5e8bSYann Gautier 			err = -ETIMEDOUT;
3148e2e5e8bSYann Gautier 			ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n",
3158e2e5e8bSYann Gautier 			      __func__, cmd->cmd_idx, status);
3161d7bcaa6SYann Gautier 			goto err_exit;
3178e2e5e8bSYann Gautier 		}
3188e2e5e8bSYann Gautier 
3191d7bcaa6SYann Gautier 		status = mmio_read_32(base + SDMMC_STAR);
3201d7bcaa6SYann Gautier 	}
3211d7bcaa6SYann Gautier 
3221d7bcaa6SYann Gautier 	if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) {
3238e2e5e8bSYann Gautier 		if ((status & SDMMC_STAR_CTIMEOUT) != 0U) {
3248e2e5e8bSYann Gautier 			err = -ETIMEDOUT;
3258e2e5e8bSYann Gautier 			/*
3268e2e5e8bSYann Gautier 			 * Those timeouts can occur, and framework will handle
3278e2e5e8bSYann Gautier 			 * the retries. CMD8 is expected to return this timeout
3288e2e5e8bSYann Gautier 			 * for eMMC
3298e2e5e8bSYann Gautier 			 */
3308e2e5e8bSYann Gautier 			if (!((cmd->cmd_idx == MMC_CMD(1)) ||
3318e2e5e8bSYann Gautier 			      (cmd->cmd_idx == MMC_CMD(13)) ||
3328e2e5e8bSYann Gautier 			      ((cmd->cmd_idx == MMC_CMD(8)) &&
3338e2e5e8bSYann Gautier 			       (cmd->resp_type == MMC_RESPONSE_R7)))) {
3348e2e5e8bSYann Gautier 				ERROR("%s: CTIMEOUT (cmd = %d,status = %x)\n",
3358e2e5e8bSYann Gautier 				      __func__, cmd->cmd_idx, status);
3368e2e5e8bSYann Gautier 			}
3378e2e5e8bSYann Gautier 		} else {
3388e2e5e8bSYann Gautier 			err = -EIO;
3398e2e5e8bSYann Gautier 			ERROR("%s: CRCFAIL (cmd = %d,status = %x)\n",
3408e2e5e8bSYann Gautier 			      __func__, cmd->cmd_idx, status);
3418e2e5e8bSYann Gautier 		}
3421d7bcaa6SYann Gautier 
3431d7bcaa6SYann Gautier 		goto err_exit;
3448e2e5e8bSYann Gautier 	}
3458e2e5e8bSYann Gautier 
3461d7bcaa6SYann Gautier 	if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) {
3478e2e5e8bSYann Gautier 		if ((cmd->cmd_idx == MMC_CMD(9)) &&
3488e2e5e8bSYann Gautier 		    ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) {
3498e2e5e8bSYann Gautier 			/* Need to invert response to match CSD structure */
3508e2e5e8bSYann Gautier 			cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R);
3518e2e5e8bSYann Gautier 			cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R);
3528e2e5e8bSYann Gautier 			cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R);
3538e2e5e8bSYann Gautier 			cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R);
3548e2e5e8bSYann Gautier 		} else {
3558e2e5e8bSYann Gautier 			cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R);
3568e2e5e8bSYann Gautier 			if ((cmd_reg & SDMMC_CMDR_WAITRESP) ==
3578e2e5e8bSYann Gautier 			    SDMMC_CMDR_WAITRESP) {
3588e2e5e8bSYann Gautier 				cmd->resp_data[1] = mmio_read_32(base +
3598e2e5e8bSYann Gautier 								 SDMMC_RESP2R);
3608e2e5e8bSYann Gautier 				cmd->resp_data[2] = mmio_read_32(base +
3618e2e5e8bSYann Gautier 								 SDMMC_RESP3R);
3628e2e5e8bSYann Gautier 				cmd->resp_data[3] = mmio_read_32(base +
3638e2e5e8bSYann Gautier 								 SDMMC_RESP4R);
3648e2e5e8bSYann Gautier 			}
3658e2e5e8bSYann Gautier 		}
3668e2e5e8bSYann Gautier 	}
3678e2e5e8bSYann Gautier 
3681d7bcaa6SYann Gautier 	if (flags_data == 0U) {
3698e2e5e8bSYann Gautier 		mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
3708e2e5e8bSYann Gautier 
3711d7bcaa6SYann Gautier 		return 0;
3728e2e5e8bSYann Gautier 	}
3738e2e5e8bSYann Gautier 
3741d7bcaa6SYann Gautier 	status = mmio_read_32(base + SDMMC_STAR);
3758e2e5e8bSYann Gautier 
376dfdb057aSYann Gautier 	timeout = timeout_init_us(TIMEOUT_US_10_MS);
3778e2e5e8bSYann Gautier 
3781d7bcaa6SYann Gautier 	while ((status & flags_data) == 0U) {
379dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
3808e2e5e8bSYann Gautier 			ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n",
3818e2e5e8bSYann Gautier 			      __func__, cmd->cmd_idx, status);
3828e2e5e8bSYann Gautier 			err = -ETIMEDOUT;
3831d7bcaa6SYann Gautier 			goto err_exit;
3848e2e5e8bSYann Gautier 		}
3851d7bcaa6SYann Gautier 
3861d7bcaa6SYann Gautier 		status = mmio_read_32(base + SDMMC_STAR);
3871d7bcaa6SYann Gautier 	};
3888e2e5e8bSYann Gautier 
3898e2e5e8bSYann Gautier 	if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL |
3908e2e5e8bSYann Gautier 		       SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR |
3918e2e5e8bSYann Gautier 		       SDMMC_STAR_IDMATE)) != 0U) {
3928e2e5e8bSYann Gautier 		ERROR("%s: Error flag (cmd = %d,status = %x)\n", __func__,
3938e2e5e8bSYann Gautier 		      cmd->cmd_idx, status);
3948e2e5e8bSYann Gautier 		err = -EIO;
3958e2e5e8bSYann Gautier 	}
3968e2e5e8bSYann Gautier 
3971d7bcaa6SYann Gautier err_exit:
3988e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
3998e2e5e8bSYann Gautier 	mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS);
4008e2e5e8bSYann Gautier 
401dfdb057aSYann Gautier 	if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) {
4021d7bcaa6SYann Gautier 		int ret_stop = stm32_sdmmc2_stop_transfer();
4031d7bcaa6SYann Gautier 
4041d7bcaa6SYann Gautier 		if (ret_stop != 0) {
4051d7bcaa6SYann Gautier 			return ret_stop;
4061d7bcaa6SYann Gautier 		}
4078e2e5e8bSYann Gautier 	}
4088e2e5e8bSYann Gautier 
4098e2e5e8bSYann Gautier 	return err;
4108e2e5e8bSYann Gautier }
4118e2e5e8bSYann Gautier 
4128e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd)
4138e2e5e8bSYann Gautier {
4147d8e1218SYann Gautier 	uint8_t retry;
4157d8e1218SYann Gautier 	int err;
4168e2e5e8bSYann Gautier 
4178e2e5e8bSYann Gautier 	assert(cmd != NULL);
4188e2e5e8bSYann Gautier 
4197d8e1218SYann Gautier 	for (retry = 0U; retry < 3U; retry++) {
4208e2e5e8bSYann Gautier 		err = stm32_sdmmc2_send_cmd_req(cmd);
4218e2e5e8bSYann Gautier 		if (err == 0) {
4227d8e1218SYann Gautier 			return 0;
4238e2e5e8bSYann Gautier 		}
4248e2e5e8bSYann Gautier 
4258e2e5e8bSYann Gautier 		if ((cmd->cmd_idx == MMC_CMD(1)) ||
4268e2e5e8bSYann Gautier 		    (cmd->cmd_idx == MMC_CMD(13))) {
4278e2e5e8bSYann Gautier 			return 0; /* Retry managed by framework */
4288e2e5e8bSYann Gautier 		}
4298e2e5e8bSYann Gautier 
4308e2e5e8bSYann Gautier 		/* Command 8 is expected to fail for eMMC */
4317d8e1218SYann Gautier 		if (cmd->cmd_idx != MMC_CMD(8)) {
4327d8e1218SYann Gautier 			WARN(" CMD%u, Retry: %u, Error: %d\n",
4337d8e1218SYann Gautier 			     cmd->cmd_idx, retry + 1U, err);
4348e2e5e8bSYann Gautier 		}
4358e2e5e8bSYann Gautier 
4367d8e1218SYann Gautier 		udelay(10U);
4378e2e5e8bSYann Gautier 	}
4388e2e5e8bSYann Gautier 
4398e2e5e8bSYann Gautier 	return err;
4408e2e5e8bSYann Gautier }
4418e2e5e8bSYann Gautier 
4428e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width)
4438e2e5e8bSYann Gautier {
4448e2e5e8bSYann Gautier 	uintptr_t base = sdmmc2_params.reg_base;
4458e2e5e8bSYann Gautier 	uint32_t bus_cfg = 0;
4462c2c9f1eSYann Gautier 	uint32_t clock_div, max_freq, freq;
4478e2e5e8bSYann Gautier 	uint32_t clk_rate = sdmmc2_params.clk_rate;
4488e2e5e8bSYann Gautier 	uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq;
4498e2e5e8bSYann Gautier 
4508e2e5e8bSYann Gautier 	switch (width) {
4518e2e5e8bSYann Gautier 	case MMC_BUS_WIDTH_1:
4528e2e5e8bSYann Gautier 		break;
4538e2e5e8bSYann Gautier 	case MMC_BUS_WIDTH_4:
4548e2e5e8bSYann Gautier 		bus_cfg |= SDMMC_CLKCR_WIDBUS_4;
4558e2e5e8bSYann Gautier 		break;
4568e2e5e8bSYann Gautier 	case MMC_BUS_WIDTH_8:
4578e2e5e8bSYann Gautier 		bus_cfg |= SDMMC_CLKCR_WIDBUS_8;
4588e2e5e8bSYann Gautier 		break;
4598e2e5e8bSYann Gautier 	default:
4608e2e5e8bSYann Gautier 		panic();
4618e2e5e8bSYann Gautier 		break;
4628e2e5e8bSYann Gautier 	}
4638e2e5e8bSYann Gautier 
4648e2e5e8bSYann Gautier 	if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
4658e2e5e8bSYann Gautier 		if (max_bus_freq >= 52000000U) {
4663f9c9784SYann Gautier 			max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ;
4678e2e5e8bSYann Gautier 		} else {
4683f9c9784SYann Gautier 			max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ;
4698e2e5e8bSYann Gautier 		}
4708e2e5e8bSYann Gautier 	} else {
4718e2e5e8bSYann Gautier 		if (max_bus_freq >= 50000000U) {
4723f9c9784SYann Gautier 			max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ;
4738e2e5e8bSYann Gautier 		} else {
4743f9c9784SYann Gautier 			max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ;
4758e2e5e8bSYann Gautier 		}
4768e2e5e8bSYann Gautier 	}
4778e2e5e8bSYann Gautier 
4782c2c9f1eSYann Gautier 	if (sdmmc2_params.max_freq != 0U) {
4792c2c9f1eSYann Gautier 		freq = MIN(sdmmc2_params.max_freq, max_freq);
4802c2c9f1eSYann Gautier 	} else {
4812c2c9f1eSYann Gautier 		freq = max_freq;
4822c2c9f1eSYann Gautier 	}
4832c2c9f1eSYann Gautier 
4842c2c9f1eSYann Gautier 	clock_div = div_round_up(clk_rate, freq * 2U);
4858e2e5e8bSYann Gautier 
4868e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_CLKCR,
4878e2e5e8bSYann Gautier 		      SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg |
4888e2e5e8bSYann Gautier 		      sdmmc2_params.negedge |
4898e2e5e8bSYann Gautier 		      sdmmc2_params.pin_ckin);
4908e2e5e8bSYann Gautier 
4918e2e5e8bSYann Gautier 	return 0;
4928e2e5e8bSYann Gautier }
4938e2e5e8bSYann Gautier 
4948e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size)
4958e2e5e8bSYann Gautier {
4968e2e5e8bSYann Gautier 	struct mmc_cmd cmd;
4978e2e5e8bSYann Gautier 	int ret;
4988e2e5e8bSYann Gautier 	uintptr_t base = sdmmc2_params.reg_base;
4998e2e5e8bSYann Gautier 	uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR;
500d9d803e0SYann Gautier 	uint32_t arg_size;
5018e2e5e8bSYann Gautier 
502d9d803e0SYann Gautier 	assert(size != 0U);
503d9d803e0SYann Gautier 
504d9d803e0SYann Gautier 	if (size > MMC_BLOCK_SIZE) {
505d9d803e0SYann Gautier 		arg_size = MMC_BLOCK_SIZE;
5068e2e5e8bSYann Gautier 	} else {
507d9d803e0SYann Gautier 		arg_size = size;
5088e2e5e8bSYann Gautier 	}
5098e2e5e8bSYann Gautier 
5108e2e5e8bSYann Gautier 	sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf);
5118e2e5e8bSYann Gautier 
5128e2e5e8bSYann Gautier 	if (sdmmc2_params.use_dma) {
5138e2e5e8bSYann Gautier 		inv_dcache_range(buf, size);
5148e2e5e8bSYann Gautier 	}
5158e2e5e8bSYann Gautier 
5168e2e5e8bSYann Gautier 	/* Prepare CMD 16*/
5174156d4daSYann Gautier 	mmio_write_32(base + SDMMC_DTIMER, 0);
5188e2e5e8bSYann Gautier 
5198e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_DLENR, 0);
5208e2e5e8bSYann Gautier 
5214156d4daSYann Gautier 	mmio_write_32(base + SDMMC_DCTRLR, 0);
5228e2e5e8bSYann Gautier 
5238e2e5e8bSYann Gautier 	zeromem(&cmd, sizeof(struct mmc_cmd));
5248e2e5e8bSYann Gautier 
5258e2e5e8bSYann Gautier 	cmd.cmd_idx = MMC_CMD(16);
526d9d803e0SYann Gautier 	cmd.cmd_arg = arg_size;
5278e2e5e8bSYann Gautier 	cmd.resp_type = MMC_RESPONSE_R1;
5288e2e5e8bSYann Gautier 
5298e2e5e8bSYann Gautier 	ret = stm32_sdmmc2_send_cmd(&cmd);
5308e2e5e8bSYann Gautier 	if (ret != 0) {
5318e2e5e8bSYann Gautier 		ERROR("CMD16 failed\n");
5328e2e5e8bSYann Gautier 		return ret;
5338e2e5e8bSYann Gautier 	}
5348e2e5e8bSYann Gautier 
5358e2e5e8bSYann Gautier 	/* Prepare data command */
5368e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
5378e2e5e8bSYann Gautier 
5388e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_DLENR, size);
5398e2e5e8bSYann Gautier 
5408e2e5e8bSYann Gautier 	if (sdmmc2_params.use_dma) {
5418e2e5e8bSYann Gautier 		mmio_write_32(base + SDMMC_IDMACTRLR,
5428e2e5e8bSYann Gautier 			      SDMMC_IDMACTRLR_IDMAEN);
5438e2e5e8bSYann Gautier 		mmio_write_32(base + SDMMC_IDMABASE0R, buf);
5448e2e5e8bSYann Gautier 
5458e2e5e8bSYann Gautier 		flush_dcache_range(buf, size);
5468e2e5e8bSYann Gautier 	}
5478e2e5e8bSYann Gautier 
548d9d803e0SYann Gautier 	data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT;
549d9d803e0SYann Gautier 
5508e2e5e8bSYann Gautier 	mmio_clrsetbits_32(base + SDMMC_DCTRLR,
5518e2e5e8bSYann Gautier 			   SDMMC_DCTRLR_CLEAR_MASK,
5528e2e5e8bSYann Gautier 			   data_ctrl);
5538e2e5e8bSYann Gautier 
5548e2e5e8bSYann Gautier 	return 0;
5558e2e5e8bSYann Gautier }
5568e2e5e8bSYann Gautier 
5578e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size)
5588e2e5e8bSYann Gautier {
5598e2e5e8bSYann Gautier 	uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL |
5608e2e5e8bSYann Gautier 			       SDMMC_STAR_DTIMEOUT;
5618e2e5e8bSYann Gautier 	uint32_t flags = error_flags | SDMMC_STAR_DATAEND;
5628e2e5e8bSYann Gautier 	uint32_t status;
5638e2e5e8bSYann Gautier 	uint32_t *buffer;
5648e2e5e8bSYann Gautier 	uintptr_t base = sdmmc2_params.reg_base;
5658e2e5e8bSYann Gautier 	uintptr_t fifo_reg = base + SDMMC_FIFOR;
566dfdb057aSYann Gautier 	uint64_t timeout;
5678e2e5e8bSYann Gautier 	int ret;
5688e2e5e8bSYann Gautier 
5698e2e5e8bSYann Gautier 	/* Assert buf is 4 bytes aligned */
5708e2e5e8bSYann Gautier 	assert((buf & GENMASK(1, 0)) == 0U);
5718e2e5e8bSYann Gautier 
5728e2e5e8bSYann Gautier 	buffer = (uint32_t *)buf;
5738e2e5e8bSYann Gautier 
5748e2e5e8bSYann Gautier 	if (sdmmc2_params.use_dma) {
5758e2e5e8bSYann Gautier 		inv_dcache_range(buf, size);
5768e2e5e8bSYann Gautier 
5778e2e5e8bSYann Gautier 		return 0;
5788e2e5e8bSYann Gautier 	}
5798e2e5e8bSYann Gautier 
5808e2e5e8bSYann Gautier 	if (size <= MMC_BLOCK_SIZE) {
5818e2e5e8bSYann Gautier 		flags |= SDMMC_STAR_DBCKEND;
5828e2e5e8bSYann Gautier 	}
5838e2e5e8bSYann Gautier 
584dfdb057aSYann Gautier 	timeout = timeout_init_us(TIMEOUT_US_1_S);
5858e2e5e8bSYann Gautier 
5868e2e5e8bSYann Gautier 	do {
5878e2e5e8bSYann Gautier 		status = mmio_read_32(base + SDMMC_STAR);
5888e2e5e8bSYann Gautier 
5898e2e5e8bSYann Gautier 		if ((status & error_flags) != 0U) {
5908e2e5e8bSYann Gautier 			ERROR("%s: Read error (status = %x)\n", __func__,
5918e2e5e8bSYann Gautier 			      status);
5928e2e5e8bSYann Gautier 			mmio_write_32(base + SDMMC_DCTRLR,
5938e2e5e8bSYann Gautier 				      SDMMC_DCTRLR_FIFORST);
5948e2e5e8bSYann Gautier 
5958e2e5e8bSYann Gautier 			mmio_write_32(base + SDMMC_ICR,
5968e2e5e8bSYann Gautier 				      SDMMC_STATIC_FLAGS);
5978e2e5e8bSYann Gautier 
5988e2e5e8bSYann Gautier 			ret = stm32_sdmmc2_stop_transfer();
5998e2e5e8bSYann Gautier 			if (ret != 0) {
6008e2e5e8bSYann Gautier 				return ret;
6018e2e5e8bSYann Gautier 			}
6028e2e5e8bSYann Gautier 
6038e2e5e8bSYann Gautier 			return -EIO;
6048e2e5e8bSYann Gautier 		}
6058e2e5e8bSYann Gautier 
606dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
6078e2e5e8bSYann Gautier 			ERROR("%s: timeout 1s (status = %x)\n",
6088e2e5e8bSYann Gautier 			      __func__, status);
6098e2e5e8bSYann Gautier 			mmio_write_32(base + SDMMC_ICR,
6108e2e5e8bSYann Gautier 				      SDMMC_STATIC_FLAGS);
6118e2e5e8bSYann Gautier 
6128e2e5e8bSYann Gautier 			ret = stm32_sdmmc2_stop_transfer();
6138e2e5e8bSYann Gautier 			if (ret != 0) {
6148e2e5e8bSYann Gautier 				return ret;
6158e2e5e8bSYann Gautier 			}
6168e2e5e8bSYann Gautier 
6178e2e5e8bSYann Gautier 			return -ETIMEDOUT;
6188e2e5e8bSYann Gautier 		}
6198e2e5e8bSYann Gautier 
6208e2e5e8bSYann Gautier 		if (size < (8U * sizeof(uint32_t))) {
6218e2e5e8bSYann Gautier 			if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) &&
6228e2e5e8bSYann Gautier 			    ((status & SDMMC_STAR_RXFIFOE) == 0U)) {
6238e2e5e8bSYann Gautier 				*buffer = mmio_read_32(fifo_reg);
6248e2e5e8bSYann Gautier 				buffer++;
6258e2e5e8bSYann Gautier 			}
6268e2e5e8bSYann Gautier 		} else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) {
6278e2e5e8bSYann Gautier 			uint32_t count;
6288e2e5e8bSYann Gautier 
6298e2e5e8bSYann Gautier 			/* Read data from SDMMC Rx FIFO */
6308e2e5e8bSYann Gautier 			for (count = 0; count < 8U; count++) {
6318e2e5e8bSYann Gautier 				*buffer = mmio_read_32(fifo_reg);
6328e2e5e8bSYann Gautier 				buffer++;
6338e2e5e8bSYann Gautier 			}
6348e2e5e8bSYann Gautier 		}
6358e2e5e8bSYann Gautier 	} while ((status & flags) == 0U);
6368e2e5e8bSYann Gautier 
6378e2e5e8bSYann Gautier 	mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
6388e2e5e8bSYann Gautier 
6398e2e5e8bSYann Gautier 	if ((status & SDMMC_STAR_DPSMACT) != 0U) {
6408e2e5e8bSYann Gautier 		WARN("%s: DPSMACT=1, send stop\n", __func__);
6418e2e5e8bSYann Gautier 		return stm32_sdmmc2_stop_transfer();
6428e2e5e8bSYann Gautier 	}
6438e2e5e8bSYann Gautier 
6448e2e5e8bSYann Gautier 	return 0;
6458e2e5e8bSYann Gautier }
6468e2e5e8bSYann Gautier 
6478e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size)
6488e2e5e8bSYann Gautier {
6498e2e5e8bSYann Gautier 	return 0;
6508e2e5e8bSYann Gautier }
6518e2e5e8bSYann Gautier 
6528e2e5e8bSYann Gautier static int stm32_sdmmc2_dt_get_config(void)
6538e2e5e8bSYann Gautier {
6548e2e5e8bSYann Gautier 	int sdmmc_node;
6558e2e5e8bSYann Gautier 	void *fdt = NULL;
6568e2e5e8bSYann Gautier 	const fdt32_t *cuint;
657bff9e3ccSYann Gautier 	struct dt_node_info dt_info;
6588e2e5e8bSYann Gautier 
6598e2e5e8bSYann Gautier 	if (fdt_get_address(&fdt) == 0) {
6608e2e5e8bSYann Gautier 		return -FDT_ERR_NOTFOUND;
6618e2e5e8bSYann Gautier 	}
6628e2e5e8bSYann Gautier 
6638e2e5e8bSYann Gautier 	if (fdt == NULL) {
6648e2e5e8bSYann Gautier 		return -FDT_ERR_NOTFOUND;
6658e2e5e8bSYann Gautier 	}
6668e2e5e8bSYann Gautier 
667bff9e3ccSYann Gautier 	sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT,
668bff9e3ccSYann Gautier 						     sdmmc2_params.reg_base);
6698e2e5e8bSYann Gautier 	if (sdmmc_node == -FDT_ERR_NOTFOUND) {
6708e2e5e8bSYann Gautier 		return -FDT_ERR_NOTFOUND;
6718e2e5e8bSYann Gautier 	}
6728e2e5e8bSYann Gautier 
673bff9e3ccSYann Gautier 	dt_fill_device_info(&dt_info, sdmmc_node);
674bff9e3ccSYann Gautier 	if (dt_info.status == DT_DISABLED) {
6758e2e5e8bSYann Gautier 		return -FDT_ERR_NOTFOUND;
6768e2e5e8bSYann Gautier 	}
6778e2e5e8bSYann Gautier 
6788e2e5e8bSYann Gautier 	if (dt_set_pinctrl_config(sdmmc_node) != 0) {
6798e2e5e8bSYann Gautier 		return -FDT_ERR_BADVALUE;
6808e2e5e8bSYann Gautier 	}
6818e2e5e8bSYann Gautier 
682bff9e3ccSYann Gautier 	sdmmc2_params.clock_id = dt_info.clock;
683bff9e3ccSYann Gautier 	sdmmc2_params.reset_id = dt_info.reset;
6848e2e5e8bSYann Gautier 
685c948f771SYann Gautier 	if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) {
6868e2e5e8bSYann Gautier 		sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0;
6878e2e5e8bSYann Gautier 	}
6888e2e5e8bSYann Gautier 
689c948f771SYann Gautier 	if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) {
6908e2e5e8bSYann Gautier 		sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL;
6918e2e5e8bSYann Gautier 	}
6928e2e5e8bSYann Gautier 
693c948f771SYann Gautier 	if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) {
6948e2e5e8bSYann Gautier 		sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE;
6958e2e5e8bSYann Gautier 	}
6968e2e5e8bSYann Gautier 
6978e2e5e8bSYann Gautier 	cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL);
6988e2e5e8bSYann Gautier 	if (cuint != NULL) {
6998e2e5e8bSYann Gautier 		switch (fdt32_to_cpu(*cuint)) {
7008e2e5e8bSYann Gautier 		case 4:
7018e2e5e8bSYann Gautier 			sdmmc2_params.bus_width = MMC_BUS_WIDTH_4;
7028e2e5e8bSYann Gautier 			break;
7038e2e5e8bSYann Gautier 
7048e2e5e8bSYann Gautier 		case 8:
7058e2e5e8bSYann Gautier 			sdmmc2_params.bus_width = MMC_BUS_WIDTH_8;
7068e2e5e8bSYann Gautier 			break;
7078e2e5e8bSYann Gautier 
7088e2e5e8bSYann Gautier 		default:
7098e2e5e8bSYann Gautier 			break;
7108e2e5e8bSYann Gautier 		}
7118e2e5e8bSYann Gautier 	}
7128e2e5e8bSYann Gautier 
7132c2c9f1eSYann Gautier 	cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL);
7142c2c9f1eSYann Gautier 	if (cuint != NULL) {
7152c2c9f1eSYann Gautier 		sdmmc2_params.max_freq = fdt32_to_cpu(*cuint);
7162c2c9f1eSYann Gautier 	}
7172c2c9f1eSYann Gautier 
718*258bef91SYann Gautier 	sdmmc2_params.vmmc_regu = regulator_get_by_supply_name(fdt, sdmmc_node, "vmmc");
719*258bef91SYann Gautier 
7208e2e5e8bSYann Gautier 	return 0;
7218e2e5e8bSYann Gautier }
7228e2e5e8bSYann Gautier 
7238e2e5e8bSYann Gautier unsigned long long stm32_sdmmc2_mmc_get_device_size(void)
7248e2e5e8bSYann Gautier {
7258e2e5e8bSYann Gautier 	return sdmmc2_params.device_info->device_size;
7268e2e5e8bSYann Gautier }
7278e2e5e8bSYann Gautier 
7288e2e5e8bSYann Gautier int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params)
7298e2e5e8bSYann Gautier {
73045c70e68SEtienne Carriere 	int rc;
73145c70e68SEtienne Carriere 
7328e2e5e8bSYann Gautier 	assert((params != NULL) &&
7338e2e5e8bSYann Gautier 	       ((params->reg_base & MMC_BLOCK_MASK) == 0U) &&
7348e2e5e8bSYann Gautier 	       ((params->bus_width == MMC_BUS_WIDTH_1) ||
7358e2e5e8bSYann Gautier 		(params->bus_width == MMC_BUS_WIDTH_4) ||
7368e2e5e8bSYann Gautier 		(params->bus_width == MMC_BUS_WIDTH_8)));
7378e2e5e8bSYann Gautier 
7388e2e5e8bSYann Gautier 	memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params));
7398e2e5e8bSYann Gautier 
740*258bef91SYann Gautier 	sdmmc2_params.vmmc_regu = NULL;
741*258bef91SYann Gautier 
7428e2e5e8bSYann Gautier 	if (stm32_sdmmc2_dt_get_config() != 0) {
7438e2e5e8bSYann Gautier 		ERROR("%s: DT error\n", __func__);
7448e2e5e8bSYann Gautier 		return -ENOMEM;
7458e2e5e8bSYann Gautier 	}
7468e2e5e8bSYann Gautier 
7470d21680cSYann Gautier 	stm32mp_clk_enable(sdmmc2_params.clock_id);
7488e2e5e8bSYann Gautier 
74945c70e68SEtienne Carriere 	rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
75045c70e68SEtienne Carriere 	if (rc != 0) {
75145c70e68SEtienne Carriere 		panic();
75245c70e68SEtienne Carriere 	}
7538e2e5e8bSYann Gautier 	udelay(2);
75445c70e68SEtienne Carriere 	rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
75545c70e68SEtienne Carriere 	if (rc != 0) {
75645c70e68SEtienne Carriere 		panic();
75745c70e68SEtienne Carriere 	}
7588e2e5e8bSYann Gautier 	mdelay(1);
7598e2e5e8bSYann Gautier 
7603f9c9784SYann Gautier 	sdmmc2_params.clk_rate = stm32mp_clk_get_rate(sdmmc2_params.clock_id);
761b248bb4aSYann Gautier 	sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4;
7628e2e5e8bSYann Gautier 
7638e2e5e8bSYann Gautier 	return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate,
7648e2e5e8bSYann Gautier 			sdmmc2_params.bus_width, sdmmc2_params.flags,
7658e2e5e8bSYann Gautier 			sdmmc2_params.device_info);
7668e2e5e8bSYann Gautier }
767