18e2e5e8bSYann Gautier /* 2c948f771SYann Gautier * Copyright (c) 2018-2019, STMicroelectronics - All Rights Reserved 38e2e5e8bSYann Gautier * 48e2e5e8bSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 58e2e5e8bSYann Gautier */ 68e2e5e8bSYann Gautier 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <errno.h> 909d40e0eSAntonio Nino Diaz #include <string.h> 1009d40e0eSAntonio Nino Diaz 116e6ab282SYann Gautier #include <libfdt.h> 126e6ab282SYann Gautier 136e6ab282SYann Gautier #include <platform_def.h> 146e6ab282SYann Gautier 158e2e5e8bSYann Gautier #include <arch.h> 168e2e5e8bSYann Gautier #include <arch_helpers.h> 1709d40e0eSAntonio Nino Diaz #include <common/debug.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1909d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 20*1fc2130cSYann Gautier #include <drivers/st/stm32_gpio.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_sdmmc2.h> 2209d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_reset.h> 258e2e5e8bSYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 268e2e5e8bSYann Gautier #include <dt-bindings/reset/stm32mp1-resets.h> 2709d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2809d40e0eSAntonio Nino Diaz #include <lib/utils.h> 2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3009d40e0eSAntonio Nino Diaz 318e2e5e8bSYann Gautier /* Registers offsets */ 328e2e5e8bSYann Gautier #define SDMMC_POWER 0x00U 338e2e5e8bSYann Gautier #define SDMMC_CLKCR 0x04U 348e2e5e8bSYann Gautier #define SDMMC_ARGR 0x08U 358e2e5e8bSYann Gautier #define SDMMC_CMDR 0x0CU 368e2e5e8bSYann Gautier #define SDMMC_RESPCMDR 0x10U 378e2e5e8bSYann Gautier #define SDMMC_RESP1R 0x14U 388e2e5e8bSYann Gautier #define SDMMC_RESP2R 0x18U 398e2e5e8bSYann Gautier #define SDMMC_RESP3R 0x1CU 408e2e5e8bSYann Gautier #define SDMMC_RESP4R 0x20U 418e2e5e8bSYann Gautier #define SDMMC_DTIMER 0x24U 428e2e5e8bSYann Gautier #define SDMMC_DLENR 0x28U 438e2e5e8bSYann Gautier #define SDMMC_DCTRLR 0x2CU 448e2e5e8bSYann Gautier #define SDMMC_DCNTR 0x30U 458e2e5e8bSYann Gautier #define SDMMC_STAR 0x34U 468e2e5e8bSYann Gautier #define SDMMC_ICR 0x38U 478e2e5e8bSYann Gautier #define SDMMC_MASKR 0x3CU 488e2e5e8bSYann Gautier #define SDMMC_ACKTIMER 0x40U 498e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR 0x50U 508e2e5e8bSYann Gautier #define SDMMC_IDMABSIZER 0x54U 518e2e5e8bSYann Gautier #define SDMMC_IDMABASE0R 0x58U 528e2e5e8bSYann Gautier #define SDMMC_IDMABASE1R 0x5CU 538e2e5e8bSYann Gautier #define SDMMC_FIFOR 0x80U 548e2e5e8bSYann Gautier 558e2e5e8bSYann Gautier /* SDMMC power control register */ 568e2e5e8bSYann Gautier #define SDMMC_POWER_PWRCTRL GENMASK(1, 0) 578e2e5e8bSYann Gautier #define SDMMC_POWER_DIRPOL BIT(4) 588e2e5e8bSYann Gautier 598e2e5e8bSYann Gautier /* SDMMC clock control register */ 608e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_4 BIT(14) 618e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_8 BIT(15) 628e2e5e8bSYann Gautier #define SDMMC_CLKCR_NEGEDGE BIT(16) 638e2e5e8bSYann Gautier #define SDMMC_CLKCR_HWFC_EN BIT(17) 648e2e5e8bSYann Gautier #define SDMMC_CLKCR_SELCLKRX_0 BIT(20) 658e2e5e8bSYann Gautier 668e2e5e8bSYann Gautier /* SDMMC command register */ 678e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDTRANS BIT(6) 688e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDSTOP BIT(7) 698e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP GENMASK(9, 8) 708e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT BIT(8) 718e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC BIT(9) 728e2e5e8bSYann Gautier #define SDMMC_CMDR_CPSMEN BIT(12) 738e2e5e8bSYann Gautier 748e2e5e8bSYann Gautier /* SDMMC data control register */ 758e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTEN BIT(0) 768e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTDIR BIT(1) 778e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTMODE GENMASK(3, 2) 788e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_0 BIT(4) 798e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_1 BIT(5) 808e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_3 BIT(7) 818e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE GENMASK(7, 4) 828e2e5e8bSYann Gautier #define SDMMC_DCTRLR_FIFORST BIT(13) 838e2e5e8bSYann Gautier 848e2e5e8bSYann Gautier #define SDMMC_DCTRLR_CLEAR_MASK (SDMMC_DCTRLR_DTEN | \ 858e2e5e8bSYann Gautier SDMMC_DCTRLR_DTDIR | \ 868e2e5e8bSYann Gautier SDMMC_DCTRLR_DTMODE | \ 878e2e5e8bSYann Gautier SDMMC_DCTRLR_DBLOCKSIZE) 888e2e5e8bSYann Gautier #define SDMMC_DBLOCKSIZE_8 (SDMMC_DCTRLR_DBLOCKSIZE_0 | \ 898e2e5e8bSYann Gautier SDMMC_DCTRLR_DBLOCKSIZE_1) 908e2e5e8bSYann Gautier #define SDMMC_DBLOCKSIZE_512 (SDMMC_DCTRLR_DBLOCKSIZE_0 | \ 918e2e5e8bSYann Gautier SDMMC_DCTRLR_DBLOCKSIZE_3) 928e2e5e8bSYann Gautier 938e2e5e8bSYann Gautier /* SDMMC status register */ 948e2e5e8bSYann Gautier #define SDMMC_STAR_CCRCFAIL BIT(0) 958e2e5e8bSYann Gautier #define SDMMC_STAR_DCRCFAIL BIT(1) 968e2e5e8bSYann Gautier #define SDMMC_STAR_CTIMEOUT BIT(2) 978e2e5e8bSYann Gautier #define SDMMC_STAR_DTIMEOUT BIT(3) 988e2e5e8bSYann Gautier #define SDMMC_STAR_TXUNDERR BIT(4) 998e2e5e8bSYann Gautier #define SDMMC_STAR_RXOVERR BIT(5) 1008e2e5e8bSYann Gautier #define SDMMC_STAR_CMDREND BIT(6) 1018e2e5e8bSYann Gautier #define SDMMC_STAR_CMDSENT BIT(7) 1028e2e5e8bSYann Gautier #define SDMMC_STAR_DATAEND BIT(8) 1038e2e5e8bSYann Gautier #define SDMMC_STAR_DBCKEND BIT(10) 1041d7bcaa6SYann Gautier #define SDMMC_STAR_DPSMACT BIT(12) 1058e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOHF BIT(15) 1068e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOE BIT(19) 1078e2e5e8bSYann Gautier #define SDMMC_STAR_IDMATE BIT(27) 1088e2e5e8bSYann Gautier #define SDMMC_STAR_IDMABTC BIT(28) 1098e2e5e8bSYann Gautier 1108e2e5e8bSYann Gautier /* SDMMC DMA control register */ 1118e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR_IDMAEN BIT(0) 1128e2e5e8bSYann Gautier 1138e2e5e8bSYann Gautier #define SDMMC_STATIC_FLAGS (SDMMC_STAR_CCRCFAIL | \ 1148e2e5e8bSYann Gautier SDMMC_STAR_DCRCFAIL | \ 1158e2e5e8bSYann Gautier SDMMC_STAR_CTIMEOUT | \ 1168e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | \ 1178e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | \ 1188e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | \ 1198e2e5e8bSYann Gautier SDMMC_STAR_CMDREND | \ 1208e2e5e8bSYann Gautier SDMMC_STAR_CMDSENT | \ 1218e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | \ 1228e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND | \ 1238e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | \ 1248e2e5e8bSYann Gautier SDMMC_STAR_IDMABTC) 1258e2e5e8bSYann Gautier 1268e2e5e8bSYann Gautier #define TIMEOUT_10_MS (plat_get_syscnt_freq2() / 100U) 1278e2e5e8bSYann Gautier #define TIMEOUT_1_S plat_get_syscnt_freq2() 1288e2e5e8bSYann Gautier 1298e2e5e8bSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32-sdmmc2" 1308e2e5e8bSYann Gautier 1318e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void); 1328e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd); 1338e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd); 1348e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width); 1358e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size); 1368e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size); 1378e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size); 1388e2e5e8bSYann Gautier 1398e2e5e8bSYann Gautier static const struct mmc_ops stm32_sdmmc2_ops = { 1408e2e5e8bSYann Gautier .init = stm32_sdmmc2_init, 1418e2e5e8bSYann Gautier .send_cmd = stm32_sdmmc2_send_cmd, 1428e2e5e8bSYann Gautier .set_ios = stm32_sdmmc2_set_ios, 1438e2e5e8bSYann Gautier .prepare = stm32_sdmmc2_prepare, 1448e2e5e8bSYann Gautier .read = stm32_sdmmc2_read, 1458e2e5e8bSYann Gautier .write = stm32_sdmmc2_write, 1468e2e5e8bSYann Gautier }; 1478e2e5e8bSYann Gautier 1488e2e5e8bSYann Gautier static struct stm32_sdmmc2_params sdmmc2_params; 1498e2e5e8bSYann Gautier 1508e2e5e8bSYann Gautier #pragma weak plat_sdmmc2_use_dma 1518e2e5e8bSYann Gautier bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory) 1528e2e5e8bSYann Gautier { 1538e2e5e8bSYann Gautier return false; 1548e2e5e8bSYann Gautier } 1558e2e5e8bSYann Gautier 1568e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void) 1578e2e5e8bSYann Gautier { 1588e2e5e8bSYann Gautier uint32_t clock_div; 1598e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 1608e2e5e8bSYann Gautier 1618e2e5e8bSYann Gautier clock_div = div_round_up(sdmmc2_params.clk_rate, 1628e2e5e8bSYann Gautier STM32MP1_MMC_INIT_FREQ * 2); 1638e2e5e8bSYann Gautier 1648e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div | 1658e2e5e8bSYann Gautier sdmmc2_params.negedge | 1668e2e5e8bSYann Gautier sdmmc2_params.pin_ckin); 1678e2e5e8bSYann Gautier 1688e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_POWER, 1698e2e5e8bSYann Gautier SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol); 1708e2e5e8bSYann Gautier 1718e2e5e8bSYann Gautier mdelay(1); 1728e2e5e8bSYann Gautier } 1738e2e5e8bSYann Gautier 1748e2e5e8bSYann Gautier static int stm32_sdmmc2_stop_transfer(void) 1758e2e5e8bSYann Gautier { 1768e2e5e8bSYann Gautier struct mmc_cmd cmd_stop; 1778e2e5e8bSYann Gautier 1788e2e5e8bSYann Gautier zeromem(&cmd_stop, sizeof(struct mmc_cmd)); 1798e2e5e8bSYann Gautier 1808e2e5e8bSYann Gautier cmd_stop.cmd_idx = MMC_CMD(12); 1818e2e5e8bSYann Gautier cmd_stop.resp_type = MMC_RESPONSE_R1B; 1828e2e5e8bSYann Gautier 1838e2e5e8bSYann Gautier return stm32_sdmmc2_send_cmd(&cmd_stop); 1848e2e5e8bSYann Gautier } 1858e2e5e8bSYann Gautier 1868e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd) 1878e2e5e8bSYann Gautier { 1888e2e5e8bSYann Gautier uint32_t flags_cmd, status; 1898e2e5e8bSYann Gautier uint32_t flags_data = 0; 1908e2e5e8bSYann Gautier int err = 0; 1918e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 1928e2e5e8bSYann Gautier unsigned int cmd_reg, arg_reg, start; 1938e2e5e8bSYann Gautier 1948e2e5e8bSYann Gautier if (cmd == NULL) { 1958e2e5e8bSYann Gautier return -EINVAL; 1968e2e5e8bSYann Gautier } 1978e2e5e8bSYann Gautier 1988e2e5e8bSYann Gautier flags_cmd = SDMMC_STAR_CTIMEOUT; 1998e2e5e8bSYann Gautier arg_reg = cmd->cmd_arg; 2008e2e5e8bSYann Gautier 2018e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) { 2028e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, 0); 2038e2e5e8bSYann Gautier } 2048e2e5e8bSYann Gautier 2058e2e5e8bSYann Gautier cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN; 2068e2e5e8bSYann Gautier 2078e2e5e8bSYann Gautier if (cmd->resp_type == 0U) { 2088e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDSENT; 2098e2e5e8bSYann Gautier } 2108e2e5e8bSYann Gautier 2118e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_48) != 0U) { 2128e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_136) != 0U) { 2138e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND; 2148e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP; 2158e2e5e8bSYann Gautier } else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) { 2168e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL; 2178e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT; 2188e2e5e8bSYann Gautier } else { 2198e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND; 2208e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC; 2218e2e5e8bSYann Gautier } 2228e2e5e8bSYann Gautier } 2238e2e5e8bSYann Gautier 2248e2e5e8bSYann Gautier switch (cmd->cmd_idx) { 2258e2e5e8bSYann Gautier case MMC_CMD(1): 2268e2e5e8bSYann Gautier arg_reg |= OCR_POWERUP; 2278e2e5e8bSYann Gautier break; 2288e2e5e8bSYann Gautier case MMC_CMD(8): 2298e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 2308e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2318e2e5e8bSYann Gautier } 2328e2e5e8bSYann Gautier break; 2338e2e5e8bSYann Gautier case MMC_CMD(12): 2348e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDSTOP; 2358e2e5e8bSYann Gautier break; 2368e2e5e8bSYann Gautier case MMC_CMD(17): 2378e2e5e8bSYann Gautier case MMC_CMD(18): 2388e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2398e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 2408e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL | 2418e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | 2428e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | 2438e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | 2448e2e5e8bSYann Gautier SDMMC_STAR_IDMATE; 2458e2e5e8bSYann Gautier } 2468e2e5e8bSYann Gautier break; 2478e2e5e8bSYann Gautier case MMC_ACMD(41): 2488e2e5e8bSYann Gautier arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4; 2498e2e5e8bSYann Gautier break; 2508e2e5e8bSYann Gautier case MMC_ACMD(51): 2518e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS; 2528e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 2538e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL | 2548e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | 2558e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | 2568e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | 2578e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | 2588e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND; 2598e2e5e8bSYann Gautier } 2608e2e5e8bSYann Gautier break; 2618e2e5e8bSYann Gautier default: 2628e2e5e8bSYann Gautier break; 2638e2e5e8bSYann Gautier } 2648e2e5e8bSYann Gautier 2658e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) { 2668e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 2678e2e5e8bSYann Gautier } 2688e2e5e8bSYann Gautier 2698e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ARGR, arg_reg); 2708e2e5e8bSYann Gautier 2718e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, cmd_reg); 2728e2e5e8bSYann Gautier 2738e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR); 2748e2e5e8bSYann Gautier 2751d7bcaa6SYann Gautier start = get_timer(0); 2761d7bcaa6SYann Gautier 2771d7bcaa6SYann Gautier while ((status & flags_cmd) == 0U) { 2788e2e5e8bSYann Gautier if (get_timer(start) > TIMEOUT_10_MS) { 2798e2e5e8bSYann Gautier err = -ETIMEDOUT; 2808e2e5e8bSYann Gautier ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n", 2818e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 2821d7bcaa6SYann Gautier goto err_exit; 2838e2e5e8bSYann Gautier } 2848e2e5e8bSYann Gautier 2851d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 2861d7bcaa6SYann Gautier } 2871d7bcaa6SYann Gautier 2881d7bcaa6SYann Gautier if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) { 2898e2e5e8bSYann Gautier if ((status & SDMMC_STAR_CTIMEOUT) != 0U) { 2908e2e5e8bSYann Gautier err = -ETIMEDOUT; 2918e2e5e8bSYann Gautier /* 2928e2e5e8bSYann Gautier * Those timeouts can occur, and framework will handle 2938e2e5e8bSYann Gautier * the retries. CMD8 is expected to return this timeout 2948e2e5e8bSYann Gautier * for eMMC 2958e2e5e8bSYann Gautier */ 2968e2e5e8bSYann Gautier if (!((cmd->cmd_idx == MMC_CMD(1)) || 2978e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13)) || 2988e2e5e8bSYann Gautier ((cmd->cmd_idx == MMC_CMD(8)) && 2998e2e5e8bSYann Gautier (cmd->resp_type == MMC_RESPONSE_R7)))) { 3008e2e5e8bSYann Gautier ERROR("%s: CTIMEOUT (cmd = %d,status = %x)\n", 3018e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3028e2e5e8bSYann Gautier } 3038e2e5e8bSYann Gautier } else { 3048e2e5e8bSYann Gautier err = -EIO; 3058e2e5e8bSYann Gautier ERROR("%s: CRCFAIL (cmd = %d,status = %x)\n", 3068e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3078e2e5e8bSYann Gautier } 3081d7bcaa6SYann Gautier 3091d7bcaa6SYann Gautier goto err_exit; 3108e2e5e8bSYann Gautier } 3118e2e5e8bSYann Gautier 3121d7bcaa6SYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) { 3138e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(9)) && 3148e2e5e8bSYann Gautier ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) { 3158e2e5e8bSYann Gautier /* Need to invert response to match CSD structure */ 3168e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R); 3178e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R); 3188e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R); 3198e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R); 3208e2e5e8bSYann Gautier } else { 3218e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R); 3228e2e5e8bSYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) == 3238e2e5e8bSYann Gautier SDMMC_CMDR_WAITRESP) { 3248e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + 3258e2e5e8bSYann Gautier SDMMC_RESP2R); 3268e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + 3278e2e5e8bSYann Gautier SDMMC_RESP3R); 3288e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + 3298e2e5e8bSYann Gautier SDMMC_RESP4R); 3308e2e5e8bSYann Gautier } 3318e2e5e8bSYann Gautier } 3328e2e5e8bSYann Gautier } 3338e2e5e8bSYann Gautier 3341d7bcaa6SYann Gautier if (flags_data == 0U) { 3358e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 3368e2e5e8bSYann Gautier 3371d7bcaa6SYann Gautier return 0; 3388e2e5e8bSYann Gautier } 3398e2e5e8bSYann Gautier 3401d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3418e2e5e8bSYann Gautier 3428e2e5e8bSYann Gautier start = get_timer(0); 3438e2e5e8bSYann Gautier 3441d7bcaa6SYann Gautier while ((status & flags_data) == 0U) { 3458e2e5e8bSYann Gautier if (get_timer(start) > TIMEOUT_10_MS) { 3468e2e5e8bSYann Gautier ERROR("%s: timeout 10ms (cmd = %d,status = %x)\n", 3478e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status); 3488e2e5e8bSYann Gautier err = -ETIMEDOUT; 3491d7bcaa6SYann Gautier goto err_exit; 3508e2e5e8bSYann Gautier } 3511d7bcaa6SYann Gautier 3521d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR); 3531d7bcaa6SYann Gautier }; 3548e2e5e8bSYann Gautier 3558e2e5e8bSYann Gautier if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL | 3568e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR | 3578e2e5e8bSYann Gautier SDMMC_STAR_IDMATE)) != 0U) { 3588e2e5e8bSYann Gautier ERROR("%s: Error flag (cmd = %d,status = %x)\n", __func__, 3598e2e5e8bSYann Gautier cmd->cmd_idx, status); 3608e2e5e8bSYann Gautier err = -EIO; 3618e2e5e8bSYann Gautier } 3628e2e5e8bSYann Gautier 3631d7bcaa6SYann Gautier err_exit: 3648e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 3658e2e5e8bSYann Gautier mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS); 3668e2e5e8bSYann Gautier 3678e2e5e8bSYann Gautier if (err != 0) { 3681d7bcaa6SYann Gautier int ret_stop = stm32_sdmmc2_stop_transfer(); 3691d7bcaa6SYann Gautier 3701d7bcaa6SYann Gautier if (ret_stop != 0) { 3711d7bcaa6SYann Gautier return ret_stop; 3721d7bcaa6SYann Gautier } 3738e2e5e8bSYann Gautier } 3748e2e5e8bSYann Gautier 3758e2e5e8bSYann Gautier return err; 3768e2e5e8bSYann Gautier } 3778e2e5e8bSYann Gautier 3788e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd) 3798e2e5e8bSYann Gautier { 3808e2e5e8bSYann Gautier int8_t retry; 3818e2e5e8bSYann Gautier int err = 0; 3828e2e5e8bSYann Gautier 3838e2e5e8bSYann Gautier assert(cmd != NULL); 3848e2e5e8bSYann Gautier 3858e2e5e8bSYann Gautier for (retry = 0; retry <= 3; retry++) { 3868e2e5e8bSYann Gautier err = stm32_sdmmc2_send_cmd_req(cmd); 3878e2e5e8bSYann Gautier if (err == 0) { 3888e2e5e8bSYann Gautier return err; 3898e2e5e8bSYann Gautier } 3908e2e5e8bSYann Gautier 3918e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(1)) || 3928e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13))) { 3938e2e5e8bSYann Gautier return 0; /* Retry managed by framework */ 3948e2e5e8bSYann Gautier } 3958e2e5e8bSYann Gautier 3968e2e5e8bSYann Gautier /* Command 8 is expected to fail for eMMC */ 3978e2e5e8bSYann Gautier if (!(cmd->cmd_idx == MMC_CMD(8))) { 3988e2e5e8bSYann Gautier WARN(" CMD%d, Retry: %d, Error: %d\n", 3998e2e5e8bSYann Gautier cmd->cmd_idx, retry, err); 4008e2e5e8bSYann Gautier } 4018e2e5e8bSYann Gautier 4028e2e5e8bSYann Gautier udelay(10); 4038e2e5e8bSYann Gautier } 4048e2e5e8bSYann Gautier 4058e2e5e8bSYann Gautier return err; 4068e2e5e8bSYann Gautier } 4078e2e5e8bSYann Gautier 4088e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width) 4098e2e5e8bSYann Gautier { 4108e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 4118e2e5e8bSYann Gautier uint32_t bus_cfg = 0; 4128e2e5e8bSYann Gautier uint32_t clock_div, max_freq; 4138e2e5e8bSYann Gautier uint32_t clk_rate = sdmmc2_params.clk_rate; 4148e2e5e8bSYann Gautier uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq; 4158e2e5e8bSYann Gautier 4168e2e5e8bSYann Gautier switch (width) { 4178e2e5e8bSYann Gautier case MMC_BUS_WIDTH_1: 4188e2e5e8bSYann Gautier break; 4198e2e5e8bSYann Gautier case MMC_BUS_WIDTH_4: 4208e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_4; 4218e2e5e8bSYann Gautier break; 4228e2e5e8bSYann Gautier case MMC_BUS_WIDTH_8: 4238e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_8; 4248e2e5e8bSYann Gautier break; 4258e2e5e8bSYann Gautier default: 4268e2e5e8bSYann Gautier panic(); 4278e2e5e8bSYann Gautier break; 4288e2e5e8bSYann Gautier } 4298e2e5e8bSYann Gautier 4308e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 4318e2e5e8bSYann Gautier if (max_bus_freq >= 52000000U) { 4328e2e5e8bSYann Gautier max_freq = STM32MP1_EMMC_HIGH_SPEED_MAX_FREQ; 4338e2e5e8bSYann Gautier } else { 4348e2e5e8bSYann Gautier max_freq = STM32MP1_EMMC_NORMAL_SPEED_MAX_FREQ; 4358e2e5e8bSYann Gautier } 4368e2e5e8bSYann Gautier } else { 4378e2e5e8bSYann Gautier if (max_bus_freq >= 50000000U) { 4388e2e5e8bSYann Gautier max_freq = STM32MP1_SD_HIGH_SPEED_MAX_FREQ; 4398e2e5e8bSYann Gautier } else { 4408e2e5e8bSYann Gautier max_freq = STM32MP1_SD_NORMAL_SPEED_MAX_FREQ; 4418e2e5e8bSYann Gautier } 4428e2e5e8bSYann Gautier } 4438e2e5e8bSYann Gautier 4448e2e5e8bSYann Gautier clock_div = div_round_up(clk_rate, max_freq * 2); 4458e2e5e8bSYann Gautier 4468e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, 4478e2e5e8bSYann Gautier SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg | 4488e2e5e8bSYann Gautier sdmmc2_params.negedge | 4498e2e5e8bSYann Gautier sdmmc2_params.pin_ckin); 4508e2e5e8bSYann Gautier 4518e2e5e8bSYann Gautier return 0; 4528e2e5e8bSYann Gautier } 4538e2e5e8bSYann Gautier 4548e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size) 4558e2e5e8bSYann Gautier { 4568e2e5e8bSYann Gautier struct mmc_cmd cmd; 4578e2e5e8bSYann Gautier int ret; 4588e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 4598e2e5e8bSYann Gautier uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR; 4608e2e5e8bSYann Gautier 4618e2e5e8bSYann Gautier if (size == 8U) { 4628e2e5e8bSYann Gautier data_ctrl |= SDMMC_DBLOCKSIZE_8; 4638e2e5e8bSYann Gautier } else { 4648e2e5e8bSYann Gautier data_ctrl |= SDMMC_DBLOCKSIZE_512; 4658e2e5e8bSYann Gautier } 4668e2e5e8bSYann Gautier 4678e2e5e8bSYann Gautier sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf); 4688e2e5e8bSYann Gautier 4698e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 4708e2e5e8bSYann Gautier inv_dcache_range(buf, size); 4718e2e5e8bSYann Gautier } 4728e2e5e8bSYann Gautier 4738e2e5e8bSYann Gautier /* Prepare CMD 16*/ 4744156d4daSYann Gautier mmio_write_32(base + SDMMC_DTIMER, 0); 4758e2e5e8bSYann Gautier 4768e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, 0); 4778e2e5e8bSYann Gautier 4784156d4daSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0); 4798e2e5e8bSYann Gautier 4808e2e5e8bSYann Gautier zeromem(&cmd, sizeof(struct mmc_cmd)); 4818e2e5e8bSYann Gautier 4828e2e5e8bSYann Gautier cmd.cmd_idx = MMC_CMD(16); 4838e2e5e8bSYann Gautier if (size > MMC_BLOCK_SIZE) { 4848e2e5e8bSYann Gautier cmd.cmd_arg = MMC_BLOCK_SIZE; 4858e2e5e8bSYann Gautier } else { 4868e2e5e8bSYann Gautier cmd.cmd_arg = size; 4878e2e5e8bSYann Gautier } 4888e2e5e8bSYann Gautier 4898e2e5e8bSYann Gautier cmd.resp_type = MMC_RESPONSE_R1; 4908e2e5e8bSYann Gautier 4918e2e5e8bSYann Gautier ret = stm32_sdmmc2_send_cmd(&cmd); 4928e2e5e8bSYann Gautier if (ret != 0) { 4938e2e5e8bSYann Gautier ERROR("CMD16 failed\n"); 4948e2e5e8bSYann Gautier return ret; 4958e2e5e8bSYann Gautier } 4968e2e5e8bSYann Gautier 4978e2e5e8bSYann Gautier /* Prepare data command */ 4988e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 4998e2e5e8bSYann Gautier 5008e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, size); 5018e2e5e8bSYann Gautier 5028e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5038e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMACTRLR, 5048e2e5e8bSYann Gautier SDMMC_IDMACTRLR_IDMAEN); 5058e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMABASE0R, buf); 5068e2e5e8bSYann Gautier 5078e2e5e8bSYann Gautier flush_dcache_range(buf, size); 5088e2e5e8bSYann Gautier } 5098e2e5e8bSYann Gautier 5108e2e5e8bSYann Gautier mmio_clrsetbits_32(base + SDMMC_DCTRLR, 5118e2e5e8bSYann Gautier SDMMC_DCTRLR_CLEAR_MASK, 5128e2e5e8bSYann Gautier data_ctrl); 5138e2e5e8bSYann Gautier 5148e2e5e8bSYann Gautier return 0; 5158e2e5e8bSYann Gautier } 5168e2e5e8bSYann Gautier 5178e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size) 5188e2e5e8bSYann Gautier { 5198e2e5e8bSYann Gautier uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL | 5208e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT; 5218e2e5e8bSYann Gautier uint32_t flags = error_flags | SDMMC_STAR_DATAEND; 5228e2e5e8bSYann Gautier uint32_t status; 5238e2e5e8bSYann Gautier uint32_t *buffer; 5248e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base; 5258e2e5e8bSYann Gautier uintptr_t fifo_reg = base + SDMMC_FIFOR; 5268e2e5e8bSYann Gautier unsigned int start; 5278e2e5e8bSYann Gautier int ret; 5288e2e5e8bSYann Gautier 5298e2e5e8bSYann Gautier /* Assert buf is 4 bytes aligned */ 5308e2e5e8bSYann Gautier assert((buf & GENMASK(1, 0)) == 0U); 5318e2e5e8bSYann Gautier 5328e2e5e8bSYann Gautier buffer = (uint32_t *)buf; 5338e2e5e8bSYann Gautier 5348e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) { 5358e2e5e8bSYann Gautier inv_dcache_range(buf, size); 5368e2e5e8bSYann Gautier 5378e2e5e8bSYann Gautier return 0; 5388e2e5e8bSYann Gautier } 5398e2e5e8bSYann Gautier 5408e2e5e8bSYann Gautier if (size <= MMC_BLOCK_SIZE) { 5418e2e5e8bSYann Gautier flags |= SDMMC_STAR_DBCKEND; 5428e2e5e8bSYann Gautier } 5438e2e5e8bSYann Gautier 5448e2e5e8bSYann Gautier start = get_timer(0); 5458e2e5e8bSYann Gautier 5468e2e5e8bSYann Gautier do { 5478e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR); 5488e2e5e8bSYann Gautier 5498e2e5e8bSYann Gautier if ((status & error_flags) != 0U) { 5508e2e5e8bSYann Gautier ERROR("%s: Read error (status = %x)\n", __func__, 5518e2e5e8bSYann Gautier status); 5528e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 5538e2e5e8bSYann Gautier SDMMC_DCTRLR_FIFORST); 5548e2e5e8bSYann Gautier 5558e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, 5568e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS); 5578e2e5e8bSYann Gautier 5588e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer(); 5598e2e5e8bSYann Gautier if (ret != 0) { 5608e2e5e8bSYann Gautier return ret; 5618e2e5e8bSYann Gautier } 5628e2e5e8bSYann Gautier 5638e2e5e8bSYann Gautier return -EIO; 5648e2e5e8bSYann Gautier } 5658e2e5e8bSYann Gautier 5668e2e5e8bSYann Gautier if (get_timer(start) > TIMEOUT_1_S) { 5678e2e5e8bSYann Gautier ERROR("%s: timeout 1s (status = %x)\n", 5688e2e5e8bSYann Gautier __func__, status); 5698e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, 5708e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS); 5718e2e5e8bSYann Gautier 5728e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer(); 5738e2e5e8bSYann Gautier if (ret != 0) { 5748e2e5e8bSYann Gautier return ret; 5758e2e5e8bSYann Gautier } 5768e2e5e8bSYann Gautier 5778e2e5e8bSYann Gautier return -ETIMEDOUT; 5788e2e5e8bSYann Gautier } 5798e2e5e8bSYann Gautier 5808e2e5e8bSYann Gautier if (size < (8U * sizeof(uint32_t))) { 5818e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) && 5828e2e5e8bSYann Gautier ((status & SDMMC_STAR_RXFIFOE) == 0U)) { 5838e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg); 5848e2e5e8bSYann Gautier buffer++; 5858e2e5e8bSYann Gautier } 5868e2e5e8bSYann Gautier } else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) { 5878e2e5e8bSYann Gautier uint32_t count; 5888e2e5e8bSYann Gautier 5898e2e5e8bSYann Gautier /* Read data from SDMMC Rx FIFO */ 5908e2e5e8bSYann Gautier for (count = 0; count < 8U; count++) { 5918e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg); 5928e2e5e8bSYann Gautier buffer++; 5938e2e5e8bSYann Gautier } 5948e2e5e8bSYann Gautier } 5958e2e5e8bSYann Gautier } while ((status & flags) == 0U); 5968e2e5e8bSYann Gautier 5978e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 5988e2e5e8bSYann Gautier 5998e2e5e8bSYann Gautier if ((status & SDMMC_STAR_DPSMACT) != 0U) { 6008e2e5e8bSYann Gautier WARN("%s: DPSMACT=1, send stop\n", __func__); 6018e2e5e8bSYann Gautier return stm32_sdmmc2_stop_transfer(); 6028e2e5e8bSYann Gautier } 6038e2e5e8bSYann Gautier 6048e2e5e8bSYann Gautier return 0; 6058e2e5e8bSYann Gautier } 6068e2e5e8bSYann Gautier 6078e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size) 6088e2e5e8bSYann Gautier { 6098e2e5e8bSYann Gautier return 0; 6108e2e5e8bSYann Gautier } 6118e2e5e8bSYann Gautier 6128e2e5e8bSYann Gautier static int stm32_sdmmc2_dt_get_config(void) 6138e2e5e8bSYann Gautier { 6148e2e5e8bSYann Gautier int sdmmc_node; 6158e2e5e8bSYann Gautier void *fdt = NULL; 6168e2e5e8bSYann Gautier const fdt32_t *cuint; 6178e2e5e8bSYann Gautier 6188e2e5e8bSYann Gautier if (fdt_get_address(&fdt) == 0) { 6198e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6208e2e5e8bSYann Gautier } 6218e2e5e8bSYann Gautier 6228e2e5e8bSYann Gautier if (fdt == NULL) { 6238e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6248e2e5e8bSYann Gautier } 6258e2e5e8bSYann Gautier 6268e2e5e8bSYann Gautier sdmmc_node = fdt_node_offset_by_compatible(fdt, -1, DT_SDMMC2_COMPAT); 6278e2e5e8bSYann Gautier 6288e2e5e8bSYann Gautier while (sdmmc_node != -FDT_ERR_NOTFOUND) { 6298e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "reg", NULL); 6308e2e5e8bSYann Gautier if (cuint == NULL) { 6318e2e5e8bSYann Gautier continue; 6328e2e5e8bSYann Gautier } 6338e2e5e8bSYann Gautier 6348e2e5e8bSYann Gautier if (fdt32_to_cpu(*cuint) == sdmmc2_params.reg_base) { 6358e2e5e8bSYann Gautier break; 6368e2e5e8bSYann Gautier } 6378e2e5e8bSYann Gautier 6388e2e5e8bSYann Gautier sdmmc_node = fdt_node_offset_by_compatible(fdt, sdmmc_node, 6398e2e5e8bSYann Gautier DT_SDMMC2_COMPAT); 6408e2e5e8bSYann Gautier } 6418e2e5e8bSYann Gautier 6428e2e5e8bSYann Gautier if (sdmmc_node == -FDT_ERR_NOTFOUND) { 6438e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6448e2e5e8bSYann Gautier } 6458e2e5e8bSYann Gautier 646*1fc2130cSYann Gautier if (fdt_get_status(sdmmc_node) == DT_DISABLED) { 6478e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6488e2e5e8bSYann Gautier } 6498e2e5e8bSYann Gautier 6508e2e5e8bSYann Gautier if (dt_set_pinctrl_config(sdmmc_node) != 0) { 6518e2e5e8bSYann Gautier return -FDT_ERR_BADVALUE; 6528e2e5e8bSYann Gautier } 6538e2e5e8bSYann Gautier 6548e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "clocks", NULL); 6558e2e5e8bSYann Gautier if (cuint == NULL) { 6568e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6578e2e5e8bSYann Gautier } 6588e2e5e8bSYann Gautier 6598e2e5e8bSYann Gautier cuint++; 6608e2e5e8bSYann Gautier sdmmc2_params.clock_id = fdt32_to_cpu(*cuint); 6618e2e5e8bSYann Gautier 6628e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "resets", NULL); 6638e2e5e8bSYann Gautier if (cuint == NULL) { 6648e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND; 6658e2e5e8bSYann Gautier } 6668e2e5e8bSYann Gautier 6678e2e5e8bSYann Gautier cuint++; 6688e2e5e8bSYann Gautier sdmmc2_params.reset_id = fdt32_to_cpu(*cuint); 6698e2e5e8bSYann Gautier 670c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) { 6718e2e5e8bSYann Gautier sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0; 6728e2e5e8bSYann Gautier } 6738e2e5e8bSYann Gautier 674c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) { 6758e2e5e8bSYann Gautier sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL; 6768e2e5e8bSYann Gautier } 6778e2e5e8bSYann Gautier 678c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) { 6798e2e5e8bSYann Gautier sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE; 6808e2e5e8bSYann Gautier } 6818e2e5e8bSYann Gautier 6828e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL); 6838e2e5e8bSYann Gautier if (cuint != NULL) { 6848e2e5e8bSYann Gautier switch (fdt32_to_cpu(*cuint)) { 6858e2e5e8bSYann Gautier case 4: 6868e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_4; 6878e2e5e8bSYann Gautier break; 6888e2e5e8bSYann Gautier 6898e2e5e8bSYann Gautier case 8: 6908e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_8; 6918e2e5e8bSYann Gautier break; 6928e2e5e8bSYann Gautier 6938e2e5e8bSYann Gautier default: 6948e2e5e8bSYann Gautier break; 6958e2e5e8bSYann Gautier } 6968e2e5e8bSYann Gautier } 6978e2e5e8bSYann Gautier 6988e2e5e8bSYann Gautier return 0; 6998e2e5e8bSYann Gautier } 7008e2e5e8bSYann Gautier 7018e2e5e8bSYann Gautier unsigned long long stm32_sdmmc2_mmc_get_device_size(void) 7028e2e5e8bSYann Gautier { 7038e2e5e8bSYann Gautier return sdmmc2_params.device_info->device_size; 7048e2e5e8bSYann Gautier } 7058e2e5e8bSYann Gautier 7068e2e5e8bSYann Gautier int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params) 7078e2e5e8bSYann Gautier { 7088e2e5e8bSYann Gautier int ret; 7098e2e5e8bSYann Gautier 7108e2e5e8bSYann Gautier assert((params != NULL) && 7118e2e5e8bSYann Gautier ((params->reg_base & MMC_BLOCK_MASK) == 0U) && 7128e2e5e8bSYann Gautier ((params->bus_width == MMC_BUS_WIDTH_1) || 7138e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_4) || 7148e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_8))); 7158e2e5e8bSYann Gautier 7168e2e5e8bSYann Gautier memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params)); 7178e2e5e8bSYann Gautier 7188e2e5e8bSYann Gautier if (stm32_sdmmc2_dt_get_config() != 0) { 7198e2e5e8bSYann Gautier ERROR("%s: DT error\n", __func__); 7208e2e5e8bSYann Gautier return -ENOMEM; 7218e2e5e8bSYann Gautier } 7228e2e5e8bSYann Gautier 7238e2e5e8bSYann Gautier ret = stm32mp1_clk_enable(sdmmc2_params.clock_id); 7248e2e5e8bSYann Gautier if (ret != 0) { 7258e2e5e8bSYann Gautier ERROR("%s: clock %d failed\n", __func__, 7268e2e5e8bSYann Gautier sdmmc2_params.clock_id); 7278e2e5e8bSYann Gautier return ret; 7288e2e5e8bSYann Gautier } 7298e2e5e8bSYann Gautier 7308e2e5e8bSYann Gautier stm32mp1_reset_assert(sdmmc2_params.reset_id); 7318e2e5e8bSYann Gautier udelay(2); 7328e2e5e8bSYann Gautier stm32mp1_reset_deassert(sdmmc2_params.reset_id); 7338e2e5e8bSYann Gautier mdelay(1); 7348e2e5e8bSYann Gautier 7358e2e5e8bSYann Gautier sdmmc2_params.clk_rate = stm32mp1_clk_get_rate(sdmmc2_params.clock_id); 7368e2e5e8bSYann Gautier 7378e2e5e8bSYann Gautier return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate, 7388e2e5e8bSYann Gautier sdmmc2_params.bus_width, sdmmc2_params.flags, 7398e2e5e8bSYann Gautier sdmmc2_params.device_info); 7408e2e5e8bSYann Gautier } 741