18e2e5e8bSYann Gautier /*
2d5b4d5d2SYann Gautier * Copyright (c) 2018-2024, STMicroelectronics - All Rights Reserved
38e2e5e8bSYann Gautier *
48e2e5e8bSYann Gautier * SPDX-License-Identifier: BSD-3-Clause
58e2e5e8bSYann Gautier */
68e2e5e8bSYann Gautier
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <errno.h>
909d40e0eSAntonio Nino Diaz #include <string.h>
1009d40e0eSAntonio Nino Diaz
118e2e5e8bSYann Gautier #include <arch.h>
128e2e5e8bSYann Gautier #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1433667d29SYann Gautier #include <drivers/clk.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/mmc.h>
171fc2130cSYann Gautier #include <drivers/st/stm32_gpio.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_sdmmc2.h>
193f9c9784SYann Gautier #include <drivers/st/stm32mp_reset.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <lib/utils.h>
22258bef91SYann Gautier #include <libfdt.h>
2309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2409d40e0eSAntonio Nino Diaz
25258bef91SYann Gautier #include <platform_def.h>
26258bef91SYann Gautier
278e2e5e8bSYann Gautier /* Registers offsets */
288e2e5e8bSYann Gautier #define SDMMC_POWER 0x00U
298e2e5e8bSYann Gautier #define SDMMC_CLKCR 0x04U
308e2e5e8bSYann Gautier #define SDMMC_ARGR 0x08U
318e2e5e8bSYann Gautier #define SDMMC_CMDR 0x0CU
328e2e5e8bSYann Gautier #define SDMMC_RESPCMDR 0x10U
338e2e5e8bSYann Gautier #define SDMMC_RESP1R 0x14U
348e2e5e8bSYann Gautier #define SDMMC_RESP2R 0x18U
358e2e5e8bSYann Gautier #define SDMMC_RESP3R 0x1CU
368e2e5e8bSYann Gautier #define SDMMC_RESP4R 0x20U
378e2e5e8bSYann Gautier #define SDMMC_DTIMER 0x24U
388e2e5e8bSYann Gautier #define SDMMC_DLENR 0x28U
398e2e5e8bSYann Gautier #define SDMMC_DCTRLR 0x2CU
408e2e5e8bSYann Gautier #define SDMMC_DCNTR 0x30U
418e2e5e8bSYann Gautier #define SDMMC_STAR 0x34U
428e2e5e8bSYann Gautier #define SDMMC_ICR 0x38U
438e2e5e8bSYann Gautier #define SDMMC_MASKR 0x3CU
448e2e5e8bSYann Gautier #define SDMMC_ACKTIMER 0x40U
458e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR 0x50U
468e2e5e8bSYann Gautier #define SDMMC_IDMABSIZER 0x54U
478e2e5e8bSYann Gautier #define SDMMC_IDMABASE0R 0x58U
488e2e5e8bSYann Gautier #define SDMMC_IDMABASE1R 0x5CU
498e2e5e8bSYann Gautier #define SDMMC_FIFOR 0x80U
508e2e5e8bSYann Gautier
518e2e5e8bSYann Gautier /* SDMMC power control register */
528e2e5e8bSYann Gautier #define SDMMC_POWER_PWRCTRL GENMASK(1, 0)
53258bef91SYann Gautier #define SDMMC_POWER_PWRCTRL_PWR_CYCLE BIT(1)
548e2e5e8bSYann Gautier #define SDMMC_POWER_DIRPOL BIT(4)
558e2e5e8bSYann Gautier
568e2e5e8bSYann Gautier /* SDMMC clock control register */
578e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_4 BIT(14)
588e2e5e8bSYann Gautier #define SDMMC_CLKCR_WIDBUS_8 BIT(15)
598e2e5e8bSYann Gautier #define SDMMC_CLKCR_NEGEDGE BIT(16)
608e2e5e8bSYann Gautier #define SDMMC_CLKCR_HWFC_EN BIT(17)
618e2e5e8bSYann Gautier #define SDMMC_CLKCR_SELCLKRX_0 BIT(20)
628e2e5e8bSYann Gautier
638e2e5e8bSYann Gautier /* SDMMC command register */
648e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDTRANS BIT(6)
658e2e5e8bSYann Gautier #define SDMMC_CMDR_CMDSTOP BIT(7)
668e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP GENMASK(9, 8)
678e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT BIT(8)
688e2e5e8bSYann Gautier #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC BIT(9)
698e2e5e8bSYann Gautier #define SDMMC_CMDR_CPSMEN BIT(12)
708e2e5e8bSYann Gautier
718e2e5e8bSYann Gautier /* SDMMC data control register */
728e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTEN BIT(0)
738e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTDIR BIT(1)
748e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DTMODE GENMASK(3, 2)
758e2e5e8bSYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE GENMASK(7, 4)
76d9d803e0SYann Gautier #define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT 4
778e2e5e8bSYann Gautier #define SDMMC_DCTRLR_FIFORST BIT(13)
788e2e5e8bSYann Gautier
798e2e5e8bSYann Gautier #define SDMMC_DCTRLR_CLEAR_MASK (SDMMC_DCTRLR_DTEN | \
808e2e5e8bSYann Gautier SDMMC_DCTRLR_DTDIR | \
818e2e5e8bSYann Gautier SDMMC_DCTRLR_DTMODE | \
828e2e5e8bSYann Gautier SDMMC_DCTRLR_DBLOCKSIZE)
838e2e5e8bSYann Gautier
848e2e5e8bSYann Gautier /* SDMMC status register */
858e2e5e8bSYann Gautier #define SDMMC_STAR_CCRCFAIL BIT(0)
868e2e5e8bSYann Gautier #define SDMMC_STAR_DCRCFAIL BIT(1)
878e2e5e8bSYann Gautier #define SDMMC_STAR_CTIMEOUT BIT(2)
888e2e5e8bSYann Gautier #define SDMMC_STAR_DTIMEOUT BIT(3)
898e2e5e8bSYann Gautier #define SDMMC_STAR_TXUNDERR BIT(4)
908e2e5e8bSYann Gautier #define SDMMC_STAR_RXOVERR BIT(5)
918e2e5e8bSYann Gautier #define SDMMC_STAR_CMDREND BIT(6)
928e2e5e8bSYann Gautier #define SDMMC_STAR_CMDSENT BIT(7)
938e2e5e8bSYann Gautier #define SDMMC_STAR_DATAEND BIT(8)
948e2e5e8bSYann Gautier #define SDMMC_STAR_DBCKEND BIT(10)
951d7bcaa6SYann Gautier #define SDMMC_STAR_DPSMACT BIT(12)
968e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOHF BIT(15)
978e2e5e8bSYann Gautier #define SDMMC_STAR_RXFIFOE BIT(19)
988e2e5e8bSYann Gautier #define SDMMC_STAR_IDMATE BIT(27)
998e2e5e8bSYann Gautier #define SDMMC_STAR_IDMABTC BIT(28)
1008e2e5e8bSYann Gautier
1018e2e5e8bSYann Gautier /* SDMMC DMA control register */
1028e2e5e8bSYann Gautier #define SDMMC_IDMACTRLR_IDMAEN BIT(0)
1038e2e5e8bSYann Gautier
1048e2e5e8bSYann Gautier #define SDMMC_STATIC_FLAGS (SDMMC_STAR_CCRCFAIL | \
1058e2e5e8bSYann Gautier SDMMC_STAR_DCRCFAIL | \
1068e2e5e8bSYann Gautier SDMMC_STAR_CTIMEOUT | \
1078e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT | \
1088e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | \
1098e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR | \
1108e2e5e8bSYann Gautier SDMMC_STAR_CMDREND | \
1118e2e5e8bSYann Gautier SDMMC_STAR_CMDSENT | \
1128e2e5e8bSYann Gautier SDMMC_STAR_DATAEND | \
1138e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND | \
1148e2e5e8bSYann Gautier SDMMC_STAR_IDMATE | \
1158e2e5e8bSYann Gautier SDMMC_STAR_IDMABTC)
1168e2e5e8bSYann Gautier
11745c70e68SEtienne Carriere #define TIMEOUT_US_1_MS 1000U
118dfdb057aSYann Gautier #define TIMEOUT_US_10_MS 10000U
119dfdb057aSYann Gautier #define TIMEOUT_US_1_S 1000000U
1208e2e5e8bSYann Gautier
121258bef91SYann Gautier /* Power cycle delays in ms */
122258bef91SYann Gautier #define VCC_POWER_OFF_DELAY 2
123258bef91SYann Gautier #define VCC_POWER_ON_DELAY 2
124258bef91SYann Gautier #define POWER_CYCLE_DELAY 2
125258bef91SYann Gautier #define POWER_OFF_DELAY 2
126258bef91SYann Gautier #define POWER_ON_DELAY 1
127258bef91SYann Gautier
1286481a8f1SYann Gautier #ifndef DT_SDMMC2_COMPAT
1298e2e5e8bSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32-sdmmc2"
1306481a8f1SYann Gautier #endif
1318e2e5e8bSYann Gautier
132*701178dcSMaxime Méré #ifdef STM32MP1X
133b46f74d4SYann Gautier #define SDMMC_FIFO_SIZE 64U
134d5b4d5d2SYann Gautier #else
135d5b4d5d2SYann Gautier #define SDMMC_FIFO_SIZE 1024U
136d5b4d5d2SYann Gautier #endif
137b46f74d4SYann Gautier
138136f632fSYann Gautier #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/
139136f632fSYann Gautier #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/
140136f632fSYann Gautier #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/
141136f632fSYann Gautier #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/
142136f632fSYann Gautier #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/
143136f632fSYann Gautier
1448e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void);
1458e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd);
1468e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd);
1478e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width);
1488e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size);
1498e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size);
1508e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size);
1518e2e5e8bSYann Gautier
1528e2e5e8bSYann Gautier static const struct mmc_ops stm32_sdmmc2_ops = {
1538e2e5e8bSYann Gautier .init = stm32_sdmmc2_init,
1548e2e5e8bSYann Gautier .send_cmd = stm32_sdmmc2_send_cmd,
1558e2e5e8bSYann Gautier .set_ios = stm32_sdmmc2_set_ios,
1568e2e5e8bSYann Gautier .prepare = stm32_sdmmc2_prepare,
1578e2e5e8bSYann Gautier .read = stm32_sdmmc2_read,
1588e2e5e8bSYann Gautier .write = stm32_sdmmc2_write,
1598e2e5e8bSYann Gautier };
1608e2e5e8bSYann Gautier
1618e2e5e8bSYann Gautier static struct stm32_sdmmc2_params sdmmc2_params;
1628e2e5e8bSYann Gautier
1633deebd4cSYann Gautier static bool next_cmd_is_acmd;
1643deebd4cSYann Gautier
1658e2e5e8bSYann Gautier #pragma weak plat_sdmmc2_use_dma
plat_sdmmc2_use_dma(unsigned int instance,unsigned int memory)1668e2e5e8bSYann Gautier bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory)
1678e2e5e8bSYann Gautier {
1688e2e5e8bSYann Gautier return false;
1698e2e5e8bSYann Gautier }
1708e2e5e8bSYann Gautier
stm32_sdmmc2_init(void)1718e2e5e8bSYann Gautier static void stm32_sdmmc2_init(void)
1728e2e5e8bSYann Gautier {
1738e2e5e8bSYann Gautier uint32_t clock_div;
1742c2c9f1eSYann Gautier uint32_t freq = STM32MP_MMC_INIT_FREQ;
1758e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base;
176d50e7a71SYann Gautier int ret;
1778e2e5e8bSYann Gautier
1782c2c9f1eSYann Gautier if (sdmmc2_params.max_freq != 0U) {
1792c2c9f1eSYann Gautier freq = MIN(sdmmc2_params.max_freq, freq);
1802c2c9f1eSYann Gautier }
1812c2c9f1eSYann Gautier
182258bef91SYann Gautier if (sdmmc2_params.vmmc_regu != NULL) {
183d50e7a71SYann Gautier ret = regulator_disable(sdmmc2_params.vmmc_regu);
184d50e7a71SYann Gautier if (ret < 0) {
185d50e7a71SYann Gautier panic();
186d50e7a71SYann Gautier }
187258bef91SYann Gautier }
188258bef91SYann Gautier
189258bef91SYann Gautier mdelay(VCC_POWER_OFF_DELAY);
190258bef91SYann Gautier
191258bef91SYann Gautier mmio_write_32(base + SDMMC_POWER,
192258bef91SYann Gautier SDMMC_POWER_PWRCTRL_PWR_CYCLE | sdmmc2_params.dirpol);
193258bef91SYann Gautier mdelay(POWER_CYCLE_DELAY);
194258bef91SYann Gautier
195258bef91SYann Gautier if (sdmmc2_params.vmmc_regu != NULL) {
196d50e7a71SYann Gautier ret = regulator_enable(sdmmc2_params.vmmc_regu);
197d50e7a71SYann Gautier if (ret < 0) {
198d50e7a71SYann Gautier panic();
199d50e7a71SYann Gautier }
200258bef91SYann Gautier }
201258bef91SYann Gautier
202258bef91SYann Gautier mdelay(VCC_POWER_ON_DELAY);
203258bef91SYann Gautier
204258bef91SYann Gautier mmio_write_32(base + SDMMC_POWER, sdmmc2_params.dirpol);
205258bef91SYann Gautier mdelay(POWER_OFF_DELAY);
206258bef91SYann Gautier
2072c2c9f1eSYann Gautier clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U);
2088e2e5e8bSYann Gautier
2098e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div |
2108e2e5e8bSYann Gautier sdmmc2_params.negedge |
2118e2e5e8bSYann Gautier sdmmc2_params.pin_ckin);
2128e2e5e8bSYann Gautier
2138e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_POWER,
2148e2e5e8bSYann Gautier SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol);
2158e2e5e8bSYann Gautier
216258bef91SYann Gautier mdelay(POWER_ON_DELAY);
2178e2e5e8bSYann Gautier }
2188e2e5e8bSYann Gautier
stm32_sdmmc2_stop_transfer(void)2198e2e5e8bSYann Gautier static int stm32_sdmmc2_stop_transfer(void)
2208e2e5e8bSYann Gautier {
2218e2e5e8bSYann Gautier struct mmc_cmd cmd_stop;
2228e2e5e8bSYann Gautier
2238e2e5e8bSYann Gautier zeromem(&cmd_stop, sizeof(struct mmc_cmd));
2248e2e5e8bSYann Gautier
2258e2e5e8bSYann Gautier cmd_stop.cmd_idx = MMC_CMD(12);
2268e2e5e8bSYann Gautier cmd_stop.resp_type = MMC_RESPONSE_R1B;
2278e2e5e8bSYann Gautier
2288e2e5e8bSYann Gautier return stm32_sdmmc2_send_cmd(&cmd_stop);
2298e2e5e8bSYann Gautier }
2308e2e5e8bSYann Gautier
stm32_sdmmc2_send_cmd_req(struct mmc_cmd * cmd)2318e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd)
2328e2e5e8bSYann Gautier {
233dfdb057aSYann Gautier uint64_t timeout;
2348e2e5e8bSYann Gautier uint32_t flags_cmd, status;
2358e2e5e8bSYann Gautier uint32_t flags_data = 0;
2368e2e5e8bSYann Gautier int err = 0;
2378e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base;
238dfdb057aSYann Gautier unsigned int cmd_reg, arg_reg;
2398e2e5e8bSYann Gautier
2408e2e5e8bSYann Gautier if (cmd == NULL) {
2418e2e5e8bSYann Gautier return -EINVAL;
2428e2e5e8bSYann Gautier }
2438e2e5e8bSYann Gautier
2448e2e5e8bSYann Gautier flags_cmd = SDMMC_STAR_CTIMEOUT;
2458e2e5e8bSYann Gautier arg_reg = cmd->cmd_arg;
2468e2e5e8bSYann Gautier
2478e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) {
2488e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, 0);
2498e2e5e8bSYann Gautier }
2508e2e5e8bSYann Gautier
2518e2e5e8bSYann Gautier cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN;
2528e2e5e8bSYann Gautier
2538e2e5e8bSYann Gautier if (cmd->resp_type == 0U) {
2548e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDSENT;
2558e2e5e8bSYann Gautier }
2568e2e5e8bSYann Gautier
2578e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_48) != 0U) {
2588e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_136) != 0U) {
2598e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND;
2608e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP;
2618e2e5e8bSYann Gautier } else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) {
2628e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL;
2638e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT;
2648e2e5e8bSYann Gautier } else {
2658e2e5e8bSYann Gautier flags_cmd |= SDMMC_STAR_CMDREND;
2668e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC;
2678e2e5e8bSYann Gautier }
2688e2e5e8bSYann Gautier }
2698e2e5e8bSYann Gautier
2708e2e5e8bSYann Gautier switch (cmd->cmd_idx) {
2718e2e5e8bSYann Gautier case MMC_CMD(1):
2728e2e5e8bSYann Gautier arg_reg |= OCR_POWERUP;
2738e2e5e8bSYann Gautier break;
2743deebd4cSYann Gautier case MMC_CMD(6):
2753deebd4cSYann Gautier if ((sdmmc2_params.device_info->mmc_dev_type == MMC_IS_SD_HC) &&
2763deebd4cSYann Gautier (!next_cmd_is_acmd)) {
2773deebd4cSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS;
2783deebd4cSYann Gautier if (sdmmc2_params.use_dma) {
2793deebd4cSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL |
2803deebd4cSYann Gautier SDMMC_STAR_DTIMEOUT |
2813deebd4cSYann Gautier SDMMC_STAR_DATAEND |
2823deebd4cSYann Gautier SDMMC_STAR_RXOVERR |
2833deebd4cSYann Gautier SDMMC_STAR_IDMATE |
2843deebd4cSYann Gautier SDMMC_STAR_DBCKEND;
2853deebd4cSYann Gautier }
2863deebd4cSYann Gautier }
2873deebd4cSYann Gautier break;
2888e2e5e8bSYann Gautier case MMC_CMD(8):
2898e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
2908e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS;
2918e2e5e8bSYann Gautier }
2928e2e5e8bSYann Gautier break;
2938e2e5e8bSYann Gautier case MMC_CMD(12):
2948e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDSTOP;
2958e2e5e8bSYann Gautier break;
2968e2e5e8bSYann Gautier case MMC_CMD(17):
2978e2e5e8bSYann Gautier case MMC_CMD(18):
2988e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS;
2998e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) {
3008e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL |
3018e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT |
3028e2e5e8bSYann Gautier SDMMC_STAR_DATAEND |
3038e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR |
3048e2e5e8bSYann Gautier SDMMC_STAR_IDMATE;
3058e2e5e8bSYann Gautier }
3068e2e5e8bSYann Gautier break;
3078e2e5e8bSYann Gautier case MMC_ACMD(41):
3088e2e5e8bSYann Gautier arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4;
3098e2e5e8bSYann Gautier break;
3108e2e5e8bSYann Gautier case MMC_ACMD(51):
3118e2e5e8bSYann Gautier cmd_reg |= SDMMC_CMDR_CMDTRANS;
3128e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) {
3138e2e5e8bSYann Gautier flags_data |= SDMMC_STAR_DCRCFAIL |
3148e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT |
3158e2e5e8bSYann Gautier SDMMC_STAR_DATAEND |
3168e2e5e8bSYann Gautier SDMMC_STAR_RXOVERR |
3178e2e5e8bSYann Gautier SDMMC_STAR_IDMATE |
3188e2e5e8bSYann Gautier SDMMC_STAR_DBCKEND;
3198e2e5e8bSYann Gautier }
3208e2e5e8bSYann Gautier break;
3218e2e5e8bSYann Gautier default:
3228e2e5e8bSYann Gautier break;
3238e2e5e8bSYann Gautier }
3248e2e5e8bSYann Gautier
3253deebd4cSYann Gautier next_cmd_is_acmd = (cmd->cmd_idx == MMC_CMD(55));
3263deebd4cSYann Gautier
32754019a35SYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
32854019a35SYann Gautier
32954019a35SYann Gautier /*
33054019a35SYann Gautier * Clear the SDMMC_DCTRLR if the command does not await data.
33154019a35SYann Gautier * Skip CMD55 as the next command could be data related, and
33254019a35SYann Gautier * the register could have been set in prepare function.
33354019a35SYann Gautier */
3343deebd4cSYann Gautier if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) && !next_cmd_is_acmd) {
33554019a35SYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0U);
33654019a35SYann Gautier }
33754019a35SYann Gautier
3388e2e5e8bSYann Gautier if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) {
3398e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
3408e2e5e8bSYann Gautier }
3418e2e5e8bSYann Gautier
3428e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ARGR, arg_reg);
3438e2e5e8bSYann Gautier
3448e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CMDR, cmd_reg);
3458e2e5e8bSYann Gautier
3468e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR);
3478e2e5e8bSYann Gautier
348dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_10_MS);
3491d7bcaa6SYann Gautier
3501d7bcaa6SYann Gautier while ((status & flags_cmd) == 0U) {
351dfdb057aSYann Gautier if (timeout_elapsed(timeout)) {
3528e2e5e8bSYann Gautier err = -ETIMEDOUT;
353bc1c98a8SYann Gautier ERROR("%s: timeout 10ms (cmd = %u,status = %x)\n",
3548e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status);
3551d7bcaa6SYann Gautier goto err_exit;
3568e2e5e8bSYann Gautier }
3578e2e5e8bSYann Gautier
3581d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR);
3591d7bcaa6SYann Gautier }
3601d7bcaa6SYann Gautier
3611d7bcaa6SYann Gautier if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) {
3628e2e5e8bSYann Gautier if ((status & SDMMC_STAR_CTIMEOUT) != 0U) {
3638e2e5e8bSYann Gautier err = -ETIMEDOUT;
3648e2e5e8bSYann Gautier /*
3658e2e5e8bSYann Gautier * Those timeouts can occur, and framework will handle
3668e2e5e8bSYann Gautier * the retries. CMD8 is expected to return this timeout
3678e2e5e8bSYann Gautier * for eMMC
3688e2e5e8bSYann Gautier */
3698e2e5e8bSYann Gautier if (!((cmd->cmd_idx == MMC_CMD(1)) ||
3708e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13)) ||
3718e2e5e8bSYann Gautier ((cmd->cmd_idx == MMC_CMD(8)) &&
3728e2e5e8bSYann Gautier (cmd->resp_type == MMC_RESPONSE_R7)))) {
373bc1c98a8SYann Gautier ERROR("%s: CTIMEOUT (cmd = %u,status = %x)\n",
3748e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status);
3758e2e5e8bSYann Gautier }
3768e2e5e8bSYann Gautier } else {
3778e2e5e8bSYann Gautier err = -EIO;
378bc1c98a8SYann Gautier ERROR("%s: CRCFAIL (cmd = %u,status = %x)\n",
3798e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status);
3808e2e5e8bSYann Gautier }
3811d7bcaa6SYann Gautier
3821d7bcaa6SYann Gautier goto err_exit;
3838e2e5e8bSYann Gautier }
3848e2e5e8bSYann Gautier
3851d7bcaa6SYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) {
3868e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(9)) &&
3878e2e5e8bSYann Gautier ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) {
3888e2e5e8bSYann Gautier /* Need to invert response to match CSD structure */
3898e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R);
3908e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R);
3918e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R);
3928e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R);
3938e2e5e8bSYann Gautier } else {
3948e2e5e8bSYann Gautier cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R);
3958e2e5e8bSYann Gautier if ((cmd_reg & SDMMC_CMDR_WAITRESP) ==
3968e2e5e8bSYann Gautier SDMMC_CMDR_WAITRESP) {
3978e2e5e8bSYann Gautier cmd->resp_data[1] = mmio_read_32(base +
3988e2e5e8bSYann Gautier SDMMC_RESP2R);
3998e2e5e8bSYann Gautier cmd->resp_data[2] = mmio_read_32(base +
4008e2e5e8bSYann Gautier SDMMC_RESP3R);
4018e2e5e8bSYann Gautier cmd->resp_data[3] = mmio_read_32(base +
4028e2e5e8bSYann Gautier SDMMC_RESP4R);
4038e2e5e8bSYann Gautier }
4048e2e5e8bSYann Gautier }
4058e2e5e8bSYann Gautier }
4068e2e5e8bSYann Gautier
4071d7bcaa6SYann Gautier if (flags_data == 0U) {
4088e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
4098e2e5e8bSYann Gautier
4101d7bcaa6SYann Gautier return 0;
4118e2e5e8bSYann Gautier }
4128e2e5e8bSYann Gautier
4131d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR);
4148e2e5e8bSYann Gautier
415dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_10_MS);
4168e2e5e8bSYann Gautier
4171d7bcaa6SYann Gautier while ((status & flags_data) == 0U) {
418dfdb057aSYann Gautier if (timeout_elapsed(timeout)) {
419bc1c98a8SYann Gautier ERROR("%s: timeout 10ms (cmd = %u,status = %x)\n",
4208e2e5e8bSYann Gautier __func__, cmd->cmd_idx, status);
4218e2e5e8bSYann Gautier err = -ETIMEDOUT;
4221d7bcaa6SYann Gautier goto err_exit;
4238e2e5e8bSYann Gautier }
4241d7bcaa6SYann Gautier
4251d7bcaa6SYann Gautier status = mmio_read_32(base + SDMMC_STAR);
4261d7bcaa6SYann Gautier };
4278e2e5e8bSYann Gautier
4288e2e5e8bSYann Gautier if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL |
4298e2e5e8bSYann Gautier SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR |
4308e2e5e8bSYann Gautier SDMMC_STAR_IDMATE)) != 0U) {
431bc1c98a8SYann Gautier ERROR("%s: Error flag (cmd = %u,status = %x)\n", __func__,
4328e2e5e8bSYann Gautier cmd->cmd_idx, status);
4338e2e5e8bSYann Gautier err = -EIO;
4348e2e5e8bSYann Gautier }
4358e2e5e8bSYann Gautier
4361d7bcaa6SYann Gautier err_exit:
4378e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
4388e2e5e8bSYann Gautier mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS);
4398e2e5e8bSYann Gautier
440dfdb057aSYann Gautier if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) {
4411d7bcaa6SYann Gautier int ret_stop = stm32_sdmmc2_stop_transfer();
4421d7bcaa6SYann Gautier
4431d7bcaa6SYann Gautier if (ret_stop != 0) {
4441d7bcaa6SYann Gautier return ret_stop;
4451d7bcaa6SYann Gautier }
4468e2e5e8bSYann Gautier }
4478e2e5e8bSYann Gautier
4488e2e5e8bSYann Gautier return err;
4498e2e5e8bSYann Gautier }
4508e2e5e8bSYann Gautier
stm32_sdmmc2_send_cmd(struct mmc_cmd * cmd)4518e2e5e8bSYann Gautier static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd)
4528e2e5e8bSYann Gautier {
4537d8e1218SYann Gautier uint8_t retry;
4547d8e1218SYann Gautier int err;
4558e2e5e8bSYann Gautier
4568e2e5e8bSYann Gautier assert(cmd != NULL);
4578e2e5e8bSYann Gautier
4587d8e1218SYann Gautier for (retry = 0U; retry < 3U; retry++) {
4598e2e5e8bSYann Gautier err = stm32_sdmmc2_send_cmd_req(cmd);
4608e2e5e8bSYann Gautier if (err == 0) {
4617d8e1218SYann Gautier return 0;
4628e2e5e8bSYann Gautier }
4638e2e5e8bSYann Gautier
4648e2e5e8bSYann Gautier if ((cmd->cmd_idx == MMC_CMD(1)) ||
4658e2e5e8bSYann Gautier (cmd->cmd_idx == MMC_CMD(13))) {
4668e2e5e8bSYann Gautier return 0; /* Retry managed by framework */
4678e2e5e8bSYann Gautier }
4688e2e5e8bSYann Gautier
4698e2e5e8bSYann Gautier /* Command 8 is expected to fail for eMMC */
4707d8e1218SYann Gautier if (cmd->cmd_idx != MMC_CMD(8)) {
4717d8e1218SYann Gautier WARN(" CMD%u, Retry: %u, Error: %d\n",
4727d8e1218SYann Gautier cmd->cmd_idx, retry + 1U, err);
4738e2e5e8bSYann Gautier }
4748e2e5e8bSYann Gautier
4757d8e1218SYann Gautier udelay(10U);
4768e2e5e8bSYann Gautier }
4778e2e5e8bSYann Gautier
4788e2e5e8bSYann Gautier return err;
4798e2e5e8bSYann Gautier }
4808e2e5e8bSYann Gautier
stm32_sdmmc2_set_ios(unsigned int clk,unsigned int width)4818e2e5e8bSYann Gautier static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width)
4828e2e5e8bSYann Gautier {
4838e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base;
4848e2e5e8bSYann Gautier uint32_t bus_cfg = 0;
4852c2c9f1eSYann Gautier uint32_t clock_div, max_freq, freq;
4868e2e5e8bSYann Gautier uint32_t clk_rate = sdmmc2_params.clk_rate;
4878e2e5e8bSYann Gautier uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq;
4888e2e5e8bSYann Gautier
4898e2e5e8bSYann Gautier switch (width) {
4908e2e5e8bSYann Gautier case MMC_BUS_WIDTH_1:
4918e2e5e8bSYann Gautier break;
4928e2e5e8bSYann Gautier case MMC_BUS_WIDTH_4:
4938e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_4;
4948e2e5e8bSYann Gautier break;
4958e2e5e8bSYann Gautier case MMC_BUS_WIDTH_8:
4968e2e5e8bSYann Gautier bus_cfg |= SDMMC_CLKCR_WIDBUS_8;
4978e2e5e8bSYann Gautier break;
4988e2e5e8bSYann Gautier default:
4998e2e5e8bSYann Gautier panic();
5008e2e5e8bSYann Gautier break;
5018e2e5e8bSYann Gautier }
5028e2e5e8bSYann Gautier
5038e2e5e8bSYann Gautier if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) {
5048e2e5e8bSYann Gautier if (max_bus_freq >= 52000000U) {
5053f9c9784SYann Gautier max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ;
5068e2e5e8bSYann Gautier } else {
5073f9c9784SYann Gautier max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ;
5088e2e5e8bSYann Gautier }
5098e2e5e8bSYann Gautier } else {
5108e2e5e8bSYann Gautier if (max_bus_freq >= 50000000U) {
5113f9c9784SYann Gautier max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ;
5128e2e5e8bSYann Gautier } else {
5133f9c9784SYann Gautier max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ;
5148e2e5e8bSYann Gautier }
5158e2e5e8bSYann Gautier }
5168e2e5e8bSYann Gautier
5172c2c9f1eSYann Gautier if (sdmmc2_params.max_freq != 0U) {
5182c2c9f1eSYann Gautier freq = MIN(sdmmc2_params.max_freq, max_freq);
5192c2c9f1eSYann Gautier } else {
5202c2c9f1eSYann Gautier freq = max_freq;
5212c2c9f1eSYann Gautier }
5222c2c9f1eSYann Gautier
5232c2c9f1eSYann Gautier clock_div = div_round_up(clk_rate, freq * 2U);
5248e2e5e8bSYann Gautier
5258e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_CLKCR,
5268e2e5e8bSYann Gautier SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg |
5278e2e5e8bSYann Gautier sdmmc2_params.negedge |
5288e2e5e8bSYann Gautier sdmmc2_params.pin_ckin);
5298e2e5e8bSYann Gautier
5308e2e5e8bSYann Gautier return 0;
5318e2e5e8bSYann Gautier }
5328e2e5e8bSYann Gautier
stm32_sdmmc2_prepare(int lba,uintptr_t buf,size_t size)5338e2e5e8bSYann Gautier static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size)
5348e2e5e8bSYann Gautier {
5358e2e5e8bSYann Gautier struct mmc_cmd cmd;
5368e2e5e8bSYann Gautier int ret;
5378e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base;
5388e2e5e8bSYann Gautier uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR;
539d9d803e0SYann Gautier uint32_t arg_size;
5408e2e5e8bSYann Gautier
541029f81e0SYann Gautier assert((size != 0U) && (size <= UINT32_MAX));
542d9d803e0SYann Gautier
543d9d803e0SYann Gautier if (size > MMC_BLOCK_SIZE) {
544d9d803e0SYann Gautier arg_size = MMC_BLOCK_SIZE;
5458e2e5e8bSYann Gautier } else {
546029f81e0SYann Gautier arg_size = (uint32_t)size;
5478e2e5e8bSYann Gautier }
5488e2e5e8bSYann Gautier
5498e2e5e8bSYann Gautier sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf);
5508e2e5e8bSYann Gautier
5518e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) {
5528e2e5e8bSYann Gautier inv_dcache_range(buf, size);
5538e2e5e8bSYann Gautier }
5548e2e5e8bSYann Gautier
5558e2e5e8bSYann Gautier /* Prepare CMD 16*/
5564156d4daSYann Gautier mmio_write_32(base + SDMMC_DTIMER, 0);
5578e2e5e8bSYann Gautier
5588e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, 0);
5598e2e5e8bSYann Gautier
5604156d4daSYann Gautier mmio_write_32(base + SDMMC_DCTRLR, 0);
5618e2e5e8bSYann Gautier
5628e2e5e8bSYann Gautier zeromem(&cmd, sizeof(struct mmc_cmd));
5638e2e5e8bSYann Gautier
5648e2e5e8bSYann Gautier cmd.cmd_idx = MMC_CMD(16);
565d9d803e0SYann Gautier cmd.cmd_arg = arg_size;
5668e2e5e8bSYann Gautier cmd.resp_type = MMC_RESPONSE_R1;
5678e2e5e8bSYann Gautier
5688e2e5e8bSYann Gautier ret = stm32_sdmmc2_send_cmd(&cmd);
5698e2e5e8bSYann Gautier if (ret != 0) {
5708e2e5e8bSYann Gautier ERROR("CMD16 failed\n");
5718e2e5e8bSYann Gautier return ret;
5728e2e5e8bSYann Gautier }
5738e2e5e8bSYann Gautier
5748e2e5e8bSYann Gautier /* Prepare data command */
5758e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX);
5768e2e5e8bSYann Gautier
5778e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DLENR, size);
5788e2e5e8bSYann Gautier
5798e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) {
5808e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMACTRLR,
5818e2e5e8bSYann Gautier SDMMC_IDMACTRLR_IDMAEN);
5828e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_IDMABASE0R, buf);
5838e2e5e8bSYann Gautier
5848e2e5e8bSYann Gautier flush_dcache_range(buf, size);
5858e2e5e8bSYann Gautier }
5868e2e5e8bSYann Gautier
587d9d803e0SYann Gautier data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT;
588d9d803e0SYann Gautier
5898e2e5e8bSYann Gautier mmio_clrsetbits_32(base + SDMMC_DCTRLR,
5908e2e5e8bSYann Gautier SDMMC_DCTRLR_CLEAR_MASK,
5918e2e5e8bSYann Gautier data_ctrl);
5928e2e5e8bSYann Gautier
5938e2e5e8bSYann Gautier return 0;
5948e2e5e8bSYann Gautier }
5958e2e5e8bSYann Gautier
stm32_sdmmc2_read(int lba,uintptr_t buf,size_t size)5968e2e5e8bSYann Gautier static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size)
5978e2e5e8bSYann Gautier {
5988e2e5e8bSYann Gautier uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL |
5998e2e5e8bSYann Gautier SDMMC_STAR_DTIMEOUT;
6008e2e5e8bSYann Gautier uint32_t flags = error_flags | SDMMC_STAR_DATAEND;
6018e2e5e8bSYann Gautier uint32_t status;
6028e2e5e8bSYann Gautier uint32_t *buffer;
6038e2e5e8bSYann Gautier uintptr_t base = sdmmc2_params.reg_base;
6048e2e5e8bSYann Gautier uintptr_t fifo_reg = base + SDMMC_FIFOR;
605dfdb057aSYann Gautier uint64_t timeout;
6068e2e5e8bSYann Gautier int ret;
6078e2e5e8bSYann Gautier
6088e2e5e8bSYann Gautier /* Assert buf is 4 bytes aligned */
6098e2e5e8bSYann Gautier assert((buf & GENMASK(1, 0)) == 0U);
6108e2e5e8bSYann Gautier
6118e2e5e8bSYann Gautier buffer = (uint32_t *)buf;
6128e2e5e8bSYann Gautier
6138e2e5e8bSYann Gautier if (sdmmc2_params.use_dma) {
6148e2e5e8bSYann Gautier inv_dcache_range(buf, size);
6158e2e5e8bSYann Gautier
6168e2e5e8bSYann Gautier return 0;
6178e2e5e8bSYann Gautier }
6188e2e5e8bSYann Gautier
6198e2e5e8bSYann Gautier if (size <= MMC_BLOCK_SIZE) {
6208e2e5e8bSYann Gautier flags |= SDMMC_STAR_DBCKEND;
6218e2e5e8bSYann Gautier }
6228e2e5e8bSYann Gautier
623dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1_S);
6248e2e5e8bSYann Gautier
6258e2e5e8bSYann Gautier do {
6268e2e5e8bSYann Gautier status = mmio_read_32(base + SDMMC_STAR);
6278e2e5e8bSYann Gautier
6288e2e5e8bSYann Gautier if ((status & error_flags) != 0U) {
6298e2e5e8bSYann Gautier ERROR("%s: Read error (status = %x)\n", __func__,
6308e2e5e8bSYann Gautier status);
6318e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_DCTRLR,
6328e2e5e8bSYann Gautier SDMMC_DCTRLR_FIFORST);
6338e2e5e8bSYann Gautier
6348e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR,
6358e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS);
6368e2e5e8bSYann Gautier
6378e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer();
6388e2e5e8bSYann Gautier if (ret != 0) {
6398e2e5e8bSYann Gautier return ret;
6408e2e5e8bSYann Gautier }
6418e2e5e8bSYann Gautier
6428e2e5e8bSYann Gautier return -EIO;
6438e2e5e8bSYann Gautier }
6448e2e5e8bSYann Gautier
645dfdb057aSYann Gautier if (timeout_elapsed(timeout)) {
6468e2e5e8bSYann Gautier ERROR("%s: timeout 1s (status = %x)\n",
6478e2e5e8bSYann Gautier __func__, status);
6488e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR,
6498e2e5e8bSYann Gautier SDMMC_STATIC_FLAGS);
6508e2e5e8bSYann Gautier
6518e2e5e8bSYann Gautier ret = stm32_sdmmc2_stop_transfer();
6528e2e5e8bSYann Gautier if (ret != 0) {
6538e2e5e8bSYann Gautier return ret;
6548e2e5e8bSYann Gautier }
6558e2e5e8bSYann Gautier
6568e2e5e8bSYann Gautier return -ETIMEDOUT;
6578e2e5e8bSYann Gautier }
6588e2e5e8bSYann Gautier
659b46f74d4SYann Gautier if (size < (SDMMC_FIFO_SIZE / 2U)) {
6608e2e5e8bSYann Gautier if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) &&
6618e2e5e8bSYann Gautier ((status & SDMMC_STAR_RXFIFOE) == 0U)) {
6628e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg);
6638e2e5e8bSYann Gautier buffer++;
6648e2e5e8bSYann Gautier }
6658e2e5e8bSYann Gautier } else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) {
6668e2e5e8bSYann Gautier uint32_t count;
6678e2e5e8bSYann Gautier
6688e2e5e8bSYann Gautier /* Read data from SDMMC Rx FIFO */
669b46f74d4SYann Gautier for (count = 0; count < (SDMMC_FIFO_SIZE / 2U);
670b46f74d4SYann Gautier count += sizeof(uint32_t)) {
6718e2e5e8bSYann Gautier *buffer = mmio_read_32(fifo_reg);
6728e2e5e8bSYann Gautier buffer++;
6738e2e5e8bSYann Gautier }
6748e2e5e8bSYann Gautier }
6758e2e5e8bSYann Gautier } while ((status & flags) == 0U);
6768e2e5e8bSYann Gautier
6778e2e5e8bSYann Gautier mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS);
6788e2e5e8bSYann Gautier
6798e2e5e8bSYann Gautier if ((status & SDMMC_STAR_DPSMACT) != 0U) {
6808e2e5e8bSYann Gautier WARN("%s: DPSMACT=1, send stop\n", __func__);
6818e2e5e8bSYann Gautier return stm32_sdmmc2_stop_transfer();
6828e2e5e8bSYann Gautier }
6838e2e5e8bSYann Gautier
6848e2e5e8bSYann Gautier return 0;
6858e2e5e8bSYann Gautier }
6868e2e5e8bSYann Gautier
stm32_sdmmc2_write(int lba,uintptr_t buf,size_t size)6878e2e5e8bSYann Gautier static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size)
6888e2e5e8bSYann Gautier {
6898e2e5e8bSYann Gautier return 0;
6908e2e5e8bSYann Gautier }
6918e2e5e8bSYann Gautier
stm32_sdmmc2_dt_get_config(void)6928e2e5e8bSYann Gautier static int stm32_sdmmc2_dt_get_config(void)
6938e2e5e8bSYann Gautier {
6948e2e5e8bSYann Gautier int sdmmc_node;
6958e2e5e8bSYann Gautier void *fdt = NULL;
6968e2e5e8bSYann Gautier const fdt32_t *cuint;
697bff9e3ccSYann Gautier struct dt_node_info dt_info;
6988e2e5e8bSYann Gautier
6998e2e5e8bSYann Gautier if (fdt_get_address(&fdt) == 0) {
7008e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND;
7018e2e5e8bSYann Gautier }
7028e2e5e8bSYann Gautier
7038e2e5e8bSYann Gautier if (fdt == NULL) {
7048e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND;
7058e2e5e8bSYann Gautier }
7068e2e5e8bSYann Gautier
707bff9e3ccSYann Gautier sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT,
708bff9e3ccSYann Gautier sdmmc2_params.reg_base);
7098e2e5e8bSYann Gautier if (sdmmc_node == -FDT_ERR_NOTFOUND) {
7108e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND;
7118e2e5e8bSYann Gautier }
7128e2e5e8bSYann Gautier
713bff9e3ccSYann Gautier dt_fill_device_info(&dt_info, sdmmc_node);
714bff9e3ccSYann Gautier if (dt_info.status == DT_DISABLED) {
7158e2e5e8bSYann Gautier return -FDT_ERR_NOTFOUND;
7168e2e5e8bSYann Gautier }
7178e2e5e8bSYann Gautier
7188e2e5e8bSYann Gautier if (dt_set_pinctrl_config(sdmmc_node) != 0) {
7198e2e5e8bSYann Gautier return -FDT_ERR_BADVALUE;
7208e2e5e8bSYann Gautier }
7218e2e5e8bSYann Gautier
722bff9e3ccSYann Gautier sdmmc2_params.clock_id = dt_info.clock;
723bff9e3ccSYann Gautier sdmmc2_params.reset_id = dt_info.reset;
7248e2e5e8bSYann Gautier
725c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) {
7268e2e5e8bSYann Gautier sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0;
7278e2e5e8bSYann Gautier }
7288e2e5e8bSYann Gautier
729c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) {
7308e2e5e8bSYann Gautier sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL;
7318e2e5e8bSYann Gautier }
7328e2e5e8bSYann Gautier
733c948f771SYann Gautier if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) {
7348e2e5e8bSYann Gautier sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE;
7358e2e5e8bSYann Gautier }
7368e2e5e8bSYann Gautier
7378e2e5e8bSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL);
7388e2e5e8bSYann Gautier if (cuint != NULL) {
7398e2e5e8bSYann Gautier switch (fdt32_to_cpu(*cuint)) {
7408e2e5e8bSYann Gautier case 4:
7418e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_4;
7428e2e5e8bSYann Gautier break;
7438e2e5e8bSYann Gautier
7448e2e5e8bSYann Gautier case 8:
7458e2e5e8bSYann Gautier sdmmc2_params.bus_width = MMC_BUS_WIDTH_8;
7468e2e5e8bSYann Gautier break;
7478e2e5e8bSYann Gautier
7488e2e5e8bSYann Gautier default:
7498e2e5e8bSYann Gautier break;
7508e2e5e8bSYann Gautier }
7518e2e5e8bSYann Gautier }
7528e2e5e8bSYann Gautier
7532c2c9f1eSYann Gautier cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL);
7542c2c9f1eSYann Gautier if (cuint != NULL) {
7552c2c9f1eSYann Gautier sdmmc2_params.max_freq = fdt32_to_cpu(*cuint);
7562c2c9f1eSYann Gautier }
7572c2c9f1eSYann Gautier
758258bef91SYann Gautier sdmmc2_params.vmmc_regu = regulator_get_by_supply_name(fdt, sdmmc_node, "vmmc");
759258bef91SYann Gautier
7608e2e5e8bSYann Gautier return 0;
7618e2e5e8bSYann Gautier }
7628e2e5e8bSYann Gautier
stm32_sdmmc2_mmc_get_device_size(void)7638e2e5e8bSYann Gautier unsigned long long stm32_sdmmc2_mmc_get_device_size(void)
7648e2e5e8bSYann Gautier {
7658e2e5e8bSYann Gautier return sdmmc2_params.device_info->device_size;
7668e2e5e8bSYann Gautier }
7678e2e5e8bSYann Gautier
stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params * params)7688e2e5e8bSYann Gautier int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params)
7698e2e5e8bSYann Gautier {
7708e2e5e8bSYann Gautier assert((params != NULL) &&
7718e2e5e8bSYann Gautier ((params->reg_base & MMC_BLOCK_MASK) == 0U) &&
7728e2e5e8bSYann Gautier ((params->bus_width == MMC_BUS_WIDTH_1) ||
7738e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_4) ||
7748e2e5e8bSYann Gautier (params->bus_width == MMC_BUS_WIDTH_8)));
7758e2e5e8bSYann Gautier
7768e2e5e8bSYann Gautier memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params));
7778e2e5e8bSYann Gautier
778258bef91SYann Gautier sdmmc2_params.vmmc_regu = NULL;
779258bef91SYann Gautier
7808e2e5e8bSYann Gautier if (stm32_sdmmc2_dt_get_config() != 0) {
7818e2e5e8bSYann Gautier ERROR("%s: DT error\n", __func__);
7828e2e5e8bSYann Gautier return -ENOMEM;
7838e2e5e8bSYann Gautier }
7848e2e5e8bSYann Gautier
78533667d29SYann Gautier clk_enable(sdmmc2_params.clock_id);
7868e2e5e8bSYann Gautier
7878324b16cSYann Gautier if ((int)sdmmc2_params.reset_id >= 0) {
7888324b16cSYann Gautier int rc;
7898324b16cSYann Gautier
79045c70e68SEtienne Carriere rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
79145c70e68SEtienne Carriere if (rc != 0) {
79245c70e68SEtienne Carriere panic();
79345c70e68SEtienne Carriere }
7948e2e5e8bSYann Gautier udelay(2);
79545c70e68SEtienne Carriere rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS);
79645c70e68SEtienne Carriere if (rc != 0) {
79745c70e68SEtienne Carriere panic();
79845c70e68SEtienne Carriere }
7998e2e5e8bSYann Gautier mdelay(1);
8008324b16cSYann Gautier }
8018e2e5e8bSYann Gautier
80233667d29SYann Gautier sdmmc2_params.clk_rate = clk_get_rate(sdmmc2_params.clock_id);
803b248bb4aSYann Gautier sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4;
8048e2e5e8bSYann Gautier
8058e2e5e8bSYann Gautier return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate,
8068e2e5e8bSYann Gautier sdmmc2_params.bus_width, sdmmc2_params.flags,
8078e2e5e8bSYann Gautier sdmmc2_params.device_info);
8088e2e5e8bSYann Gautier }
809