16a339a49SYann Gautier /* 24156d4daSYann Gautier * Copyright (c) 2016-2019, STMicroelectronics - All Rights Reserved 36a339a49SYann Gautier * 46a339a49SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 56a339a49SYann Gautier */ 66a339a49SYann Gautier 71fc2130cSYann Gautier #include <assert.h> 81fc2130cSYann Gautier #include <errno.h> 96a339a49SYann Gautier #include <stdbool.h> 1009d40e0eSAntonio Nino Diaz 111fc2130cSYann Gautier #include <libfdt.h> 121fc2130cSYann Gautier 131fc2130cSYann Gautier #include <platform_def.h> 141fc2130cSYann Gautier 1509d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1609d40e0eSAntonio Nino Diaz #include <common/debug.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_gpio.h> 18447b2b13SYann Gautier #include <drivers/st/stm32mp_clkfunc.h> 1909d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 201fc2130cSYann Gautier #include <lib/utils_def.h> 216a339a49SYann Gautier 221fc2130cSYann Gautier #define DT_GPIO_BANK_SHIFT 12 231fc2130cSYann Gautier #define DT_GPIO_BANK_MASK GENMASK(16, 12) 241fc2130cSYann Gautier #define DT_GPIO_PIN_SHIFT 8 251fc2130cSYann Gautier #define DT_GPIO_PIN_MASK GENMASK(11, 8) 261fc2130cSYann Gautier #define DT_GPIO_MODE_MASK GENMASK(7, 0) 271fc2130cSYann Gautier 281fc2130cSYann Gautier /******************************************************************************* 291fc2130cSYann Gautier * This function gets GPIO bank node in DT. 301fc2130cSYann Gautier * Returns node offset if status is okay in DT, else return 0 311fc2130cSYann Gautier ******************************************************************************/ 321fc2130cSYann Gautier static int ckeck_gpio_bank(void *fdt, uint32_t bank, int pinctrl_node) 336a339a49SYann Gautier { 341fc2130cSYann Gautier int pinctrl_subnode; 351fc2130cSYann Gautier uint32_t bank_offset = stm32_get_gpio_bank_offset(bank); 361fc2130cSYann Gautier 371fc2130cSYann Gautier fdt_for_each_subnode(pinctrl_subnode, fdt, pinctrl_node) { 381fc2130cSYann Gautier const fdt32_t *cuint; 391fc2130cSYann Gautier 401fc2130cSYann Gautier if (fdt_getprop(fdt, pinctrl_subnode, 411fc2130cSYann Gautier "gpio-controller", NULL) == NULL) { 421fc2130cSYann Gautier continue; 436a339a49SYann Gautier } 446a339a49SYann Gautier 451fc2130cSYann Gautier cuint = fdt_getprop(fdt, pinctrl_subnode, "reg", NULL); 461fc2130cSYann Gautier if (cuint == NULL) { 471fc2130cSYann Gautier continue; 486a339a49SYann Gautier } 496a339a49SYann Gautier 501fc2130cSYann Gautier if ((fdt32_to_cpu(*cuint) == bank_offset) && 511fc2130cSYann Gautier (fdt_get_status(pinctrl_subnode) != DT_DISABLED)) { 521fc2130cSYann Gautier return pinctrl_subnode; 531fc2130cSYann Gautier } 541fc2130cSYann Gautier } 551fc2130cSYann Gautier 561fc2130cSYann Gautier return 0; 571fc2130cSYann Gautier } 581fc2130cSYann Gautier 591fc2130cSYann Gautier /******************************************************************************* 601fc2130cSYann Gautier * This function gets the pin settings from DT information. 611fc2130cSYann Gautier * When analyze and parsing is done, set the GPIO registers. 621fc2130cSYann Gautier * Returns 0 on success and a negative FDT error code on failure. 631fc2130cSYann Gautier ******************************************************************************/ 641fc2130cSYann Gautier static int dt_set_gpio_config(void *fdt, int node, uint8_t status) 651fc2130cSYann Gautier { 661fc2130cSYann Gautier const fdt32_t *cuint, *slewrate; 671fc2130cSYann Gautier int len; 681fc2130cSYann Gautier int pinctrl_node; 691fc2130cSYann Gautier uint32_t i; 701fc2130cSYann Gautier uint32_t speed = GPIO_SPEED_LOW; 711fc2130cSYann Gautier uint32_t pull = GPIO_NO_PULL; 721fc2130cSYann Gautier 731fc2130cSYann Gautier cuint = fdt_getprop(fdt, node, "pinmux", &len); 741fc2130cSYann Gautier if (cuint == NULL) { 751fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 761fc2130cSYann Gautier } 771fc2130cSYann Gautier 781fc2130cSYann Gautier pinctrl_node = fdt_parent_offset(fdt, fdt_parent_offset(fdt, node)); 791fc2130cSYann Gautier if (pinctrl_node < 0) { 801fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 811fc2130cSYann Gautier } 821fc2130cSYann Gautier 831fc2130cSYann Gautier slewrate = fdt_getprop(fdt, node, "slew-rate", NULL); 841fc2130cSYann Gautier if (slewrate != NULL) { 851fc2130cSYann Gautier speed = fdt32_to_cpu(*slewrate); 861fc2130cSYann Gautier } 871fc2130cSYann Gautier 881fc2130cSYann Gautier if (fdt_getprop(fdt, node, "bias-pull-up", NULL) != NULL) { 891fc2130cSYann Gautier pull = GPIO_PULL_UP; 901fc2130cSYann Gautier } else if (fdt_getprop(fdt, node, "bias-pull-down", NULL) != NULL) { 911fc2130cSYann Gautier pull = GPIO_PULL_DOWN; 921fc2130cSYann Gautier } else { 931fc2130cSYann Gautier VERBOSE("No bias configured in node %d\n", node); 941fc2130cSYann Gautier } 951fc2130cSYann Gautier 961fc2130cSYann Gautier for (i = 0U; i < ((uint32_t)len / sizeof(uint32_t)); i++) { 971fc2130cSYann Gautier uint32_t pincfg; 981fc2130cSYann Gautier uint32_t bank; 991fc2130cSYann Gautier uint32_t pin; 1001fc2130cSYann Gautier uint32_t mode; 1011fc2130cSYann Gautier uint32_t alternate = GPIO_ALTERNATE_(0); 1021fc2130cSYann Gautier int bank_node; 1031fc2130cSYann Gautier int clk; 1041fc2130cSYann Gautier 1051fc2130cSYann Gautier pincfg = fdt32_to_cpu(*cuint); 1061fc2130cSYann Gautier cuint++; 1071fc2130cSYann Gautier 1081fc2130cSYann Gautier bank = (pincfg & DT_GPIO_BANK_MASK) >> DT_GPIO_BANK_SHIFT; 1091fc2130cSYann Gautier 1101fc2130cSYann Gautier pin = (pincfg & DT_GPIO_PIN_MASK) >> DT_GPIO_PIN_SHIFT; 1111fc2130cSYann Gautier 1121fc2130cSYann Gautier mode = pincfg & DT_GPIO_MODE_MASK; 1131fc2130cSYann Gautier 1141fc2130cSYann Gautier switch (mode) { 1151fc2130cSYann Gautier case 0: 1161fc2130cSYann Gautier mode = GPIO_MODE_INPUT; 1171fc2130cSYann Gautier break; 1181fc2130cSYann Gautier case 1 ... 16: 1191fc2130cSYann Gautier alternate = mode - 1U; 1201fc2130cSYann Gautier mode = GPIO_MODE_ALTERNATE; 1211fc2130cSYann Gautier break; 1221fc2130cSYann Gautier case 17: 1231fc2130cSYann Gautier mode = GPIO_MODE_ANALOG; 1241fc2130cSYann Gautier break; 1251fc2130cSYann Gautier default: 1261fc2130cSYann Gautier mode = GPIO_MODE_OUTPUT; 1271fc2130cSYann Gautier break; 1281fc2130cSYann Gautier } 1291fc2130cSYann Gautier 1301fc2130cSYann Gautier if (fdt_getprop(fdt, node, "drive-open-drain", NULL) != NULL) { 1311fc2130cSYann Gautier mode |= GPIO_OPEN_DRAIN; 1321fc2130cSYann Gautier } 1331fc2130cSYann Gautier 1341fc2130cSYann Gautier bank_node = ckeck_gpio_bank(fdt, bank, pinctrl_node); 1351fc2130cSYann Gautier if (bank_node == 0) { 1361fc2130cSYann Gautier ERROR("PINCTRL inconsistent in DT\n"); 1371fc2130cSYann Gautier panic(); 1381fc2130cSYann Gautier } 1391fc2130cSYann Gautier 1401fc2130cSYann Gautier clk = fdt_get_clock_id(bank_node); 1411fc2130cSYann Gautier if (clk < 0) { 1421fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 1431fc2130cSYann Gautier } 1441fc2130cSYann Gautier 1451fc2130cSYann Gautier /* Platform knows the clock: assert it is okay */ 1461fc2130cSYann Gautier assert((unsigned long)clk == stm32_get_gpio_bank_clock(bank)); 1471fc2130cSYann Gautier 1481fc2130cSYann Gautier set_gpio(bank, pin, mode, speed, pull, alternate, status); 1491fc2130cSYann Gautier } 1501fc2130cSYann Gautier 1511fc2130cSYann Gautier return 0; 1521fc2130cSYann Gautier } 1531fc2130cSYann Gautier 1541fc2130cSYann Gautier /******************************************************************************* 1551fc2130cSYann Gautier * This function gets the pin settings from DT information. 1561fc2130cSYann Gautier * When analyze and parsing is done, set the GPIO registers. 1571fc2130cSYann Gautier * Returns 0 on success and a negative FDT/ERRNO error code on failure. 1581fc2130cSYann Gautier ******************************************************************************/ 1591fc2130cSYann Gautier int dt_set_pinctrl_config(int node) 1601fc2130cSYann Gautier { 1611fc2130cSYann Gautier const fdt32_t *cuint; 1621fc2130cSYann Gautier int lenp = 0; 1631fc2130cSYann Gautier uint32_t i; 1641fc2130cSYann Gautier uint8_t status = fdt_get_status(node); 1651fc2130cSYann Gautier void *fdt; 1661fc2130cSYann Gautier 1671fc2130cSYann Gautier if (fdt_get_address(&fdt) == 0) { 168*243b61d1SNicolas Le Bayon return -FDT_ERR_NOTFOUND; 1691fc2130cSYann Gautier } 1701fc2130cSYann Gautier 1711fc2130cSYann Gautier if (status == DT_DISABLED) { 1721fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 1731fc2130cSYann Gautier } 1741fc2130cSYann Gautier 1751fc2130cSYann Gautier cuint = fdt_getprop(fdt, node, "pinctrl-0", &lenp); 1761fc2130cSYann Gautier if (cuint == NULL) { 1771fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 1781fc2130cSYann Gautier } 1791fc2130cSYann Gautier 1801fc2130cSYann Gautier for (i = 0; i < ((uint32_t)lenp / 4U); i++) { 1811fc2130cSYann Gautier int p_node, p_subnode; 1821fc2130cSYann Gautier 1831fc2130cSYann Gautier p_node = fdt_node_offset_by_phandle(fdt, fdt32_to_cpu(*cuint)); 1841fc2130cSYann Gautier if (p_node < 0) { 1851fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 1861fc2130cSYann Gautier } 1871fc2130cSYann Gautier 1881fc2130cSYann Gautier fdt_for_each_subnode(p_subnode, fdt, p_node) { 1891fc2130cSYann Gautier int ret = dt_set_gpio_config(fdt, p_subnode, status); 1901fc2130cSYann Gautier 1911fc2130cSYann Gautier if (ret < 0) { 1921fc2130cSYann Gautier return ret; 1931fc2130cSYann Gautier } 1941fc2130cSYann Gautier } 1951fc2130cSYann Gautier 1961fc2130cSYann Gautier cuint++; 1971fc2130cSYann Gautier } 1981fc2130cSYann Gautier 1991fc2130cSYann Gautier return 0; 2006a339a49SYann Gautier } 2016a339a49SYann Gautier 2026a339a49SYann Gautier void set_gpio(uint32_t bank, uint32_t pin, uint32_t mode, uint32_t speed, 2031fc2130cSYann Gautier uint32_t pull, uint32_t alternate, uint8_t status) 2046a339a49SYann Gautier { 2051fc2130cSYann Gautier uintptr_t base = stm32_get_gpio_bank_base(bank); 2061fc2130cSYann Gautier unsigned long clock = stm32_get_gpio_bank_clock(bank); 2076a339a49SYann Gautier 2081fc2130cSYann Gautier assert(pin <= GPIO_PIN_MAX); 2096a339a49SYann Gautier 2103f9c9784SYann Gautier stm32mp_clk_enable(clock); 2116a339a49SYann Gautier 2124156d4daSYann Gautier mmio_clrbits_32(base + GPIO_MODE_OFFSET, 2136a339a49SYann Gautier ((uint32_t)GPIO_MODE_MASK << (pin << 1))); 2144156d4daSYann Gautier mmio_setbits_32(base + GPIO_MODE_OFFSET, 2156a339a49SYann Gautier (mode & ~GPIO_OPEN_DRAIN) << (pin << 1)); 2166a339a49SYann Gautier 2176a339a49SYann Gautier if ((mode & GPIO_OPEN_DRAIN) != 0U) { 2184156d4daSYann Gautier mmio_setbits_32(base + GPIO_TYPE_OFFSET, BIT(pin)); 2194156d4daSYann Gautier } else { 2204156d4daSYann Gautier mmio_clrbits_32(base + GPIO_TYPE_OFFSET, BIT(pin)); 2216a339a49SYann Gautier } 2226a339a49SYann Gautier 2234156d4daSYann Gautier mmio_clrbits_32(base + GPIO_SPEED_OFFSET, 2246a339a49SYann Gautier ((uint32_t)GPIO_SPEED_MASK << (pin << 1))); 2254156d4daSYann Gautier mmio_setbits_32(base + GPIO_SPEED_OFFSET, speed << (pin << 1)); 2266a339a49SYann Gautier 2274156d4daSYann Gautier mmio_clrbits_32(base + GPIO_PUPD_OFFSET, 2286a339a49SYann Gautier ((uint32_t)GPIO_PULL_MASK << (pin << 1))); 2294156d4daSYann Gautier mmio_setbits_32(base + GPIO_PUPD_OFFSET, pull << (pin << 1)); 2306a339a49SYann Gautier 2316a339a49SYann Gautier if (pin < GPIO_ALT_LOWER_LIMIT) { 2324156d4daSYann Gautier mmio_clrbits_32(base + GPIO_AFRL_OFFSET, 2336a339a49SYann Gautier ((uint32_t)GPIO_ALTERNATE_MASK << (pin << 2))); 2344156d4daSYann Gautier mmio_setbits_32(base + GPIO_AFRL_OFFSET, 2356a339a49SYann Gautier alternate << (pin << 2)); 2366a339a49SYann Gautier } else { 2374156d4daSYann Gautier mmio_clrbits_32(base + GPIO_AFRH_OFFSET, 2386a339a49SYann Gautier ((uint32_t)GPIO_ALTERNATE_MASK << 2396a339a49SYann Gautier ((pin - GPIO_ALT_LOWER_LIMIT) << 2))); 2404156d4daSYann Gautier mmio_setbits_32(base + GPIO_AFRH_OFFSET, 2416a339a49SYann Gautier alternate << ((pin - GPIO_ALT_LOWER_LIMIT) << 2426a339a49SYann Gautier 2)); 2436a339a49SYann Gautier } 2446a339a49SYann Gautier 2456a339a49SYann Gautier VERBOSE("GPIO %u mode set to 0x%x\n", bank, 2464156d4daSYann Gautier mmio_read_32(base + GPIO_MODE_OFFSET)); 2476a339a49SYann Gautier VERBOSE("GPIO %u speed set to 0x%x\n", bank, 2484156d4daSYann Gautier mmio_read_32(base + GPIO_SPEED_OFFSET)); 2496a339a49SYann Gautier VERBOSE("GPIO %u mode pull to 0x%x\n", bank, 2504156d4daSYann Gautier mmio_read_32(base + GPIO_PUPD_OFFSET)); 2516a339a49SYann Gautier VERBOSE("GPIO %u mode alternate low to 0x%x\n", bank, 2524156d4daSYann Gautier mmio_read_32(base + GPIO_AFRL_OFFSET)); 2536a339a49SYann Gautier VERBOSE("GPIO %u mode alternate high to 0x%x\n", bank, 2544156d4daSYann Gautier mmio_read_32(base + GPIO_AFRH_OFFSET)); 2551fc2130cSYann Gautier 2563f9c9784SYann Gautier stm32mp_clk_disable(clock); 2571fc2130cSYann Gautier } 2581fc2130cSYann Gautier 2591fc2130cSYann Gautier void set_gpio_secure_cfg(uint32_t bank, uint32_t pin, bool secure) 2601fc2130cSYann Gautier { 2611fc2130cSYann Gautier uintptr_t base = stm32_get_gpio_bank_base(bank); 262c9d75b3cSYann Gautier unsigned long clock = stm32_get_gpio_bank_clock(bank); 2631fc2130cSYann Gautier 2641fc2130cSYann Gautier assert(pin <= GPIO_PIN_MAX); 2651fc2130cSYann Gautier 2663f9c9784SYann Gautier stm32mp_clk_enable(clock); 2671fc2130cSYann Gautier 2681fc2130cSYann Gautier if (secure) { 2691fc2130cSYann Gautier mmio_setbits_32(base + GPIO_SECR_OFFSET, BIT(pin)); 2701fc2130cSYann Gautier } else { 2711fc2130cSYann Gautier mmio_clrbits_32(base + GPIO_SECR_OFFSET, BIT(pin)); 2721fc2130cSYann Gautier } 2731fc2130cSYann Gautier 2743f9c9784SYann Gautier stm32mp_clk_disable(clock); 2756a339a49SYann Gautier } 276