16a339a49SYann Gautier /* 24156d4daSYann Gautier * Copyright (c) 2016-2019, STMicroelectronics - All Rights Reserved 36a339a49SYann Gautier * 46a339a49SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 56a339a49SYann Gautier */ 66a339a49SYann Gautier 7*1fc2130cSYann Gautier #include <assert.h> 8*1fc2130cSYann Gautier #include <errno.h> 96a339a49SYann Gautier #include <stdbool.h> 1009d40e0eSAntonio Nino Diaz 11*1fc2130cSYann Gautier #include <libfdt.h> 12*1fc2130cSYann Gautier 13*1fc2130cSYann Gautier #include <platform_def.h> 14*1fc2130cSYann Gautier 1509d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1609d40e0eSAntonio Nino Diaz #include <common/debug.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32_gpio.h> 18*1fc2130cSYann Gautier #include <drivers/st/stm32mp1_clk.h> 19*1fc2130cSYann Gautier #include <drivers/st/stm32mp1_clkfunc.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 21*1fc2130cSYann Gautier #include <lib/utils_def.h> 226a339a49SYann Gautier 23*1fc2130cSYann Gautier #define DT_GPIO_BANK_SHIFT 12 24*1fc2130cSYann Gautier #define DT_GPIO_BANK_MASK GENMASK(16, 12) 25*1fc2130cSYann Gautier #define DT_GPIO_PIN_SHIFT 8 26*1fc2130cSYann Gautier #define DT_GPIO_PIN_MASK GENMASK(11, 8) 27*1fc2130cSYann Gautier #define DT_GPIO_MODE_MASK GENMASK(7, 0) 28*1fc2130cSYann Gautier 29*1fc2130cSYann Gautier /******************************************************************************* 30*1fc2130cSYann Gautier * This function gets GPIO bank node in DT. 31*1fc2130cSYann Gautier * Returns node offset if status is okay in DT, else return 0 32*1fc2130cSYann Gautier ******************************************************************************/ 33*1fc2130cSYann Gautier static int ckeck_gpio_bank(void *fdt, uint32_t bank, int pinctrl_node) 346a339a49SYann Gautier { 35*1fc2130cSYann Gautier int pinctrl_subnode; 36*1fc2130cSYann Gautier uint32_t bank_offset = stm32_get_gpio_bank_offset(bank); 37*1fc2130cSYann Gautier 38*1fc2130cSYann Gautier fdt_for_each_subnode(pinctrl_subnode, fdt, pinctrl_node) { 39*1fc2130cSYann Gautier const fdt32_t *cuint; 40*1fc2130cSYann Gautier 41*1fc2130cSYann Gautier if (fdt_getprop(fdt, pinctrl_subnode, 42*1fc2130cSYann Gautier "gpio-controller", NULL) == NULL) { 43*1fc2130cSYann Gautier continue; 446a339a49SYann Gautier } 456a339a49SYann Gautier 46*1fc2130cSYann Gautier cuint = fdt_getprop(fdt, pinctrl_subnode, "reg", NULL); 47*1fc2130cSYann Gautier if (cuint == NULL) { 48*1fc2130cSYann Gautier continue; 496a339a49SYann Gautier } 506a339a49SYann Gautier 51*1fc2130cSYann Gautier if ((fdt32_to_cpu(*cuint) == bank_offset) && 52*1fc2130cSYann Gautier (fdt_get_status(pinctrl_subnode) != DT_DISABLED)) { 53*1fc2130cSYann Gautier return pinctrl_subnode; 54*1fc2130cSYann Gautier } 55*1fc2130cSYann Gautier } 56*1fc2130cSYann Gautier 57*1fc2130cSYann Gautier return 0; 58*1fc2130cSYann Gautier } 59*1fc2130cSYann Gautier 60*1fc2130cSYann Gautier /******************************************************************************* 61*1fc2130cSYann Gautier * This function gets the pin settings from DT information. 62*1fc2130cSYann Gautier * When analyze and parsing is done, set the GPIO registers. 63*1fc2130cSYann Gautier * Returns 0 on success and a negative FDT error code on failure. 64*1fc2130cSYann Gautier ******************************************************************************/ 65*1fc2130cSYann Gautier static int dt_set_gpio_config(void *fdt, int node, uint8_t status) 66*1fc2130cSYann Gautier { 67*1fc2130cSYann Gautier const fdt32_t *cuint, *slewrate; 68*1fc2130cSYann Gautier int len; 69*1fc2130cSYann Gautier int pinctrl_node; 70*1fc2130cSYann Gautier uint32_t i; 71*1fc2130cSYann Gautier uint32_t speed = GPIO_SPEED_LOW; 72*1fc2130cSYann Gautier uint32_t pull = GPIO_NO_PULL; 73*1fc2130cSYann Gautier 74*1fc2130cSYann Gautier cuint = fdt_getprop(fdt, node, "pinmux", &len); 75*1fc2130cSYann Gautier if (cuint == NULL) { 76*1fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 77*1fc2130cSYann Gautier } 78*1fc2130cSYann Gautier 79*1fc2130cSYann Gautier pinctrl_node = fdt_parent_offset(fdt, fdt_parent_offset(fdt, node)); 80*1fc2130cSYann Gautier if (pinctrl_node < 0) { 81*1fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 82*1fc2130cSYann Gautier } 83*1fc2130cSYann Gautier 84*1fc2130cSYann Gautier slewrate = fdt_getprop(fdt, node, "slew-rate", NULL); 85*1fc2130cSYann Gautier if (slewrate != NULL) { 86*1fc2130cSYann Gautier speed = fdt32_to_cpu(*slewrate); 87*1fc2130cSYann Gautier } 88*1fc2130cSYann Gautier 89*1fc2130cSYann Gautier if (fdt_getprop(fdt, node, "bias-pull-up", NULL) != NULL) { 90*1fc2130cSYann Gautier pull = GPIO_PULL_UP; 91*1fc2130cSYann Gautier } else if (fdt_getprop(fdt, node, "bias-pull-down", NULL) != NULL) { 92*1fc2130cSYann Gautier pull = GPIO_PULL_DOWN; 93*1fc2130cSYann Gautier } else { 94*1fc2130cSYann Gautier VERBOSE("No bias configured in node %d\n", node); 95*1fc2130cSYann Gautier } 96*1fc2130cSYann Gautier 97*1fc2130cSYann Gautier for (i = 0U; i < ((uint32_t)len / sizeof(uint32_t)); i++) { 98*1fc2130cSYann Gautier uint32_t pincfg; 99*1fc2130cSYann Gautier uint32_t bank; 100*1fc2130cSYann Gautier uint32_t pin; 101*1fc2130cSYann Gautier uint32_t mode; 102*1fc2130cSYann Gautier uint32_t alternate = GPIO_ALTERNATE_(0); 103*1fc2130cSYann Gautier int bank_node; 104*1fc2130cSYann Gautier int clk; 105*1fc2130cSYann Gautier 106*1fc2130cSYann Gautier pincfg = fdt32_to_cpu(*cuint); 107*1fc2130cSYann Gautier cuint++; 108*1fc2130cSYann Gautier 109*1fc2130cSYann Gautier bank = (pincfg & DT_GPIO_BANK_MASK) >> DT_GPIO_BANK_SHIFT; 110*1fc2130cSYann Gautier 111*1fc2130cSYann Gautier pin = (pincfg & DT_GPIO_PIN_MASK) >> DT_GPIO_PIN_SHIFT; 112*1fc2130cSYann Gautier 113*1fc2130cSYann Gautier mode = pincfg & DT_GPIO_MODE_MASK; 114*1fc2130cSYann Gautier 115*1fc2130cSYann Gautier switch (mode) { 116*1fc2130cSYann Gautier case 0: 117*1fc2130cSYann Gautier mode = GPIO_MODE_INPUT; 118*1fc2130cSYann Gautier break; 119*1fc2130cSYann Gautier case 1 ... 16: 120*1fc2130cSYann Gautier alternate = mode - 1U; 121*1fc2130cSYann Gautier mode = GPIO_MODE_ALTERNATE; 122*1fc2130cSYann Gautier break; 123*1fc2130cSYann Gautier case 17: 124*1fc2130cSYann Gautier mode = GPIO_MODE_ANALOG; 125*1fc2130cSYann Gautier break; 126*1fc2130cSYann Gautier default: 127*1fc2130cSYann Gautier mode = GPIO_MODE_OUTPUT; 128*1fc2130cSYann Gautier break; 129*1fc2130cSYann Gautier } 130*1fc2130cSYann Gautier 131*1fc2130cSYann Gautier if (fdt_getprop(fdt, node, "drive-open-drain", NULL) != NULL) { 132*1fc2130cSYann Gautier mode |= GPIO_OPEN_DRAIN; 133*1fc2130cSYann Gautier } 134*1fc2130cSYann Gautier 135*1fc2130cSYann Gautier bank_node = ckeck_gpio_bank(fdt, bank, pinctrl_node); 136*1fc2130cSYann Gautier if (bank_node == 0) { 137*1fc2130cSYann Gautier ERROR("PINCTRL inconsistent in DT\n"); 138*1fc2130cSYann Gautier panic(); 139*1fc2130cSYann Gautier } 140*1fc2130cSYann Gautier 141*1fc2130cSYann Gautier clk = fdt_get_clock_id(bank_node); 142*1fc2130cSYann Gautier if (clk < 0) { 143*1fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 144*1fc2130cSYann Gautier } 145*1fc2130cSYann Gautier 146*1fc2130cSYann Gautier /* Platform knows the clock: assert it is okay */ 147*1fc2130cSYann Gautier assert((unsigned long)clk == stm32_get_gpio_bank_clock(bank)); 148*1fc2130cSYann Gautier 149*1fc2130cSYann Gautier set_gpio(bank, pin, mode, speed, pull, alternate, status); 150*1fc2130cSYann Gautier } 151*1fc2130cSYann Gautier 152*1fc2130cSYann Gautier return 0; 153*1fc2130cSYann Gautier } 154*1fc2130cSYann Gautier 155*1fc2130cSYann Gautier /******************************************************************************* 156*1fc2130cSYann Gautier * This function gets the pin settings from DT information. 157*1fc2130cSYann Gautier * When analyze and parsing is done, set the GPIO registers. 158*1fc2130cSYann Gautier * Returns 0 on success and a negative FDT/ERRNO error code on failure. 159*1fc2130cSYann Gautier ******************************************************************************/ 160*1fc2130cSYann Gautier int dt_set_pinctrl_config(int node) 161*1fc2130cSYann Gautier { 162*1fc2130cSYann Gautier const fdt32_t *cuint; 163*1fc2130cSYann Gautier int lenp = 0; 164*1fc2130cSYann Gautier uint32_t i; 165*1fc2130cSYann Gautier uint8_t status = fdt_get_status(node); 166*1fc2130cSYann Gautier void *fdt; 167*1fc2130cSYann Gautier 168*1fc2130cSYann Gautier if (fdt_get_address(&fdt) == 0) { 169*1fc2130cSYann Gautier return -ENOENT; 170*1fc2130cSYann Gautier } 171*1fc2130cSYann Gautier 172*1fc2130cSYann Gautier if (status == DT_DISABLED) { 173*1fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 174*1fc2130cSYann Gautier } 175*1fc2130cSYann Gautier 176*1fc2130cSYann Gautier cuint = fdt_getprop(fdt, node, "pinctrl-0", &lenp); 177*1fc2130cSYann Gautier if (cuint == NULL) { 178*1fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 179*1fc2130cSYann Gautier } 180*1fc2130cSYann Gautier 181*1fc2130cSYann Gautier for (i = 0; i < ((uint32_t)lenp / 4U); i++) { 182*1fc2130cSYann Gautier int p_node, p_subnode; 183*1fc2130cSYann Gautier 184*1fc2130cSYann Gautier p_node = fdt_node_offset_by_phandle(fdt, fdt32_to_cpu(*cuint)); 185*1fc2130cSYann Gautier if (p_node < 0) { 186*1fc2130cSYann Gautier return -FDT_ERR_NOTFOUND; 187*1fc2130cSYann Gautier } 188*1fc2130cSYann Gautier 189*1fc2130cSYann Gautier fdt_for_each_subnode(p_subnode, fdt, p_node) { 190*1fc2130cSYann Gautier int ret = dt_set_gpio_config(fdt, p_subnode, status); 191*1fc2130cSYann Gautier 192*1fc2130cSYann Gautier if (ret < 0) { 193*1fc2130cSYann Gautier return ret; 194*1fc2130cSYann Gautier } 195*1fc2130cSYann Gautier } 196*1fc2130cSYann Gautier 197*1fc2130cSYann Gautier cuint++; 198*1fc2130cSYann Gautier } 199*1fc2130cSYann Gautier 200*1fc2130cSYann Gautier return 0; 2016a339a49SYann Gautier } 2026a339a49SYann Gautier 2036a339a49SYann Gautier void set_gpio(uint32_t bank, uint32_t pin, uint32_t mode, uint32_t speed, 204*1fc2130cSYann Gautier uint32_t pull, uint32_t alternate, uint8_t status) 2056a339a49SYann Gautier { 206*1fc2130cSYann Gautier uintptr_t base = stm32_get_gpio_bank_base(bank); 207*1fc2130cSYann Gautier unsigned long clock = stm32_get_gpio_bank_clock(bank); 2086a339a49SYann Gautier 209*1fc2130cSYann Gautier assert(pin <= GPIO_PIN_MAX); 2106a339a49SYann Gautier 211*1fc2130cSYann Gautier stm32mp1_clk_enable(clock); 2126a339a49SYann Gautier 2134156d4daSYann Gautier mmio_clrbits_32(base + GPIO_MODE_OFFSET, 2146a339a49SYann Gautier ((uint32_t)GPIO_MODE_MASK << (pin << 1))); 2154156d4daSYann Gautier mmio_setbits_32(base + GPIO_MODE_OFFSET, 2166a339a49SYann Gautier (mode & ~GPIO_OPEN_DRAIN) << (pin << 1)); 2176a339a49SYann Gautier 2186a339a49SYann Gautier if ((mode & GPIO_OPEN_DRAIN) != 0U) { 2194156d4daSYann Gautier mmio_setbits_32(base + GPIO_TYPE_OFFSET, BIT(pin)); 2204156d4daSYann Gautier } else { 2214156d4daSYann Gautier mmio_clrbits_32(base + GPIO_TYPE_OFFSET, BIT(pin)); 2226a339a49SYann Gautier } 2236a339a49SYann Gautier 2244156d4daSYann Gautier mmio_clrbits_32(base + GPIO_SPEED_OFFSET, 2256a339a49SYann Gautier ((uint32_t)GPIO_SPEED_MASK << (pin << 1))); 2264156d4daSYann Gautier mmio_setbits_32(base + GPIO_SPEED_OFFSET, speed << (pin << 1)); 2276a339a49SYann Gautier 2284156d4daSYann Gautier mmio_clrbits_32(base + GPIO_PUPD_OFFSET, 2296a339a49SYann Gautier ((uint32_t)GPIO_PULL_MASK << (pin << 1))); 2304156d4daSYann Gautier mmio_setbits_32(base + GPIO_PUPD_OFFSET, pull << (pin << 1)); 2316a339a49SYann Gautier 2326a339a49SYann Gautier if (pin < GPIO_ALT_LOWER_LIMIT) { 2334156d4daSYann Gautier mmio_clrbits_32(base + GPIO_AFRL_OFFSET, 2346a339a49SYann Gautier ((uint32_t)GPIO_ALTERNATE_MASK << (pin << 2))); 2354156d4daSYann Gautier mmio_setbits_32(base + GPIO_AFRL_OFFSET, 2366a339a49SYann Gautier alternate << (pin << 2)); 2376a339a49SYann Gautier } else { 2384156d4daSYann Gautier mmio_clrbits_32(base + GPIO_AFRH_OFFSET, 2396a339a49SYann Gautier ((uint32_t)GPIO_ALTERNATE_MASK << 2406a339a49SYann Gautier ((pin - GPIO_ALT_LOWER_LIMIT) << 2))); 2414156d4daSYann Gautier mmio_setbits_32(base + GPIO_AFRH_OFFSET, 2426a339a49SYann Gautier alternate << ((pin - GPIO_ALT_LOWER_LIMIT) << 2436a339a49SYann Gautier 2)); 2446a339a49SYann Gautier } 2456a339a49SYann Gautier 2466a339a49SYann Gautier VERBOSE("GPIO %u mode set to 0x%x\n", bank, 2474156d4daSYann Gautier mmio_read_32(base + GPIO_MODE_OFFSET)); 2486a339a49SYann Gautier VERBOSE("GPIO %u speed set to 0x%x\n", bank, 2494156d4daSYann Gautier mmio_read_32(base + GPIO_SPEED_OFFSET)); 2506a339a49SYann Gautier VERBOSE("GPIO %u mode pull to 0x%x\n", bank, 2514156d4daSYann Gautier mmio_read_32(base + GPIO_PUPD_OFFSET)); 2526a339a49SYann Gautier VERBOSE("GPIO %u mode alternate low to 0x%x\n", bank, 2534156d4daSYann Gautier mmio_read_32(base + GPIO_AFRL_OFFSET)); 2546a339a49SYann Gautier VERBOSE("GPIO %u mode alternate high to 0x%x\n", bank, 2554156d4daSYann Gautier mmio_read_32(base + GPIO_AFRH_OFFSET)); 256*1fc2130cSYann Gautier 257*1fc2130cSYann Gautier stm32mp1_clk_disable((unsigned long)clock); 258*1fc2130cSYann Gautier } 259*1fc2130cSYann Gautier 260*1fc2130cSYann Gautier void set_gpio_secure_cfg(uint32_t bank, uint32_t pin, bool secure) 261*1fc2130cSYann Gautier { 262*1fc2130cSYann Gautier uintptr_t base = stm32_get_gpio_bank_base(bank); 263*1fc2130cSYann Gautier int clock = stm32_get_gpio_bank_clock(bank); 264*1fc2130cSYann Gautier 265*1fc2130cSYann Gautier assert(pin <= GPIO_PIN_MAX); 266*1fc2130cSYann Gautier 267*1fc2130cSYann Gautier stm32mp1_clk_enable((unsigned long)clock); 268*1fc2130cSYann Gautier 269*1fc2130cSYann Gautier if (secure) { 270*1fc2130cSYann Gautier mmio_setbits_32(base + GPIO_SECR_OFFSET, BIT(pin)); 271*1fc2130cSYann Gautier } else { 272*1fc2130cSYann Gautier mmio_clrbits_32(base + GPIO_SECR_OFFSET, BIT(pin)); 273*1fc2130cSYann Gautier } 274*1fc2130cSYann Gautier 275*1fc2130cSYann Gautier stm32mp1_clk_disable((unsigned long)clock); 2766a339a49SYann Gautier } 277