xref: /rk3399_ARM-atf/drivers/st/fmc/stm32_fmc2_nand.c (revision 45c70e68673b4fd39c301725e63c03d0846339c5)
1695f7df8SLionel Debieve /*
29fe181c6SYann Gautier  * Copyright (c) 2019-2020, STMicroelectronics - All Rights Reserved
3695f7df8SLionel Debieve  *
4695f7df8SLionel Debieve  * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
5695f7df8SLionel Debieve  */
6695f7df8SLionel Debieve 
7695f7df8SLionel Debieve #include <assert.h>
8695f7df8SLionel Debieve #include <errno.h>
9695f7df8SLionel Debieve #include <limits.h>
10695f7df8SLionel Debieve #include <stdint.h>
11695f7df8SLionel Debieve 
12695f7df8SLionel Debieve #include <libfdt.h>
13695f7df8SLionel Debieve 
14695f7df8SLionel Debieve #include <platform_def.h>
15695f7df8SLionel Debieve 
16695f7df8SLionel Debieve #include <common/debug.h>
17695f7df8SLionel Debieve #include <drivers/delay_timer.h>
18695f7df8SLionel Debieve #include <drivers/raw_nand.h>
19695f7df8SLionel Debieve #include <drivers/st/stm32_fmc2_nand.h>
20695f7df8SLionel Debieve #include <drivers/st/stm32_gpio.h>
21695f7df8SLionel Debieve #include <drivers/st/stm32mp_reset.h>
22695f7df8SLionel Debieve #include <lib/mmio.h>
23695f7df8SLionel Debieve #include <lib/utils_def.h>
24695f7df8SLionel Debieve 
25*45c70e68SEtienne Carriere /* Timeout for device interface reset */
26*45c70e68SEtienne Carriere #define TIMEOUT_US_1_MS			1000U
27*45c70e68SEtienne Carriere 
28695f7df8SLionel Debieve /* FMC2 Compatibility */
29695f7df8SLionel Debieve #define DT_FMC2_COMPAT			"st,stm32mp15-fmc2"
30695f7df8SLionel Debieve #define MAX_CS				2U
31695f7df8SLionel Debieve 
32695f7df8SLionel Debieve /* FMC2 Controller Registers */
33695f7df8SLionel Debieve #define FMC2_BCR1			0x00U
34695f7df8SLionel Debieve #define FMC2_PCR			0x80U
35695f7df8SLionel Debieve #define FMC2_SR				0x84U
36695f7df8SLionel Debieve #define FMC2_PMEM			0x88U
37695f7df8SLionel Debieve #define FMC2_PATT			0x8CU
38695f7df8SLionel Debieve #define FMC2_HECCR			0x94U
39695f7df8SLionel Debieve #define FMC2_BCHISR			0x254U
40695f7df8SLionel Debieve #define FMC2_BCHDSR0			0x27CU
41695f7df8SLionel Debieve #define FMC2_BCHDSR1			0x280U
42695f7df8SLionel Debieve #define FMC2_BCHDSR2			0x284U
43695f7df8SLionel Debieve #define FMC2_BCHDSR3			0x288U
44695f7df8SLionel Debieve #define FMC2_BCHDSR4			0x28CU
45695f7df8SLionel Debieve 
46695f7df8SLionel Debieve /* FMC2_BCR1 register */
47695f7df8SLionel Debieve #define FMC2_BCR1_FMC2EN		BIT(31)
48695f7df8SLionel Debieve /* FMC2_PCR register */
49695f7df8SLionel Debieve #define FMC2_PCR_PWAITEN		BIT(1)
50695f7df8SLionel Debieve #define FMC2_PCR_PBKEN			BIT(2)
51695f7df8SLionel Debieve #define FMC2_PCR_PWID_MASK		GENMASK_32(5, 4)
52695f7df8SLionel Debieve #define FMC2_PCR_PWID(x)		(((x) << 4) & FMC2_PCR_PWID_MASK)
53695f7df8SLionel Debieve #define FMC2_PCR_PWID_8			0x0U
54695f7df8SLionel Debieve #define FMC2_PCR_PWID_16		0x1U
55695f7df8SLionel Debieve #define FMC2_PCR_ECCEN			BIT(6)
56695f7df8SLionel Debieve #define FMC2_PCR_ECCALG			BIT(8)
57695f7df8SLionel Debieve #define FMC2_PCR_TCLR_MASK		GENMASK_32(12, 9)
58695f7df8SLionel Debieve #define FMC2_PCR_TCLR(x)		(((x) << 9) & FMC2_PCR_TCLR_MASK)
59695f7df8SLionel Debieve #define FMC2_PCR_TCLR_DEFAULT		0xFU
60695f7df8SLionel Debieve #define FMC2_PCR_TAR_MASK		GENMASK_32(16, 13)
61695f7df8SLionel Debieve #define FMC2_PCR_TAR(x)			(((x) << 13) & FMC2_PCR_TAR_MASK)
62695f7df8SLionel Debieve #define FMC2_PCR_TAR_DEFAULT		0xFU
63695f7df8SLionel Debieve #define FMC2_PCR_ECCSS_MASK		GENMASK_32(19, 17)
64695f7df8SLionel Debieve #define FMC2_PCR_ECCSS(x)		(((x) << 17) & FMC2_PCR_ECCSS_MASK)
65695f7df8SLionel Debieve #define FMC2_PCR_ECCSS_512		0x1U
66695f7df8SLionel Debieve #define FMC2_PCR_ECCSS_2048		0x3U
67695f7df8SLionel Debieve #define FMC2_PCR_BCHECC			BIT(24)
68695f7df8SLionel Debieve #define FMC2_PCR_WEN			BIT(25)
69695f7df8SLionel Debieve /* FMC2_SR register */
70695f7df8SLionel Debieve #define FMC2_SR_NWRF			BIT(6)
71695f7df8SLionel Debieve /* FMC2_PMEM register*/
72695f7df8SLionel Debieve #define FMC2_PMEM_MEMSET(x)		(((x) & GENMASK_32(7, 0)) << 0)
73695f7df8SLionel Debieve #define FMC2_PMEM_MEMWAIT(x)		(((x) & GENMASK_32(7, 0)) << 8)
74695f7df8SLionel Debieve #define FMC2_PMEM_MEMHOLD(x)		(((x) & GENMASK_32(7, 0)) << 16)
75695f7df8SLionel Debieve #define FMC2_PMEM_MEMHIZ(x)		(((x) & GENMASK_32(7, 0)) << 24)
76695f7df8SLionel Debieve #define FMC2_PMEM_DEFAULT		0x0A0A0A0AU
77695f7df8SLionel Debieve /* FMC2_PATT register */
78695f7df8SLionel Debieve #define FMC2_PATT_ATTSET(x)		(((x) & GENMASK_32(7, 0)) << 0)
79695f7df8SLionel Debieve #define FMC2_PATT_ATTWAIT(x)		(((x) & GENMASK_32(7, 0)) << 8)
80695f7df8SLionel Debieve #define FMC2_PATT_ATTHOLD(x)		(((x) & GENMASK_32(7, 0)) << 16)
81695f7df8SLionel Debieve #define FMC2_PATT_ATTHIZ(x)		(((x) & GENMASK_32(7, 0)) << 24)
82695f7df8SLionel Debieve #define FMC2_PATT_DEFAULT		0x0A0A0A0AU
83695f7df8SLionel Debieve /* FMC2_BCHISR register */
84695f7df8SLionel Debieve #define FMC2_BCHISR_DERF		BIT(1)
85695f7df8SLionel Debieve /* FMC2_BCHDSR0 register */
86695f7df8SLionel Debieve #define FMC2_BCHDSR0_DUE		BIT(0)
87695f7df8SLionel Debieve #define FMC2_BCHDSR0_DEF		BIT(1)
88695f7df8SLionel Debieve #define FMC2_BCHDSR0_DEN_MASK		GENMASK_32(7, 4)
89695f7df8SLionel Debieve #define FMC2_BCHDSR0_DEN_SHIFT		4U
90695f7df8SLionel Debieve /* FMC2_BCHDSR1 register */
91695f7df8SLionel Debieve #define FMC2_BCHDSR1_EBP1_MASK		GENMASK_32(12, 0)
92695f7df8SLionel Debieve #define FMC2_BCHDSR1_EBP2_MASK		GENMASK_32(28, 16)
93695f7df8SLionel Debieve #define FMC2_BCHDSR1_EBP2_SHIFT		16U
94695f7df8SLionel Debieve /* FMC2_BCHDSR2 register */
95695f7df8SLionel Debieve #define FMC2_BCHDSR2_EBP3_MASK		GENMASK_32(12, 0)
96695f7df8SLionel Debieve #define FMC2_BCHDSR2_EBP4_MASK		GENMASK_32(28, 16)
97695f7df8SLionel Debieve #define FMC2_BCHDSR2_EBP4_SHIFT		16U
98695f7df8SLionel Debieve /* FMC2_BCHDSR3 register */
99695f7df8SLionel Debieve #define FMC2_BCHDSR3_EBP5_MASK		GENMASK_32(12, 0)
100695f7df8SLionel Debieve #define FMC2_BCHDSR3_EBP6_MASK		GENMASK_32(28, 16)
101695f7df8SLionel Debieve #define FMC2_BCHDSR3_EBP6_SHIFT		16U
102695f7df8SLionel Debieve /* FMC2_BCHDSR4 register */
103695f7df8SLionel Debieve #define FMC2_BCHDSR4_EBP7_MASK		GENMASK_32(12, 0)
104695f7df8SLionel Debieve #define FMC2_BCHDSR4_EBP8_MASK		GENMASK_32(28, 16)
105695f7df8SLionel Debieve #define FMC2_BCHDSR4_EBP8_SHIFT		16U
106695f7df8SLionel Debieve 
107695f7df8SLionel Debieve /* Timings */
108695f7df8SLionel Debieve #define FMC2_THIZ			0x01U
109695f7df8SLionel Debieve #define FMC2_TIO			8000U
110695f7df8SLionel Debieve #define FMC2_TSYNC			3000U
111695f7df8SLionel Debieve #define FMC2_PCR_TIMING_MASK		GENMASK_32(3, 0)
112695f7df8SLionel Debieve #define FMC2_PMEM_PATT_TIMING_MASK	GENMASK_32(7, 0)
113695f7df8SLionel Debieve 
114695f7df8SLionel Debieve #define FMC2_BBM_LEN			2U
115695f7df8SLionel Debieve #define FMC2_MAX_ECC_BYTES		14U
116695f7df8SLionel Debieve #define TIMEOUT_US_10_MS		10000U
117695f7df8SLionel Debieve #define FMC2_PSEC_PER_MSEC		(1000UL * 1000UL * 1000UL)
118695f7df8SLionel Debieve 
119695f7df8SLionel Debieve enum stm32_fmc2_ecc {
120695f7df8SLionel Debieve 	FMC2_ECC_HAM = 1U,
121695f7df8SLionel Debieve 	FMC2_ECC_BCH4 = 4U,
122695f7df8SLionel Debieve 	FMC2_ECC_BCH8 = 8U
123695f7df8SLionel Debieve };
124695f7df8SLionel Debieve 
125695f7df8SLionel Debieve struct stm32_fmc2_cs_reg {
126695f7df8SLionel Debieve 	uintptr_t data_base;
127695f7df8SLionel Debieve 	uintptr_t cmd_base;
128695f7df8SLionel Debieve 	uintptr_t addr_base;
129695f7df8SLionel Debieve };
130695f7df8SLionel Debieve 
131695f7df8SLionel Debieve struct stm32_fmc2_nand_timings {
132695f7df8SLionel Debieve 	uint8_t tclr;
133695f7df8SLionel Debieve 	uint8_t tar;
134695f7df8SLionel Debieve 	uint8_t thiz;
135695f7df8SLionel Debieve 	uint8_t twait;
136695f7df8SLionel Debieve 	uint8_t thold_mem;
137695f7df8SLionel Debieve 	uint8_t tset_mem;
138695f7df8SLionel Debieve 	uint8_t thold_att;
139695f7df8SLionel Debieve 	uint8_t tset_att;
140695f7df8SLionel Debieve };
141695f7df8SLionel Debieve 
142695f7df8SLionel Debieve struct stm32_fmc2_nfc {
143695f7df8SLionel Debieve 	uintptr_t reg_base;
144695f7df8SLionel Debieve 	struct stm32_fmc2_cs_reg cs[MAX_CS];
145695f7df8SLionel Debieve 	unsigned long clock_id;
146695f7df8SLionel Debieve 	unsigned int reset_id;
147695f7df8SLionel Debieve 	uint8_t cs_sel;
148695f7df8SLionel Debieve };
149695f7df8SLionel Debieve 
150695f7df8SLionel Debieve static struct stm32_fmc2_nfc stm32_fmc2;
151695f7df8SLionel Debieve 
152695f7df8SLionel Debieve static uintptr_t fmc2_base(void)
153695f7df8SLionel Debieve {
154695f7df8SLionel Debieve 	return stm32_fmc2.reg_base;
155695f7df8SLionel Debieve }
156695f7df8SLionel Debieve 
157695f7df8SLionel Debieve static void stm32_fmc2_nand_setup_timing(void)
158695f7df8SLionel Debieve {
159695f7df8SLionel Debieve 	struct stm32_fmc2_nand_timings tims;
160695f7df8SLionel Debieve 	unsigned long hclk = stm32mp_clk_get_rate(stm32_fmc2.clock_id);
161695f7df8SLionel Debieve 	unsigned long hclkp = FMC2_PSEC_PER_MSEC / (hclk / 1000U);
162695f7df8SLionel Debieve 	unsigned long timing, tar, tclr, thiz, twait;
163695f7df8SLionel Debieve 	unsigned long tset_mem, tset_att, thold_mem, thold_att;
164695f7df8SLionel Debieve 	uint32_t pcr, pmem, patt;
165695f7df8SLionel Debieve 
166695f7df8SLionel Debieve 	tar = MAX(hclkp, NAND_TAR_MIN);
167695f7df8SLionel Debieve 	timing = div_round_up(tar, hclkp) - 1U;
168695f7df8SLionel Debieve 	tims.tar = MIN(timing, (unsigned long)FMC2_PCR_TIMING_MASK);
169695f7df8SLionel Debieve 
170695f7df8SLionel Debieve 	tclr = MAX(hclkp, NAND_TCLR_MIN);
171695f7df8SLionel Debieve 	timing = div_round_up(tclr, hclkp) - 1U;
172695f7df8SLionel Debieve 	tims.tclr = MIN(timing, (unsigned long)FMC2_PCR_TIMING_MASK);
173695f7df8SLionel Debieve 
174695f7df8SLionel Debieve 	tims.thiz = FMC2_THIZ;
175695f7df8SLionel Debieve 	thiz = (tims.thiz + 1U) * hclkp;
176695f7df8SLionel Debieve 
177695f7df8SLionel Debieve 	/*
178695f7df8SLionel Debieve 	 * tWAIT > tRP
179695f7df8SLionel Debieve 	 * tWAIT > tWP
180695f7df8SLionel Debieve 	 * tWAIT > tREA + tIO
181695f7df8SLionel Debieve 	 */
182695f7df8SLionel Debieve 	twait = MAX(hclkp, NAND_TRP_MIN);
183695f7df8SLionel Debieve 	twait = MAX(twait, NAND_TWP_MIN);
184695f7df8SLionel Debieve 	twait = MAX(twait, NAND_TREA_MAX + FMC2_TIO);
185695f7df8SLionel Debieve 	timing = div_round_up(twait, hclkp);
186695f7df8SLionel Debieve 	tims.twait = CLAMP(timing, 1UL,
187695f7df8SLionel Debieve 			   (unsigned long)FMC2_PMEM_PATT_TIMING_MASK);
188695f7df8SLionel Debieve 
189695f7df8SLionel Debieve 	/*
190695f7df8SLionel Debieve 	 * tSETUP_MEM > tCS - tWAIT
191695f7df8SLionel Debieve 	 * tSETUP_MEM > tALS - tWAIT
192695f7df8SLionel Debieve 	 * tSETUP_MEM > tDS - (tWAIT - tHIZ)
193695f7df8SLionel Debieve 	 */
194695f7df8SLionel Debieve 	tset_mem = hclkp;
195695f7df8SLionel Debieve 	if ((twait < NAND_TCS_MIN) && (tset_mem < (NAND_TCS_MIN - twait))) {
196695f7df8SLionel Debieve 		tset_mem = NAND_TCS_MIN - twait;
197695f7df8SLionel Debieve 	}
198695f7df8SLionel Debieve 	if ((twait < NAND_TALS_MIN) && (tset_mem < (NAND_TALS_MIN - twait))) {
199695f7df8SLionel Debieve 		tset_mem = NAND_TALS_MIN - twait;
200695f7df8SLionel Debieve 	}
201695f7df8SLionel Debieve 	if ((twait > thiz) && ((twait - thiz) < NAND_TDS_MIN) &&
202695f7df8SLionel Debieve 	    (tset_mem < (NAND_TDS_MIN - (twait - thiz)))) {
203695f7df8SLionel Debieve 		tset_mem = NAND_TDS_MIN - (twait - thiz);
204695f7df8SLionel Debieve 	}
205695f7df8SLionel Debieve 	timing = div_round_up(tset_mem, hclkp);
206695f7df8SLionel Debieve 	tims.tset_mem = CLAMP(timing, 1UL,
207695f7df8SLionel Debieve 			      (unsigned long)FMC2_PMEM_PATT_TIMING_MASK);
208695f7df8SLionel Debieve 
209695f7df8SLionel Debieve 	/*
210695f7df8SLionel Debieve 	 * tHOLD_MEM > tCH
211695f7df8SLionel Debieve 	 * tHOLD_MEM > tREH - tSETUP_MEM
212695f7df8SLionel Debieve 	 * tHOLD_MEM > max(tRC, tWC) - (tSETUP_MEM + tWAIT)
213695f7df8SLionel Debieve 	 */
214695f7df8SLionel Debieve 	thold_mem = MAX(hclkp, NAND_TCH_MIN);
215695f7df8SLionel Debieve 	if ((tset_mem < NAND_TREH_MIN) &&
216695f7df8SLionel Debieve 	    (thold_mem < (NAND_TREH_MIN - tset_mem))) {
217695f7df8SLionel Debieve 		thold_mem = NAND_TREH_MIN - tset_mem;
218695f7df8SLionel Debieve 	}
219695f7df8SLionel Debieve 	if (((tset_mem + twait) < NAND_TRC_MIN) &&
220695f7df8SLionel Debieve 	    (thold_mem < (NAND_TRC_MIN - (tset_mem + twait)))) {
221695f7df8SLionel Debieve 		thold_mem = NAND_TRC_MIN  - (tset_mem + twait);
222695f7df8SLionel Debieve 	}
223695f7df8SLionel Debieve 	if (((tset_mem + twait) < NAND_TWC_MIN) &&
224695f7df8SLionel Debieve 	    (thold_mem < (NAND_TWC_MIN - (tset_mem + twait)))) {
225695f7df8SLionel Debieve 		thold_mem = NAND_TWC_MIN - (tset_mem + twait);
226695f7df8SLionel Debieve 	}
227695f7df8SLionel Debieve 	timing = div_round_up(thold_mem, hclkp);
228695f7df8SLionel Debieve 	tims.thold_mem = CLAMP(timing, 1UL,
229695f7df8SLionel Debieve 			       (unsigned long)FMC2_PMEM_PATT_TIMING_MASK);
230695f7df8SLionel Debieve 
231695f7df8SLionel Debieve 	/*
232695f7df8SLionel Debieve 	 * tSETUP_ATT > tCS - tWAIT
233695f7df8SLionel Debieve 	 * tSETUP_ATT > tCLS - tWAIT
234695f7df8SLionel Debieve 	 * tSETUP_ATT > tALS - tWAIT
235695f7df8SLionel Debieve 	 * tSETUP_ATT > tRHW - tHOLD_MEM
236695f7df8SLionel Debieve 	 * tSETUP_ATT > tDS - (tWAIT - tHIZ)
237695f7df8SLionel Debieve 	 */
238695f7df8SLionel Debieve 	tset_att = hclkp;
239695f7df8SLionel Debieve 	if ((twait < NAND_TCS_MIN) && (tset_att < (NAND_TCS_MIN - twait))) {
240695f7df8SLionel Debieve 		tset_att = NAND_TCS_MIN - twait;
241695f7df8SLionel Debieve 	}
242695f7df8SLionel Debieve 	if ((twait < NAND_TCLS_MIN) && (tset_att < (NAND_TCLS_MIN - twait))) {
243695f7df8SLionel Debieve 		tset_att = NAND_TCLS_MIN - twait;
244695f7df8SLionel Debieve 	}
245695f7df8SLionel Debieve 	if ((twait < NAND_TALS_MIN) && (tset_att < (NAND_TALS_MIN - twait))) {
246695f7df8SLionel Debieve 		tset_att = NAND_TALS_MIN - twait;
247695f7df8SLionel Debieve 	}
248695f7df8SLionel Debieve 	if ((thold_mem < NAND_TRHW_MIN) &&
249695f7df8SLionel Debieve 	    (tset_att < (NAND_TRHW_MIN - thold_mem))) {
250695f7df8SLionel Debieve 		tset_att = NAND_TRHW_MIN - thold_mem;
251695f7df8SLionel Debieve 	}
252695f7df8SLionel Debieve 	if ((twait > thiz) && ((twait - thiz) < NAND_TDS_MIN) &&
253695f7df8SLionel Debieve 	    (tset_att < (NAND_TDS_MIN - (twait - thiz)))) {
254695f7df8SLionel Debieve 		tset_att = NAND_TDS_MIN - (twait - thiz);
255695f7df8SLionel Debieve 	}
256695f7df8SLionel Debieve 	timing = div_round_up(tset_att, hclkp);
257695f7df8SLionel Debieve 	tims.tset_att = CLAMP(timing, 1UL,
258695f7df8SLionel Debieve 			      (unsigned long)FMC2_PMEM_PATT_TIMING_MASK);
259695f7df8SLionel Debieve 
260695f7df8SLionel Debieve 	/*
261695f7df8SLionel Debieve 	 * tHOLD_ATT > tALH
262695f7df8SLionel Debieve 	 * tHOLD_ATT > tCH
263695f7df8SLionel Debieve 	 * tHOLD_ATT > tCLH
264695f7df8SLionel Debieve 	 * tHOLD_ATT > tCOH
265695f7df8SLionel Debieve 	 * tHOLD_ATT > tDH
266695f7df8SLionel Debieve 	 * tHOLD_ATT > tWB + tIO + tSYNC - tSETUP_MEM
267695f7df8SLionel Debieve 	 * tHOLD_ATT > tADL - tSETUP_MEM
268695f7df8SLionel Debieve 	 * tHOLD_ATT > tWH - tSETUP_MEM
269695f7df8SLionel Debieve 	 * tHOLD_ATT > tWHR - tSETUP_MEM
270695f7df8SLionel Debieve 	 * tHOLD_ATT > tRC - (tSETUP_ATT + tWAIT)
271695f7df8SLionel Debieve 	 * tHOLD_ATT > tWC - (tSETUP_ATT + tWAIT)
272695f7df8SLionel Debieve 	 */
273695f7df8SLionel Debieve 	thold_att = MAX(hclkp, NAND_TALH_MIN);
274695f7df8SLionel Debieve 	thold_att = MAX(thold_att, NAND_TCH_MIN);
275695f7df8SLionel Debieve 	thold_att = MAX(thold_att, NAND_TCLH_MIN);
276695f7df8SLionel Debieve 	thold_att = MAX(thold_att, NAND_TCOH_MIN);
277695f7df8SLionel Debieve 	thold_att = MAX(thold_att, NAND_TDH_MIN);
278695f7df8SLionel Debieve 	if (((NAND_TWB_MAX + FMC2_TIO + FMC2_TSYNC) > tset_mem) &&
279695f7df8SLionel Debieve 	    (thold_att < (NAND_TWB_MAX + FMC2_TIO + FMC2_TSYNC - tset_mem))) {
280695f7df8SLionel Debieve 		thold_att = NAND_TWB_MAX + FMC2_TIO + FMC2_TSYNC - tset_mem;
281695f7df8SLionel Debieve 	}
282695f7df8SLionel Debieve 	if ((tset_mem < NAND_TADL_MIN) &&
283695f7df8SLionel Debieve 	    (thold_att < (NAND_TADL_MIN - tset_mem))) {
284695f7df8SLionel Debieve 		thold_att = NAND_TADL_MIN - tset_mem;
285695f7df8SLionel Debieve 	}
286695f7df8SLionel Debieve 	if ((tset_mem < NAND_TWH_MIN) &&
287695f7df8SLionel Debieve 	    (thold_att < (NAND_TWH_MIN - tset_mem))) {
288695f7df8SLionel Debieve 		thold_att = NAND_TWH_MIN - tset_mem;
289695f7df8SLionel Debieve 	}
290695f7df8SLionel Debieve 	if ((tset_mem < NAND_TWHR_MIN) &&
291695f7df8SLionel Debieve 	    (thold_att < (NAND_TWHR_MIN - tset_mem))) {
292695f7df8SLionel Debieve 		thold_att = NAND_TWHR_MIN - tset_mem;
293695f7df8SLionel Debieve 	}
294695f7df8SLionel Debieve 	if (((tset_att + twait) < NAND_TRC_MIN) &&
295695f7df8SLionel Debieve 	    (thold_att < (NAND_TRC_MIN - (tset_att + twait)))) {
296695f7df8SLionel Debieve 		thold_att = NAND_TRC_MIN - (tset_att + twait);
297695f7df8SLionel Debieve 	}
298695f7df8SLionel Debieve 	if (((tset_att + twait) < NAND_TWC_MIN) &&
299695f7df8SLionel Debieve 	    (thold_att < (NAND_TWC_MIN - (tset_att + twait)))) {
300695f7df8SLionel Debieve 		thold_att = NAND_TWC_MIN - (tset_att + twait);
301695f7df8SLionel Debieve 	}
302695f7df8SLionel Debieve 	timing = div_round_up(thold_att, hclkp);
303695f7df8SLionel Debieve 	tims.thold_att = CLAMP(timing, 1UL,
304695f7df8SLionel Debieve 			       (unsigned long)FMC2_PMEM_PATT_TIMING_MASK);
305695f7df8SLionel Debieve 
306695f7df8SLionel Debieve 	VERBOSE("NAND timings: %u - %u - %u - %u - %u - %u - %u - %u\n",
307695f7df8SLionel Debieve 		tims.tclr, tims.tar, tims.thiz, tims.twait,
308695f7df8SLionel Debieve 		tims.thold_mem, tims.tset_mem,
309695f7df8SLionel Debieve 		tims.thold_att, tims.tset_att);
310695f7df8SLionel Debieve 
311695f7df8SLionel Debieve 	/* Set tclr/tar timings */
312695f7df8SLionel Debieve 	pcr = mmio_read_32(fmc2_base() + FMC2_PCR);
313695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_TCLR_MASK;
314695f7df8SLionel Debieve 	pcr |= FMC2_PCR_TCLR(tims.tclr);
315695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_TAR_MASK;
316695f7df8SLionel Debieve 	pcr |= FMC2_PCR_TAR(tims.tar);
317695f7df8SLionel Debieve 
318695f7df8SLionel Debieve 	/* Set tset/twait/thold/thiz timings in common bank */
319695f7df8SLionel Debieve 	pmem = FMC2_PMEM_MEMSET(tims.tset_mem);
320695f7df8SLionel Debieve 	pmem |= FMC2_PMEM_MEMWAIT(tims.twait);
321695f7df8SLionel Debieve 	pmem |=	FMC2_PMEM_MEMHOLD(tims.thold_mem);
322695f7df8SLionel Debieve 	pmem |= FMC2_PMEM_MEMHIZ(tims.thiz);
323695f7df8SLionel Debieve 
324695f7df8SLionel Debieve 	/* Set tset/twait/thold/thiz timings in attribute bank */
325695f7df8SLionel Debieve 	patt = FMC2_PATT_ATTSET(tims.tset_att);
326695f7df8SLionel Debieve 	patt |= FMC2_PATT_ATTWAIT(tims.twait);
327695f7df8SLionel Debieve 	patt |= FMC2_PATT_ATTHOLD(tims.thold_att);
328695f7df8SLionel Debieve 	patt |= FMC2_PATT_ATTHIZ(tims.thiz);
329695f7df8SLionel Debieve 
330695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_PCR, pcr);
331695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_PMEM, pmem);
332695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_PATT, patt);
333695f7df8SLionel Debieve }
334695f7df8SLionel Debieve 
335695f7df8SLionel Debieve static void stm32_fmc2_set_buswidth_16(bool set)
336695f7df8SLionel Debieve {
337695f7df8SLionel Debieve 	mmio_clrsetbits_32(fmc2_base() + FMC2_PCR, FMC2_PCR_PWID_MASK,
338695f7df8SLionel Debieve 			   (set ? FMC2_PCR_PWID(FMC2_PCR_PWID_16) : 0U));
339695f7df8SLionel Debieve }
340695f7df8SLionel Debieve 
341695f7df8SLionel Debieve static void stm32_fmc2_set_ecc(bool enable)
342695f7df8SLionel Debieve {
343695f7df8SLionel Debieve 	mmio_clrsetbits_32(fmc2_base() + FMC2_PCR, FMC2_PCR_ECCEN,
344695f7df8SLionel Debieve 			   (enable ? FMC2_PCR_ECCEN : 0U));
345695f7df8SLionel Debieve }
346695f7df8SLionel Debieve 
347695f7df8SLionel Debieve static int stm32_fmc2_ham_correct(uint8_t *buffer, uint8_t *eccbuffer,
348695f7df8SLionel Debieve 				  uint8_t *ecc)
349695f7df8SLionel Debieve {
350695f7df8SLionel Debieve 	uint8_t xor_ecc_ones;
351695f7df8SLionel Debieve 	uint16_t xor_ecc_1b, xor_ecc_2b, xor_ecc_3b;
352695f7df8SLionel Debieve 	union {
353695f7df8SLionel Debieve 		uint32_t val;
354695f7df8SLionel Debieve 		uint8_t  bytes[4];
355695f7df8SLionel Debieve 	} xor_ecc;
356695f7df8SLionel Debieve 
357695f7df8SLionel Debieve 	/* Page size--------ECC_Code Size
358695f7df8SLionel Debieve 	 * 256---------------22 bits LSB  (ECC_CODE & 0x003FFFFF)
359695f7df8SLionel Debieve 	 * 512---------------24 bits      (ECC_CODE & 0x00FFFFFF)
360695f7df8SLionel Debieve 	 * 1024--------------26 bits      (ECC_CODE & 0x03FFFFFF)
361695f7df8SLionel Debieve 	 * 2048--------------28 bits      (ECC_CODE & 0x0FFFFFFF)
362695f7df8SLionel Debieve 	 * 4096--------------30 bits      (ECC_CODE & 0x3FFFFFFF)
363695f7df8SLionel Debieve 	 * 8192--------------32 bits      (ECC_CODE & 0xFFFFFFFF)
364695f7df8SLionel Debieve 	 */
365695f7df8SLionel Debieve 
366695f7df8SLionel Debieve 	/* For Page size 512, ECC_Code size 24 bits */
367695f7df8SLionel Debieve 	xor_ecc_1b = ecc[0] ^ eccbuffer[0];
368695f7df8SLionel Debieve 	xor_ecc_2b = ecc[1] ^ eccbuffer[1];
369695f7df8SLionel Debieve 	xor_ecc_3b = ecc[2] ^ eccbuffer[2];
370695f7df8SLionel Debieve 
3719fe181c6SYann Gautier 	xor_ecc.val = 0U;
372695f7df8SLionel Debieve 	xor_ecc.bytes[2] = xor_ecc_3b;
373695f7df8SLionel Debieve 	xor_ecc.bytes[1] = xor_ecc_2b;
374695f7df8SLionel Debieve 	xor_ecc.bytes[0] = xor_ecc_1b;
375695f7df8SLionel Debieve 
376695f7df8SLionel Debieve 	if (xor_ecc.val == 0U) {
377695f7df8SLionel Debieve 		return 0; /* No Error */
378695f7df8SLionel Debieve 	}
379695f7df8SLionel Debieve 
380695f7df8SLionel Debieve 	xor_ecc_ones = __builtin_popcount(xor_ecc.val);
381695f7df8SLionel Debieve 	if (xor_ecc_ones < 23U) {
382695f7df8SLionel Debieve 		if (xor_ecc_ones == 12U) {
383695f7df8SLionel Debieve 			uint16_t bit_address, byte_address;
384695f7df8SLionel Debieve 
385695f7df8SLionel Debieve 			/* Correctable ERROR */
386695f7df8SLionel Debieve 			bit_address = ((xor_ecc_1b >> 1) & BIT(0)) |
387695f7df8SLionel Debieve 				      ((xor_ecc_1b >> 2) & BIT(1)) |
388695f7df8SLionel Debieve 				      ((xor_ecc_1b >> 3) & BIT(2));
389695f7df8SLionel Debieve 
390695f7df8SLionel Debieve 			byte_address = ((xor_ecc_1b >> 7) & BIT(0)) |
391695f7df8SLionel Debieve 				       ((xor_ecc_2b) & BIT(1)) |
392695f7df8SLionel Debieve 				       ((xor_ecc_2b >> 1) & BIT(2)) |
393695f7df8SLionel Debieve 				       ((xor_ecc_2b >> 2) & BIT(3)) |
394695f7df8SLionel Debieve 				       ((xor_ecc_2b >> 3) & BIT(4)) |
395695f7df8SLionel Debieve 				       ((xor_ecc_3b << 4) & BIT(5)) |
396695f7df8SLionel Debieve 				       ((xor_ecc_3b << 3) & BIT(6)) |
397695f7df8SLionel Debieve 				       ((xor_ecc_3b << 2) & BIT(7)) |
398695f7df8SLionel Debieve 				       ((xor_ecc_3b << 1) & BIT(8));
399695f7df8SLionel Debieve 
400695f7df8SLionel Debieve 			/* Correct bit error in the data */
401695f7df8SLionel Debieve 			buffer[byte_address] =
402695f7df8SLionel Debieve 				buffer[byte_address] ^ BIT(bit_address);
403695f7df8SLionel Debieve 			VERBOSE("Hamming: 1 ECC error corrected\n");
404695f7df8SLionel Debieve 
405695f7df8SLionel Debieve 			return 0;
406695f7df8SLionel Debieve 		}
407695f7df8SLionel Debieve 
408695f7df8SLionel Debieve 		/* Non Correctable ERROR */
409695f7df8SLionel Debieve 		ERROR("%s: Uncorrectable ECC Errors\n", __func__);
410695f7df8SLionel Debieve 		return -1;
411695f7df8SLionel Debieve 	}
412695f7df8SLionel Debieve 
413695f7df8SLionel Debieve 	/* ECC ERROR */
414695f7df8SLionel Debieve 	ERROR("%s: Hamming correction error\n", __func__);
415695f7df8SLionel Debieve 	return -1;
416695f7df8SLionel Debieve }
417695f7df8SLionel Debieve 
418695f7df8SLionel Debieve 
419695f7df8SLionel Debieve static int stm32_fmc2_ham_calculate(uint8_t *buffer, uint8_t *ecc)
420695f7df8SLionel Debieve {
421695f7df8SLionel Debieve 	uint32_t heccr;
422695f7df8SLionel Debieve 	uint64_t timeout = timeout_init_us(TIMEOUT_US_10_MS);
423695f7df8SLionel Debieve 
424695f7df8SLionel Debieve 	while ((mmio_read_32(fmc2_base() + FMC2_SR) & FMC2_SR_NWRF) == 0U) {
425695f7df8SLionel Debieve 		if (timeout_elapsed(timeout)) {
426695f7df8SLionel Debieve 			return -ETIMEDOUT;
427695f7df8SLionel Debieve 		}
428695f7df8SLionel Debieve 	}
429695f7df8SLionel Debieve 
430695f7df8SLionel Debieve 	heccr = mmio_read_32(fmc2_base() + FMC2_HECCR);
431695f7df8SLionel Debieve 
432695f7df8SLionel Debieve 	ecc[0] = heccr;
433695f7df8SLionel Debieve 	ecc[1] = heccr >> 8;
434695f7df8SLionel Debieve 	ecc[2] = heccr >> 16;
435695f7df8SLionel Debieve 
436695f7df8SLionel Debieve 	/* Disable ECC */
437695f7df8SLionel Debieve 	stm32_fmc2_set_ecc(false);
438695f7df8SLionel Debieve 
439695f7df8SLionel Debieve 	return 0;
440695f7df8SLionel Debieve }
441695f7df8SLionel Debieve 
442695f7df8SLionel Debieve static int stm32_fmc2_bch_correct(uint8_t *buffer, unsigned int eccsize)
443695f7df8SLionel Debieve {
444695f7df8SLionel Debieve 	uint32_t bchdsr0, bchdsr1, bchdsr2, bchdsr3, bchdsr4;
445695f7df8SLionel Debieve 	uint16_t pos[8];
446695f7df8SLionel Debieve 	int i, den;
447695f7df8SLionel Debieve 	uint64_t timeout = timeout_init_us(TIMEOUT_US_10_MS);
448695f7df8SLionel Debieve 
449695f7df8SLionel Debieve 	while ((mmio_read_32(fmc2_base() + FMC2_BCHISR) &
450695f7df8SLionel Debieve 		FMC2_BCHISR_DERF) == 0U) {
451695f7df8SLionel Debieve 		if (timeout_elapsed(timeout)) {
452695f7df8SLionel Debieve 			return -ETIMEDOUT;
453695f7df8SLionel Debieve 		}
454695f7df8SLionel Debieve 	}
455695f7df8SLionel Debieve 
456695f7df8SLionel Debieve 	bchdsr0 = mmio_read_32(fmc2_base() + FMC2_BCHDSR0);
457695f7df8SLionel Debieve 	bchdsr1 = mmio_read_32(fmc2_base() + FMC2_BCHDSR1);
458695f7df8SLionel Debieve 	bchdsr2 = mmio_read_32(fmc2_base() + FMC2_BCHDSR2);
459695f7df8SLionel Debieve 	bchdsr3 = mmio_read_32(fmc2_base() + FMC2_BCHDSR3);
460695f7df8SLionel Debieve 	bchdsr4 = mmio_read_32(fmc2_base() + FMC2_BCHDSR4);
461695f7df8SLionel Debieve 
462695f7df8SLionel Debieve 	/* Disable ECC */
463695f7df8SLionel Debieve 	stm32_fmc2_set_ecc(false);
464695f7df8SLionel Debieve 
465695f7df8SLionel Debieve 	/* No error found */
466695f7df8SLionel Debieve 	if ((bchdsr0 & FMC2_BCHDSR0_DEF) == 0U) {
467695f7df8SLionel Debieve 		return 0;
468695f7df8SLionel Debieve 	}
469695f7df8SLionel Debieve 
470695f7df8SLionel Debieve 	/* Too many errors detected */
471695f7df8SLionel Debieve 	if ((bchdsr0 & FMC2_BCHDSR0_DUE) != 0U) {
472695f7df8SLionel Debieve 		return -EBADMSG;
473695f7df8SLionel Debieve 	}
474695f7df8SLionel Debieve 
475695f7df8SLionel Debieve 	pos[0] = bchdsr1 & FMC2_BCHDSR1_EBP1_MASK;
476695f7df8SLionel Debieve 	pos[1] = (bchdsr1 & FMC2_BCHDSR1_EBP2_MASK) >> FMC2_BCHDSR1_EBP2_SHIFT;
477695f7df8SLionel Debieve 	pos[2] = bchdsr2 & FMC2_BCHDSR2_EBP3_MASK;
478695f7df8SLionel Debieve 	pos[3] = (bchdsr2 & FMC2_BCHDSR2_EBP4_MASK) >> FMC2_BCHDSR2_EBP4_SHIFT;
479695f7df8SLionel Debieve 	pos[4] = bchdsr3 & FMC2_BCHDSR3_EBP5_MASK;
480695f7df8SLionel Debieve 	pos[5] = (bchdsr3 & FMC2_BCHDSR3_EBP6_MASK) >> FMC2_BCHDSR3_EBP6_SHIFT;
481695f7df8SLionel Debieve 	pos[6] = bchdsr4 & FMC2_BCHDSR4_EBP7_MASK;
482695f7df8SLionel Debieve 	pos[7] = (bchdsr4 & FMC2_BCHDSR4_EBP8_MASK) >> FMC2_BCHDSR4_EBP8_SHIFT;
483695f7df8SLionel Debieve 
484695f7df8SLionel Debieve 	den = (bchdsr0 & FMC2_BCHDSR0_DEN_MASK) >> FMC2_BCHDSR0_DEN_SHIFT;
485695f7df8SLionel Debieve 	for (i = 0; i < den; i++) {
486695f7df8SLionel Debieve 		if (pos[i] < (eccsize * 8U)) {
487695f7df8SLionel Debieve 			uint8_t bitmask = BIT(pos[i] % 8U);
488695f7df8SLionel Debieve 			uint32_t offset = pos[i] / 8U;
489695f7df8SLionel Debieve 
490695f7df8SLionel Debieve 			*(buffer + offset) ^= bitmask;
491695f7df8SLionel Debieve 		}
492695f7df8SLionel Debieve 	}
493695f7df8SLionel Debieve 
494695f7df8SLionel Debieve 	return 0;
495695f7df8SLionel Debieve }
496695f7df8SLionel Debieve 
497695f7df8SLionel Debieve static void stm32_fmc2_hwctl(struct nand_device *nand)
498695f7df8SLionel Debieve {
499695f7df8SLionel Debieve 	stm32_fmc2_set_ecc(false);
500695f7df8SLionel Debieve 
501695f7df8SLionel Debieve 	if (nand->ecc.max_bit_corr != FMC2_ECC_HAM) {
502695f7df8SLionel Debieve 		mmio_clrbits_32(fmc2_base() + FMC2_PCR, FMC2_PCR_WEN);
503695f7df8SLionel Debieve 	}
504695f7df8SLionel Debieve 
505695f7df8SLionel Debieve 	stm32_fmc2_set_ecc(true);
506695f7df8SLionel Debieve }
507695f7df8SLionel Debieve 
508695f7df8SLionel Debieve static int stm32_fmc2_read_page(struct nand_device *nand,
509695f7df8SLionel Debieve 				unsigned int page, uintptr_t buffer)
510695f7df8SLionel Debieve {
511695f7df8SLionel Debieve 	unsigned int eccsize = nand->ecc.size;
512695f7df8SLionel Debieve 	unsigned int eccbytes = nand->ecc.bytes;
513695f7df8SLionel Debieve 	unsigned int eccsteps = nand->page_size / eccsize;
514695f7df8SLionel Debieve 	uint8_t ecc_corr[FMC2_MAX_ECC_BYTES];
515695f7df8SLionel Debieve 	uint8_t ecc_cal[FMC2_MAX_ECC_BYTES] = {0U};
516695f7df8SLionel Debieve 	uint8_t *p;
517695f7df8SLionel Debieve 	unsigned int i;
518695f7df8SLionel Debieve 	unsigned int s;
519695f7df8SLionel Debieve 	int ret;
520695f7df8SLionel Debieve 
521695f7df8SLionel Debieve 	VERBOSE(">%s page %i buffer %lx\n", __func__, page, buffer);
522695f7df8SLionel Debieve 
523695f7df8SLionel Debieve 	ret = nand_read_page_cmd(page, 0U, 0U, 0U);
524695f7df8SLionel Debieve 	if (ret != 0) {
525695f7df8SLionel Debieve 		return ret;
526695f7df8SLionel Debieve 	}
527695f7df8SLionel Debieve 
528695f7df8SLionel Debieve 	for (s = 0U, i = nand->page_size + FMC2_BBM_LEN, p = (uint8_t *)buffer;
529695f7df8SLionel Debieve 	     s < eccsteps;
530695f7df8SLionel Debieve 	     s++, i += eccbytes, p += eccsize) {
531695f7df8SLionel Debieve 		stm32_fmc2_hwctl(nand);
532695f7df8SLionel Debieve 
533695f7df8SLionel Debieve 		/* Read the NAND page sector (512 bytes) */
534695f7df8SLionel Debieve 		ret = nand_change_read_column_cmd(s * eccsize, (uintptr_t)p,
535695f7df8SLionel Debieve 						  eccsize);
536695f7df8SLionel Debieve 		if (ret != 0) {
537695f7df8SLionel Debieve 			return ret;
538695f7df8SLionel Debieve 		}
539695f7df8SLionel Debieve 
540695f7df8SLionel Debieve 		if (nand->ecc.max_bit_corr == FMC2_ECC_HAM) {
541695f7df8SLionel Debieve 			ret = stm32_fmc2_ham_calculate(p, ecc_cal);
542695f7df8SLionel Debieve 			if (ret != 0) {
543695f7df8SLionel Debieve 				return ret;
544695f7df8SLionel Debieve 			}
545695f7df8SLionel Debieve 		}
546695f7df8SLionel Debieve 
547695f7df8SLionel Debieve 		/* Read the corresponding ECC bytes */
548695f7df8SLionel Debieve 		ret = nand_change_read_column_cmd(i, (uintptr_t)ecc_corr,
549695f7df8SLionel Debieve 						  eccbytes);
550695f7df8SLionel Debieve 		if (ret != 0) {
551695f7df8SLionel Debieve 			return ret;
552695f7df8SLionel Debieve 		}
553695f7df8SLionel Debieve 
554695f7df8SLionel Debieve 		/* Correct the data */
555695f7df8SLionel Debieve 		if (nand->ecc.max_bit_corr == FMC2_ECC_HAM) {
556695f7df8SLionel Debieve 			ret = stm32_fmc2_ham_correct(p, ecc_corr, ecc_cal);
557695f7df8SLionel Debieve 		} else {
558695f7df8SLionel Debieve 			ret = stm32_fmc2_bch_correct(p, eccsize);
559695f7df8SLionel Debieve 		}
560695f7df8SLionel Debieve 
561695f7df8SLionel Debieve 		if (ret != 0) {
562695f7df8SLionel Debieve 			return ret;
563695f7df8SLionel Debieve 		}
564695f7df8SLionel Debieve 	}
565695f7df8SLionel Debieve 
566695f7df8SLionel Debieve 	return 0;
567695f7df8SLionel Debieve }
568695f7df8SLionel Debieve 
569695f7df8SLionel Debieve static void stm32_fmc2_read_data(struct nand_device *nand,
570695f7df8SLionel Debieve 				 uint8_t *buff, unsigned int length,
571695f7df8SLionel Debieve 				 bool use_bus8)
572695f7df8SLionel Debieve {
573695f7df8SLionel Debieve 	uintptr_t data_base = stm32_fmc2.cs[stm32_fmc2.cs_sel].data_base;
574695f7df8SLionel Debieve 
575695f7df8SLionel Debieve 	if (use_bus8 && (nand->buswidth == NAND_BUS_WIDTH_16)) {
576695f7df8SLionel Debieve 		stm32_fmc2_set_buswidth_16(false);
577695f7df8SLionel Debieve 	}
578695f7df8SLionel Debieve 
579695f7df8SLionel Debieve 	if ((((uintptr_t)buff & BIT(0)) != 0U) && (length != 0U)) {
580695f7df8SLionel Debieve 		*buff = mmio_read_8(data_base);
581695f7df8SLionel Debieve 		buff += sizeof(uint8_t);
582695f7df8SLionel Debieve 		length -= sizeof(uint8_t);
583695f7df8SLionel Debieve 	}
584695f7df8SLionel Debieve 
585695f7df8SLionel Debieve 	if ((((uintptr_t)buff & GENMASK_32(1, 0)) != 0U) &&
586695f7df8SLionel Debieve 	    (length >= sizeof(uint16_t))) {
587695f7df8SLionel Debieve 		*(uint16_t *)buff = mmio_read_16(data_base);
588695f7df8SLionel Debieve 		buff += sizeof(uint16_t);
589695f7df8SLionel Debieve 		length -= sizeof(uint16_t);
590695f7df8SLionel Debieve 	}
591695f7df8SLionel Debieve 
592695f7df8SLionel Debieve 	/* 32bit aligned */
593695f7df8SLionel Debieve 	while (length >= sizeof(uint32_t)) {
594695f7df8SLionel Debieve 		*(uint32_t *)buff = mmio_read_32(data_base);
595695f7df8SLionel Debieve 		buff += sizeof(uint32_t);
596695f7df8SLionel Debieve 		length -= sizeof(uint32_t);
597695f7df8SLionel Debieve 	}
598695f7df8SLionel Debieve 
599695f7df8SLionel Debieve 	/* Read remaining bytes */
600695f7df8SLionel Debieve 	if (length >= sizeof(uint16_t)) {
601695f7df8SLionel Debieve 		*(uint16_t *)buff = mmio_read_16(data_base);
602695f7df8SLionel Debieve 		buff += sizeof(uint16_t);
603695f7df8SLionel Debieve 		length -= sizeof(uint16_t);
604695f7df8SLionel Debieve 	}
605695f7df8SLionel Debieve 
606695f7df8SLionel Debieve 	if (length != 0U) {
607695f7df8SLionel Debieve 		*buff = mmio_read_8(data_base);
608695f7df8SLionel Debieve 	}
609695f7df8SLionel Debieve 
610695f7df8SLionel Debieve 	if (use_bus8 && (nand->buswidth == NAND_BUS_WIDTH_16)) {
611695f7df8SLionel Debieve 		/* Reconfigure bus width to 16-bit */
612695f7df8SLionel Debieve 		stm32_fmc2_set_buswidth_16(true);
613695f7df8SLionel Debieve 	}
614695f7df8SLionel Debieve }
615695f7df8SLionel Debieve 
616695f7df8SLionel Debieve static void stm32_fmc2_write_data(struct nand_device *nand,
617695f7df8SLionel Debieve 				  uint8_t *buff, unsigned int length,
618695f7df8SLionel Debieve 				  bool use_bus8)
619695f7df8SLionel Debieve {
620695f7df8SLionel Debieve 	uintptr_t data_base = stm32_fmc2.cs[stm32_fmc2.cs_sel].data_base;
621695f7df8SLionel Debieve 
622695f7df8SLionel Debieve 	if (use_bus8 && (nand->buswidth == NAND_BUS_WIDTH_16)) {
623695f7df8SLionel Debieve 		/* Reconfigure bus width to 8-bit */
624695f7df8SLionel Debieve 		stm32_fmc2_set_buswidth_16(false);
625695f7df8SLionel Debieve 	}
626695f7df8SLionel Debieve 
627695f7df8SLionel Debieve 	if ((((uintptr_t)buff & BIT(0)) != 0U) && (length != 0U)) {
628695f7df8SLionel Debieve 		mmio_write_8(data_base, *buff);
629695f7df8SLionel Debieve 		buff += sizeof(uint8_t);
630695f7df8SLionel Debieve 		length -= sizeof(uint8_t);
631695f7df8SLionel Debieve 	}
632695f7df8SLionel Debieve 
633695f7df8SLionel Debieve 	if ((((uintptr_t)buff & GENMASK_32(1, 0)) != 0U) &&
634695f7df8SLionel Debieve 	    (length >= sizeof(uint16_t))) {
635695f7df8SLionel Debieve 		mmio_write_16(data_base, *(uint16_t *)buff);
636695f7df8SLionel Debieve 		buff += sizeof(uint16_t);
637695f7df8SLionel Debieve 		length -= sizeof(uint16_t);
638695f7df8SLionel Debieve 	}
639695f7df8SLionel Debieve 
640695f7df8SLionel Debieve 	/* 32bits aligned */
641695f7df8SLionel Debieve 	while (length >= sizeof(uint32_t)) {
642695f7df8SLionel Debieve 		mmio_write_32(data_base, *(uint32_t *)buff);
643695f7df8SLionel Debieve 		buff += sizeof(uint32_t);
644695f7df8SLionel Debieve 		length -= sizeof(uint32_t);
645695f7df8SLionel Debieve 	}
646695f7df8SLionel Debieve 
647695f7df8SLionel Debieve 	/* Read remaining bytes */
648695f7df8SLionel Debieve 	if (length >= sizeof(uint16_t)) {
649695f7df8SLionel Debieve 		mmio_write_16(data_base, *(uint16_t *)buff);
650695f7df8SLionel Debieve 		buff += sizeof(uint16_t);
651695f7df8SLionel Debieve 		length -= sizeof(uint16_t);
652695f7df8SLionel Debieve 	}
653695f7df8SLionel Debieve 
654695f7df8SLionel Debieve 	if (length != 0U) {
655695f7df8SLionel Debieve 		mmio_write_8(data_base, *buff);
656695f7df8SLionel Debieve 	}
657695f7df8SLionel Debieve 
658695f7df8SLionel Debieve 	if (use_bus8 && (nand->buswidth == NAND_BUS_WIDTH_16)) {
659695f7df8SLionel Debieve 		/* Reconfigure bus width to 16-bit */
660695f7df8SLionel Debieve 		stm32_fmc2_set_buswidth_16(true);
661695f7df8SLionel Debieve 	}
662695f7df8SLionel Debieve }
663695f7df8SLionel Debieve 
664695f7df8SLionel Debieve static void stm32_fmc2_ctrl_init(void)
665695f7df8SLionel Debieve {
666695f7df8SLionel Debieve 	uint32_t pcr = mmio_read_32(fmc2_base() + FMC2_PCR);
667695f7df8SLionel Debieve 	uint32_t bcr1 = mmio_read_32(fmc2_base() + FMC2_BCR1);
668695f7df8SLionel Debieve 
669695f7df8SLionel Debieve 	/* Enable wait feature and NAND flash memory bank */
670695f7df8SLionel Debieve 	pcr |= FMC2_PCR_PWAITEN;
671695f7df8SLionel Debieve 	pcr |= FMC2_PCR_PBKEN;
672695f7df8SLionel Debieve 
673695f7df8SLionel Debieve 	/* Set buswidth to 8 bits mode for identification */
674695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_PWID_MASK;
675695f7df8SLionel Debieve 
676695f7df8SLionel Debieve 	/* ECC logic is disabled */
677695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_ECCEN;
678695f7df8SLionel Debieve 
679695f7df8SLionel Debieve 	/* Default mode */
680695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_ECCALG;
681695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_BCHECC;
682695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_WEN;
683695f7df8SLionel Debieve 
684695f7df8SLionel Debieve 	/* Set default ECC sector size */
685695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_ECCSS_MASK;
686695f7df8SLionel Debieve 	pcr |= FMC2_PCR_ECCSS(FMC2_PCR_ECCSS_2048);
687695f7df8SLionel Debieve 
688695f7df8SLionel Debieve 	/* Set default TCLR/TAR timings */
689695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_TCLR_MASK;
690695f7df8SLionel Debieve 	pcr |= FMC2_PCR_TCLR(FMC2_PCR_TCLR_DEFAULT);
691695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_TAR_MASK;
692695f7df8SLionel Debieve 	pcr |= FMC2_PCR_TAR(FMC2_PCR_TAR_DEFAULT);
693695f7df8SLionel Debieve 
694695f7df8SLionel Debieve 	/* Enable FMC2 controller */
695695f7df8SLionel Debieve 	bcr1 |= FMC2_BCR1_FMC2EN;
696695f7df8SLionel Debieve 
697695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_BCR1, bcr1);
698695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_PCR, pcr);
699695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_PMEM, FMC2_PMEM_DEFAULT);
700695f7df8SLionel Debieve 	mmio_write_32(fmc2_base() + FMC2_PATT, FMC2_PATT_DEFAULT);
701695f7df8SLionel Debieve }
702695f7df8SLionel Debieve 
703695f7df8SLionel Debieve static int stm32_fmc2_exec(struct nand_req *req)
704695f7df8SLionel Debieve {
705695f7df8SLionel Debieve 	int ret = 0;
706695f7df8SLionel Debieve 
707695f7df8SLionel Debieve 	switch (req->type & NAND_REQ_MASK) {
708695f7df8SLionel Debieve 	case NAND_REQ_CMD:
709695f7df8SLionel Debieve 		VERBOSE("Write CMD %x\n", (uint8_t)req->type);
710695f7df8SLionel Debieve 		mmio_write_8(stm32_fmc2.cs[stm32_fmc2.cs_sel].cmd_base,
711695f7df8SLionel Debieve 			     (uint8_t)req->type);
712695f7df8SLionel Debieve 		break;
713695f7df8SLionel Debieve 	case NAND_REQ_ADDR:
714695f7df8SLionel Debieve 		VERBOSE("Write ADDR %x\n", *(req->addr));
715695f7df8SLionel Debieve 		mmio_write_8(stm32_fmc2.cs[stm32_fmc2.cs_sel].addr_base,
716695f7df8SLionel Debieve 			     *(req->addr));
717695f7df8SLionel Debieve 		break;
718695f7df8SLionel Debieve 	case NAND_REQ_DATAIN:
719695f7df8SLionel Debieve 		VERBOSE("Read data\n");
720695f7df8SLionel Debieve 		stm32_fmc2_read_data(req->nand, req->addr, req->length,
721695f7df8SLionel Debieve 				     ((req->type & NAND_REQ_BUS_WIDTH_8) !=
722695f7df8SLionel Debieve 				      0U));
723695f7df8SLionel Debieve 		break;
724695f7df8SLionel Debieve 	case NAND_REQ_DATAOUT:
725695f7df8SLionel Debieve 		VERBOSE("Write data\n");
726695f7df8SLionel Debieve 		stm32_fmc2_write_data(req->nand, req->addr, req->length,
727695f7df8SLionel Debieve 				      ((req->type & NAND_REQ_BUS_WIDTH_8) !=
728695f7df8SLionel Debieve 				      0U));
729695f7df8SLionel Debieve 		break;
730695f7df8SLionel Debieve 	case NAND_REQ_WAIT:
731695f7df8SLionel Debieve 		VERBOSE("WAIT Ready\n");
732695f7df8SLionel Debieve 		ret = nand_wait_ready(req->delay_ms);
733695f7df8SLionel Debieve 		break;
734695f7df8SLionel Debieve 	default:
735695f7df8SLionel Debieve 		ret = -EINVAL;
736695f7df8SLionel Debieve 		break;
737695f7df8SLionel Debieve 	};
738695f7df8SLionel Debieve 
739695f7df8SLionel Debieve 	return ret;
740695f7df8SLionel Debieve }
741695f7df8SLionel Debieve 
742695f7df8SLionel Debieve static void stm32_fmc2_setup(struct nand_device *nand)
743695f7df8SLionel Debieve {
744695f7df8SLionel Debieve 	uint32_t pcr = mmio_read_32(fmc2_base() + FMC2_PCR);
745695f7df8SLionel Debieve 
746695f7df8SLionel Debieve 	/* Set buswidth */
747695f7df8SLionel Debieve 	pcr &= ~FMC2_PCR_PWID_MASK;
748695f7df8SLionel Debieve 	if (nand->buswidth == NAND_BUS_WIDTH_16) {
749695f7df8SLionel Debieve 		pcr |= FMC2_PCR_PWID(FMC2_PCR_PWID_16);
750695f7df8SLionel Debieve 	}
751695f7df8SLionel Debieve 
752695f7df8SLionel Debieve 	if (nand->ecc.mode == NAND_ECC_HW) {
753695f7df8SLionel Debieve 		nand->mtd_read_page = stm32_fmc2_read_page;
754695f7df8SLionel Debieve 
755695f7df8SLionel Debieve 		pcr &= ~FMC2_PCR_ECCALG;
756695f7df8SLionel Debieve 		pcr &= ~FMC2_PCR_BCHECC;
757695f7df8SLionel Debieve 
758695f7df8SLionel Debieve 		pcr &= ~FMC2_PCR_ECCSS_MASK;
759695f7df8SLionel Debieve 		pcr |= FMC2_PCR_ECCSS(FMC2_PCR_ECCSS_512);
760695f7df8SLionel Debieve 
761695f7df8SLionel Debieve 		switch (nand->ecc.max_bit_corr) {
762695f7df8SLionel Debieve 		case FMC2_ECC_HAM:
763695f7df8SLionel Debieve 			nand->ecc.bytes = 3;
764695f7df8SLionel Debieve 			break;
765695f7df8SLionel Debieve 		case FMC2_ECC_BCH8:
766695f7df8SLionel Debieve 			pcr |= FMC2_PCR_ECCALG;
767695f7df8SLionel Debieve 			pcr |= FMC2_PCR_BCHECC;
768695f7df8SLionel Debieve 			nand->ecc.bytes = 13;
769695f7df8SLionel Debieve 			break;
770695f7df8SLionel Debieve 		default:
771695f7df8SLionel Debieve 			/* Use FMC2 ECC BCH4 */
772695f7df8SLionel Debieve 			pcr |= FMC2_PCR_ECCALG;
773695f7df8SLionel Debieve 			nand->ecc.bytes = 7;
774695f7df8SLionel Debieve 			break;
775695f7df8SLionel Debieve 		}
776695f7df8SLionel Debieve 
777695f7df8SLionel Debieve 		if ((nand->buswidth & NAND_BUS_WIDTH_16) != 0) {
778695f7df8SLionel Debieve 			nand->ecc.bytes++;
779695f7df8SLionel Debieve 		}
780695f7df8SLionel Debieve 	}
781695f7df8SLionel Debieve 
782695f7df8SLionel Debieve 	mmio_write_32(stm32_fmc2.reg_base + FMC2_PCR, pcr);
783695f7df8SLionel Debieve }
784695f7df8SLionel Debieve 
785695f7df8SLionel Debieve static const struct nand_ctrl_ops ctrl_ops = {
786695f7df8SLionel Debieve 	.setup = stm32_fmc2_setup,
787695f7df8SLionel Debieve 	.exec = stm32_fmc2_exec
788695f7df8SLionel Debieve };
789695f7df8SLionel Debieve 
790695f7df8SLionel Debieve int stm32_fmc2_init(void)
791695f7df8SLionel Debieve {
792695f7df8SLionel Debieve 	int fmc_node;
793695f7df8SLionel Debieve 	int fmc_subnode = 0;
794695f7df8SLionel Debieve 	int nchips = 0;
795695f7df8SLionel Debieve 	unsigned int i;
796695f7df8SLionel Debieve 	void *fdt = NULL;
797695f7df8SLionel Debieve 	const fdt32_t *cuint;
798695f7df8SLionel Debieve 	struct dt_node_info info;
799*45c70e68SEtienne Carriere 	int ret;
800695f7df8SLionel Debieve 
801695f7df8SLionel Debieve 	if (fdt_get_address(&fdt) == 0) {
802695f7df8SLionel Debieve 		return -FDT_ERR_NOTFOUND;
803695f7df8SLionel Debieve 	}
804695f7df8SLionel Debieve 
805695f7df8SLionel Debieve 	fmc_node = dt_get_node(&info, -1, DT_FMC2_COMPAT);
806695f7df8SLionel Debieve 	if (fmc_node == -FDT_ERR_NOTFOUND) {
807695f7df8SLionel Debieve 		WARN("No FMC2 node found\n");
808695f7df8SLionel Debieve 		return fmc_node;
809695f7df8SLionel Debieve 	}
810695f7df8SLionel Debieve 
811695f7df8SLionel Debieve 	if (info.status == DT_DISABLED) {
812695f7df8SLionel Debieve 		return -FDT_ERR_NOTFOUND;
813695f7df8SLionel Debieve 	}
814695f7df8SLionel Debieve 
815695f7df8SLionel Debieve 	stm32_fmc2.reg_base = info.base;
816695f7df8SLionel Debieve 
817695f7df8SLionel Debieve 	if ((info.clock < 0) || (info.reset < 0)) {
818695f7df8SLionel Debieve 		return -FDT_ERR_BADVALUE;
819695f7df8SLionel Debieve 	}
820695f7df8SLionel Debieve 
821695f7df8SLionel Debieve 	stm32_fmc2.clock_id = (unsigned long)info.clock;
822695f7df8SLionel Debieve 	stm32_fmc2.reset_id = (unsigned int)info.reset;
823695f7df8SLionel Debieve 
824695f7df8SLionel Debieve 	cuint = fdt_getprop(fdt, fmc_node, "reg", NULL);
825695f7df8SLionel Debieve 	if (cuint == NULL) {
826695f7df8SLionel Debieve 		return -FDT_ERR_BADVALUE;
827695f7df8SLionel Debieve 	}
828695f7df8SLionel Debieve 
829695f7df8SLionel Debieve 	cuint += 2;
830695f7df8SLionel Debieve 
831695f7df8SLionel Debieve 	for (i = 0U; i < MAX_CS; i++) {
832695f7df8SLionel Debieve 		stm32_fmc2.cs[i].data_base = fdt32_to_cpu(*cuint);
833695f7df8SLionel Debieve 		stm32_fmc2.cs[i].cmd_base = fdt32_to_cpu(*(cuint + 2));
834695f7df8SLionel Debieve 		stm32_fmc2.cs[i].addr_base = fdt32_to_cpu(*(cuint + 4));
835695f7df8SLionel Debieve 		cuint += 6;
836695f7df8SLionel Debieve 	}
837695f7df8SLionel Debieve 
838695f7df8SLionel Debieve 	/* Pinctrl initialization */
839695f7df8SLionel Debieve 	if (dt_set_pinctrl_config(fmc_node) != 0) {
840695f7df8SLionel Debieve 		return -FDT_ERR_BADVALUE;
841695f7df8SLionel Debieve 	}
842695f7df8SLionel Debieve 
843695f7df8SLionel Debieve 	/* Parse flash nodes */
844695f7df8SLionel Debieve 	fdt_for_each_subnode(fmc_subnode, fdt, fmc_node) {
845695f7df8SLionel Debieve 		nchips++;
846695f7df8SLionel Debieve 	}
847695f7df8SLionel Debieve 
848695f7df8SLionel Debieve 	if (nchips != 1) {
849695f7df8SLionel Debieve 		WARN("Only one SLC NAND device supported\n");
850695f7df8SLionel Debieve 		return -FDT_ERR_BADVALUE;
851695f7df8SLionel Debieve 	}
852695f7df8SLionel Debieve 
853695f7df8SLionel Debieve 	fdt_for_each_subnode(fmc_subnode, fdt, fmc_node) {
854695f7df8SLionel Debieve 		/* Get chip select */
855695f7df8SLionel Debieve 		cuint = fdt_getprop(fdt, fmc_subnode, "reg", NULL);
856695f7df8SLionel Debieve 		if (cuint == NULL) {
857695f7df8SLionel Debieve 			WARN("Chip select not well defined\n");
858695f7df8SLionel Debieve 			return -FDT_ERR_BADVALUE;
859695f7df8SLionel Debieve 		}
860695f7df8SLionel Debieve 		stm32_fmc2.cs_sel = fdt32_to_cpu(*cuint);
861695f7df8SLionel Debieve 		VERBOSE("NAND CS %i\n", stm32_fmc2.cs_sel);
862695f7df8SLionel Debieve 	}
863695f7df8SLionel Debieve 
864695f7df8SLionel Debieve 	/* Enable Clock */
865695f7df8SLionel Debieve 	stm32mp_clk_enable(stm32_fmc2.clock_id);
866695f7df8SLionel Debieve 
867695f7df8SLionel Debieve 	/* Reset IP */
868*45c70e68SEtienne Carriere 	ret = stm32mp_reset_assert(stm32_fmc2.reset_id, TIMEOUT_US_1_MS);
869*45c70e68SEtienne Carriere 	if (ret != 0) {
870*45c70e68SEtienne Carriere 		panic();
871*45c70e68SEtienne Carriere 	}
872*45c70e68SEtienne Carriere 	ret = stm32mp_reset_deassert(stm32_fmc2.reset_id, TIMEOUT_US_1_MS);
873*45c70e68SEtienne Carriere 	if (ret != 0) {
874*45c70e68SEtienne Carriere 		panic();
875*45c70e68SEtienne Carriere 	}
876695f7df8SLionel Debieve 
877695f7df8SLionel Debieve 	/* Setup default IP registers */
878695f7df8SLionel Debieve 	stm32_fmc2_ctrl_init();
879695f7df8SLionel Debieve 
880695f7df8SLionel Debieve 	/* Setup default timings */
881695f7df8SLionel Debieve 	stm32_fmc2_nand_setup_timing();
882695f7df8SLionel Debieve 
883695f7df8SLionel Debieve 	/* Init NAND RAW framework */
884695f7df8SLionel Debieve 	nand_raw_ctrl_init(&ctrl_ops);
885695f7df8SLionel Debieve 
886695f7df8SLionel Debieve 	return 0;
887695f7df8SLionel Debieve }
888