xref: /rk3399_ARM-atf/drivers/st/ddr/stm32mp1_ddr.c (revision eaaf26e3e6ac347cbfda00b6ba7d327e715d68f0)
110a511ceSYann Gautier /*
2066a5958SYann Gautier  * Copyright (C) 2018-2024, STMicroelectronics - All Rights Reserved
310a511ceSYann Gautier  *
410a511ceSYann Gautier  * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
510a511ceSYann Gautier  */
610a511ceSYann Gautier 
74156d4daSYann Gautier #include <errno.h>
809d40e0eSAntonio Nino Diaz #include <stddef.h>
909d40e0eSAntonio Nino Diaz 
1010a511ceSYann Gautier #include <arch.h>
1110a511ceSYann Gautier #include <arch_helpers.h>
1209d40e0eSAntonio Nino Diaz #include <common/debug.h>
1333667d29SYann Gautier #include <drivers/clk.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr_regs.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h>
1906e55dc8SNicolas Le Bayon #include <drivers/st/stm32mp_ddr.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2209d40e0eSAntonio Nino Diaz 
23a078134eSYann Gautier #include <platform_def.h>
24a078134eSYann Gautier 
2510a511ceSYann Gautier #define DDRCTL_REG(x, y)					\
2610a511ceSYann Gautier 	{							\
2706e55dc8SNicolas Le Bayon 		.offset = offsetof(struct stm32mp_ddrctl, x),	\
2810a511ceSYann Gautier 		.par_offset = offsetof(struct y, x)		\
2910a511ceSYann Gautier 	}
3010a511ceSYann Gautier 
3110a511ceSYann Gautier #define DDRPHY_REG(x, y)					\
3210a511ceSYann Gautier 	{							\
3306e55dc8SNicolas Le Bayon 		.offset = offsetof(struct stm32mp_ddrphy, x),	\
3410a511ceSYann Gautier 		.par_offset = offsetof(struct y, x)		\
3510a511ceSYann Gautier 	}
3610a511ceSYann Gautier 
37ba7d2e26SYann Gautier /*
38ba7d2e26SYann Gautier  * PARAMETERS: value get from device tree :
39ba7d2e26SYann Gautier  *             size / order need to be aligned with binding
40ba7d2e26SYann Gautier  *             modification NOT ALLOWED !!!
41ba7d2e26SYann Gautier  */
42ba7d2e26SYann Gautier #define DDRCTL_REG_REG_SIZE	25	/* st,ctl-reg */
43ba7d2e26SYann Gautier #define DDRCTL_REG_TIMING_SIZE	12	/* st,ctl-timing */
44ba7d2e26SYann Gautier #define DDRCTL_REG_MAP_SIZE	9	/* st,ctl-map */
4588f4fb8fSYann Gautier #if STM32MP_DDR_DUAL_AXI_PORT
46ba7d2e26SYann Gautier #define DDRCTL_REG_PERF_SIZE	17	/* st,ctl-perf */
4788f4fb8fSYann Gautier #else
4888f4fb8fSYann Gautier #define DDRCTL_REG_PERF_SIZE	11	/* st,ctl-perf */
4988f4fb8fSYann Gautier #endif
50ba7d2e26SYann Gautier 
5188f4fb8fSYann Gautier #if STM32MP_DDR_32BIT_INTERFACE
52ba7d2e26SYann Gautier #define DDRPHY_REG_REG_SIZE	11	/* st,phy-reg */
5388f4fb8fSYann Gautier #else
5488f4fb8fSYann Gautier #define DDRPHY_REG_REG_SIZE	9	/* st,phy-reg */
5588f4fb8fSYann Gautier #endif
56ba7d2e26SYann Gautier #define	DDRPHY_REG_TIMING_SIZE	10	/* st,phy-timing */
57ba7d2e26SYann Gautier 
5810a511ceSYann Gautier #define DDRCTL_REG_REG(x)	DDRCTL_REG(x, stm32mp1_ddrctrl_reg)
5906e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_desc ddr_reg[DDRCTL_REG_REG_SIZE] = {
6010a511ceSYann Gautier 	DDRCTL_REG_REG(mstr),
6110a511ceSYann Gautier 	DDRCTL_REG_REG(mrctrl0),
6210a511ceSYann Gautier 	DDRCTL_REG_REG(mrctrl1),
6310a511ceSYann Gautier 	DDRCTL_REG_REG(derateen),
6410a511ceSYann Gautier 	DDRCTL_REG_REG(derateint),
6510a511ceSYann Gautier 	DDRCTL_REG_REG(pwrctl),
6610a511ceSYann Gautier 	DDRCTL_REG_REG(pwrtmg),
6710a511ceSYann Gautier 	DDRCTL_REG_REG(hwlpctl),
6810a511ceSYann Gautier 	DDRCTL_REG_REG(rfshctl0),
6910a511ceSYann Gautier 	DDRCTL_REG_REG(rfshctl3),
7010a511ceSYann Gautier 	DDRCTL_REG_REG(crcparctl0),
7110a511ceSYann Gautier 	DDRCTL_REG_REG(zqctl0),
7210a511ceSYann Gautier 	DDRCTL_REG_REG(dfitmg0),
7310a511ceSYann Gautier 	DDRCTL_REG_REG(dfitmg1),
7410a511ceSYann Gautier 	DDRCTL_REG_REG(dfilpcfg0),
7510a511ceSYann Gautier 	DDRCTL_REG_REG(dfiupd0),
7610a511ceSYann Gautier 	DDRCTL_REG_REG(dfiupd1),
7710a511ceSYann Gautier 	DDRCTL_REG_REG(dfiupd2),
7810a511ceSYann Gautier 	DDRCTL_REG_REG(dfiphymstr),
7910a511ceSYann Gautier 	DDRCTL_REG_REG(odtmap),
8010a511ceSYann Gautier 	DDRCTL_REG_REG(dbg0),
8110a511ceSYann Gautier 	DDRCTL_REG_REG(dbg1),
8210a511ceSYann Gautier 	DDRCTL_REG_REG(dbgcmd),
8310a511ceSYann Gautier 	DDRCTL_REG_REG(poisoncfg),
8410a511ceSYann Gautier 	DDRCTL_REG_REG(pccfg),
8510a511ceSYann Gautier };
8610a511ceSYann Gautier 
8710a511ceSYann Gautier #define DDRCTL_REG_TIMING(x)	DDRCTL_REG(x, stm32mp1_ddrctrl_timing)
8806e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_desc ddr_timing[DDRCTL_REG_TIMING_SIZE] = {
8910a511ceSYann Gautier 	DDRCTL_REG_TIMING(rfshtmg),
9010a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg0),
9110a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg1),
9210a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg2),
9310a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg3),
9410a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg4),
9510a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg5),
9610a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg6),
9710a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg7),
9810a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg8),
9910a511ceSYann Gautier 	DDRCTL_REG_TIMING(dramtmg14),
10010a511ceSYann Gautier 	DDRCTL_REG_TIMING(odtcfg),
10110a511ceSYann Gautier };
10210a511ceSYann Gautier 
10310a511ceSYann Gautier #define DDRCTL_REG_MAP(x)	DDRCTL_REG(x, stm32mp1_ddrctrl_map)
10406e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_desc ddr_map[DDRCTL_REG_MAP_SIZE] = {
10510a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap1),
10610a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap2),
10710a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap3),
10810a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap4),
10910a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap5),
11010a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap6),
11110a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap9),
11210a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap10),
11310a511ceSYann Gautier 	DDRCTL_REG_MAP(addrmap11),
11410a511ceSYann Gautier };
11510a511ceSYann Gautier 
11610a511ceSYann Gautier #define DDRCTL_REG_PERF(x)	DDRCTL_REG(x, stm32mp1_ddrctrl_perf)
11706e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_desc ddr_perf[DDRCTL_REG_PERF_SIZE] = {
11810a511ceSYann Gautier 	DDRCTL_REG_PERF(sched),
11910a511ceSYann Gautier 	DDRCTL_REG_PERF(sched1),
12010a511ceSYann Gautier 	DDRCTL_REG_PERF(perfhpr1),
12110a511ceSYann Gautier 	DDRCTL_REG_PERF(perflpr1),
12210a511ceSYann Gautier 	DDRCTL_REG_PERF(perfwr1),
12310a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgr_0),
12410a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgw_0),
12510a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgqos0_0),
12610a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgqos1_0),
12710a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgwqos0_0),
12810a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgwqos1_0),
12988f4fb8fSYann Gautier #if STM32MP_DDR_DUAL_AXI_PORT
13010a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgr_1),
13110a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgw_1),
13210a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgqos0_1),
13310a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgqos1_1),
13410a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgwqos0_1),
13510a511ceSYann Gautier 	DDRCTL_REG_PERF(pcfgwqos1_1),
13688f4fb8fSYann Gautier #endif
13710a511ceSYann Gautier };
13810a511ceSYann Gautier 
13910a511ceSYann Gautier #define DDRPHY_REG_REG(x)	DDRPHY_REG(x, stm32mp1_ddrphy_reg)
14006e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_desc ddrphy_reg[DDRPHY_REG_REG_SIZE] = {
14110a511ceSYann Gautier 	DDRPHY_REG_REG(pgcr),
14210a511ceSYann Gautier 	DDRPHY_REG_REG(aciocr),
14310a511ceSYann Gautier 	DDRPHY_REG_REG(dxccr),
14410a511ceSYann Gautier 	DDRPHY_REG_REG(dsgcr),
14510a511ceSYann Gautier 	DDRPHY_REG_REG(dcr),
14610a511ceSYann Gautier 	DDRPHY_REG_REG(odtcr),
14710a511ceSYann Gautier 	DDRPHY_REG_REG(zq0cr1),
14810a511ceSYann Gautier 	DDRPHY_REG_REG(dx0gcr),
14910a511ceSYann Gautier 	DDRPHY_REG_REG(dx1gcr),
15088f4fb8fSYann Gautier #if STM32MP_DDR_32BIT_INTERFACE
15110a511ceSYann Gautier 	DDRPHY_REG_REG(dx2gcr),
15210a511ceSYann Gautier 	DDRPHY_REG_REG(dx3gcr),
15388f4fb8fSYann Gautier #endif
15410a511ceSYann Gautier };
15510a511ceSYann Gautier 
15610a511ceSYann Gautier #define DDRPHY_REG_TIMING(x)	DDRPHY_REG(x, stm32mp1_ddrphy_timing)
15706e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_desc ddrphy_timing[DDRPHY_REG_TIMING_SIZE] = {
15810a511ceSYann Gautier 	DDRPHY_REG_TIMING(ptr0),
15910a511ceSYann Gautier 	DDRPHY_REG_TIMING(ptr1),
16010a511ceSYann Gautier 	DDRPHY_REG_TIMING(ptr2),
16110a511ceSYann Gautier 	DDRPHY_REG_TIMING(dtpr0),
16210a511ceSYann Gautier 	DDRPHY_REG_TIMING(dtpr1),
16310a511ceSYann Gautier 	DDRPHY_REG_TIMING(dtpr2),
16410a511ceSYann Gautier 	DDRPHY_REG_TIMING(mr0),
16510a511ceSYann Gautier 	DDRPHY_REG_TIMING(mr1),
16610a511ceSYann Gautier 	DDRPHY_REG_TIMING(mr2),
16710a511ceSYann Gautier 	DDRPHY_REG_TIMING(mr3),
16810a511ceSYann Gautier };
16910a511ceSYann Gautier 
170ba7d2e26SYann Gautier /*
171ba7d2e26SYann Gautier  * REGISTERS ARRAY: used to parse device tree and interactive mode
172ba7d2e26SYann Gautier  */
17306e55dc8SNicolas Le Bayon static const struct stm32mp_ddr_reg_info ddr_registers[REG_TYPE_NB] = {
17410a511ceSYann Gautier 	[REG_REG] = {
1754156d4daSYann Gautier 		.name = "static",
1764156d4daSYann Gautier 		.desc = ddr_reg,
177ba7d2e26SYann Gautier 		.size = DDRCTL_REG_REG_SIZE,
1784156d4daSYann Gautier 		.base = DDR_BASE
17910a511ceSYann Gautier 	},
18010a511ceSYann Gautier 	[REG_TIMING] = {
1814156d4daSYann Gautier 		.name = "timing",
1824156d4daSYann Gautier 		.desc = ddr_timing,
183ba7d2e26SYann Gautier 		.size = DDRCTL_REG_TIMING_SIZE,
1844156d4daSYann Gautier 		.base = DDR_BASE
18510a511ceSYann Gautier 	},
18610a511ceSYann Gautier 	[REG_PERF] = {
1874156d4daSYann Gautier 		.name = "perf",
1884156d4daSYann Gautier 		.desc = ddr_perf,
189ba7d2e26SYann Gautier 		.size = DDRCTL_REG_PERF_SIZE,
1904156d4daSYann Gautier 		.base = DDR_BASE
19110a511ceSYann Gautier 	},
19210a511ceSYann Gautier 	[REG_MAP] = {
1934156d4daSYann Gautier 		.name = "map",
1944156d4daSYann Gautier 		.desc = ddr_map,
195ba7d2e26SYann Gautier 		.size = DDRCTL_REG_MAP_SIZE,
1964156d4daSYann Gautier 		.base = DDR_BASE
19710a511ceSYann Gautier 	},
19810a511ceSYann Gautier 	[REGPHY_REG] = {
1994156d4daSYann Gautier 		.name = "static",
2004156d4daSYann Gautier 		.desc = ddrphy_reg,
201ba7d2e26SYann Gautier 		.size = DDRPHY_REG_REG_SIZE,
2024156d4daSYann Gautier 		.base = DDRPHY_BASE
20310a511ceSYann Gautier 	},
20410a511ceSYann Gautier 	[REGPHY_TIMING] = {
2054156d4daSYann Gautier 		.name = "timing",
2064156d4daSYann Gautier 		.desc = ddrphy_timing,
207ba7d2e26SYann Gautier 		.size = DDRPHY_REG_TIMING_SIZE,
2084156d4daSYann Gautier 		.base = DDRPHY_BASE
20910a511ceSYann Gautier 	},
21010a511ceSYann Gautier };
21110a511ceSYann Gautier 
stm32mp1_ddrphy_idone_wait(struct stm32mp_ddrphy * phy)21206e55dc8SNicolas Le Bayon static void stm32mp1_ddrphy_idone_wait(struct stm32mp_ddrphy *phy)
21310a511ceSYann Gautier {
21410a511ceSYann Gautier 	uint32_t pgsr;
21510a511ceSYann Gautier 	int error = 0;
216066a5958SYann Gautier 	uint64_t timeout = timeout_init_us(DDR_TIMEOUT_US_1S);
21710a511ceSYann Gautier 
21810a511ceSYann Gautier 	do {
2194156d4daSYann Gautier 		pgsr = mmio_read_32((uintptr_t)&phy->pgsr);
220dfdb057aSYann Gautier 
2214156d4daSYann Gautier 		VERBOSE("  > [0x%lx] pgsr = 0x%x &\n",
2224156d4daSYann Gautier 			(uintptr_t)&phy->pgsr, pgsr);
22310a511ceSYann Gautier 
224dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
22510a511ceSYann Gautier 			panic();
22610a511ceSYann Gautier 		}
227dfdb057aSYann Gautier 
22810a511ceSYann Gautier 		if ((pgsr & DDRPHYC_PGSR_DTERR) != 0U) {
22910a511ceSYann Gautier 			VERBOSE("DQS Gate Trainig Error\n");
23010a511ceSYann Gautier 			error++;
23110a511ceSYann Gautier 		}
232dfdb057aSYann Gautier 
23310a511ceSYann Gautier 		if ((pgsr & DDRPHYC_PGSR_DTIERR) != 0U) {
23410a511ceSYann Gautier 			VERBOSE("DQS Gate Trainig Intermittent Error\n");
23510a511ceSYann Gautier 			error++;
23610a511ceSYann Gautier 		}
237dfdb057aSYann Gautier 
23810a511ceSYann Gautier 		if ((pgsr & DDRPHYC_PGSR_DFTERR) != 0U) {
23910a511ceSYann Gautier 			VERBOSE("DQS Drift Error\n");
24010a511ceSYann Gautier 			error++;
24110a511ceSYann Gautier 		}
242dfdb057aSYann Gautier 
24310a511ceSYann Gautier 		if ((pgsr & DDRPHYC_PGSR_RVERR) != 0U) {
24410a511ceSYann Gautier 			VERBOSE("Read Valid Training Error\n");
24510a511ceSYann Gautier 			error++;
24610a511ceSYann Gautier 		}
247dfdb057aSYann Gautier 
24810a511ceSYann Gautier 		if ((pgsr & DDRPHYC_PGSR_RVEIRR) != 0U) {
24910a511ceSYann Gautier 			VERBOSE("Read Valid Training Intermittent Error\n");
25010a511ceSYann Gautier 			error++;
25110a511ceSYann Gautier 		}
252dfdb057aSYann Gautier 	} while (((pgsr & DDRPHYC_PGSR_IDONE) == 0U) && (error == 0));
2534156d4daSYann Gautier 	VERBOSE("\n[0x%lx] pgsr = 0x%x\n",
2544156d4daSYann Gautier 		(uintptr_t)&phy->pgsr, pgsr);
25510a511ceSYann Gautier }
25610a511ceSYann Gautier 
stm32mp1_ddrphy_init(struct stm32mp_ddrphy * phy,uint32_t pir)25706e55dc8SNicolas Le Bayon static void stm32mp1_ddrphy_init(struct stm32mp_ddrphy *phy, uint32_t pir)
25810a511ceSYann Gautier {
25910a511ceSYann Gautier 	uint32_t pir_init = pir | DDRPHYC_PIR_INIT;
26010a511ceSYann Gautier 
2614156d4daSYann Gautier 	mmio_write_32((uintptr_t)&phy->pir, pir_init);
2624156d4daSYann Gautier 	VERBOSE("[0x%lx] pir = 0x%x -> 0x%x\n",
2634156d4daSYann Gautier 		(uintptr_t)&phy->pir, pir_init,
2644156d4daSYann Gautier 		mmio_read_32((uintptr_t)&phy->pir));
26510a511ceSYann Gautier 
26610a511ceSYann Gautier 	/* Need to wait 10 configuration clock before start polling */
267066a5958SYann Gautier 	udelay(DDR_DELAY_10US);
26810a511ceSYann Gautier 
26910a511ceSYann Gautier 	/* Wait DRAM initialization and Gate Training Evaluation complete */
27010a511ceSYann Gautier 	stm32mp1_ddrphy_idone_wait(phy);
27110a511ceSYann Gautier }
27210a511ceSYann Gautier 
27310a511ceSYann Gautier /* Wait quasi dynamic register update */
stm32mp1_wait_operating_mode(struct stm32mp_ddr_priv * priv,uint32_t mode)27406e55dc8SNicolas Le Bayon static void stm32mp1_wait_operating_mode(struct stm32mp_ddr_priv *priv, uint32_t mode)
27510a511ceSYann Gautier {
276dfdb057aSYann Gautier 	uint64_t timeout;
27710a511ceSYann Gautier 	uint32_t stat;
27810a511ceSYann Gautier 	int break_loop = 0;
27910a511ceSYann Gautier 
280066a5958SYann Gautier 	timeout = timeout_init_us(DDR_TIMEOUT_US_1S);
28110a511ceSYann Gautier 	for ( ; ; ) {
282dfdb057aSYann Gautier 		uint32_t operating_mode;
283dfdb057aSYann Gautier 		uint32_t selref_type;
284dfdb057aSYann Gautier 
2854156d4daSYann Gautier 		stat = mmio_read_32((uintptr_t)&priv->ctl->stat);
28610a511ceSYann Gautier 		operating_mode = stat & DDRCTRL_STAT_OPERATING_MODE_MASK;
28710a511ceSYann Gautier 		selref_type = stat & DDRCTRL_STAT_SELFREF_TYPE_MASK;
2884156d4daSYann Gautier 		VERBOSE("[0x%lx] stat = 0x%x\n",
2894156d4daSYann Gautier 			(uintptr_t)&priv->ctl->stat, stat);
290dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
29110a511ceSYann Gautier 			panic();
29210a511ceSYann Gautier 		}
29310a511ceSYann Gautier 
29410a511ceSYann Gautier 		if (mode == DDRCTRL_STAT_OPERATING_MODE_SR) {
29510a511ceSYann Gautier 			/*
29610a511ceSYann Gautier 			 * Self-refresh due to software
29710a511ceSYann Gautier 			 * => checking also STAT.selfref_type.
29810a511ceSYann Gautier 			 */
29910a511ceSYann Gautier 			if ((operating_mode ==
30010a511ceSYann Gautier 			     DDRCTRL_STAT_OPERATING_MODE_SR) &&
30110a511ceSYann Gautier 			    (selref_type == DDRCTRL_STAT_SELFREF_TYPE_SR)) {
30210a511ceSYann Gautier 				break_loop = 1;
30310a511ceSYann Gautier 			}
30410a511ceSYann Gautier 		} else if (operating_mode == mode) {
30510a511ceSYann Gautier 			break_loop = 1;
30610a511ceSYann Gautier 		} else if ((mode == DDRCTRL_STAT_OPERATING_MODE_NORMAL) &&
30710a511ceSYann Gautier 			   (operating_mode == DDRCTRL_STAT_OPERATING_MODE_SR) &&
30810a511ceSYann Gautier 			   (selref_type == DDRCTRL_STAT_SELFREF_TYPE_ASR)) {
30910a511ceSYann Gautier 			/* Normal mode: handle also automatic self refresh */
31010a511ceSYann Gautier 			break_loop = 1;
31110a511ceSYann Gautier 		}
31210a511ceSYann Gautier 
31310a511ceSYann Gautier 		if (break_loop == 1) {
31410a511ceSYann Gautier 			break;
31510a511ceSYann Gautier 		}
31610a511ceSYann Gautier 	}
31710a511ceSYann Gautier 
3184156d4daSYann Gautier 	VERBOSE("[0x%lx] stat = 0x%x\n",
3194156d4daSYann Gautier 		(uintptr_t)&priv->ctl->stat, stat);
32010a511ceSYann Gautier }
32110a511ceSYann Gautier 
32210a511ceSYann Gautier /* Mode Register Writes (MRW or MRS) */
stm32mp1_mode_register_write(struct stm32mp_ddr_priv * priv,uint8_t addr,uint32_t data)32306e55dc8SNicolas Le Bayon static void stm32mp1_mode_register_write(struct stm32mp_ddr_priv *priv, uint8_t addr,
32410a511ceSYann Gautier 					 uint32_t data)
32510a511ceSYann Gautier {
32610a511ceSYann Gautier 	uint32_t mrctrl0;
32710a511ceSYann Gautier 
32810a511ceSYann Gautier 	VERBOSE("MRS: %d = %x\n", addr, data);
32910a511ceSYann Gautier 
33010a511ceSYann Gautier 	/*
33110a511ceSYann Gautier 	 * 1. Poll MRSTAT.mr_wr_busy until it is '0'.
33210a511ceSYann Gautier 	 *    This checks that there is no outstanding MR transaction.
33310a511ceSYann Gautier 	 *    No write should be performed to MRCTRL0 and MRCTRL1
33410a511ceSYann Gautier 	 *    if MRSTAT.mr_wr_busy = 1.
33510a511ceSYann Gautier 	 */
3364156d4daSYann Gautier 	while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) &
33710a511ceSYann Gautier 		DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) {
33810a511ceSYann Gautier 		;
33910a511ceSYann Gautier 	}
34010a511ceSYann Gautier 
34110a511ceSYann Gautier 	/*
34210a511ceSYann Gautier 	 * 2. Write the MRCTRL0.mr_type, MRCTRL0.mr_addr, MRCTRL0.mr_rank
34310a511ceSYann Gautier 	 *    and (for MRWs) MRCTRL1.mr_data to define the MR transaction.
34410a511ceSYann Gautier 	 */
34510a511ceSYann Gautier 	mrctrl0 = DDRCTRL_MRCTRL0_MR_TYPE_WRITE |
34610a511ceSYann Gautier 		  DDRCTRL_MRCTRL0_MR_RANK_ALL |
34710a511ceSYann Gautier 		  (((uint32_t)addr << DDRCTRL_MRCTRL0_MR_ADDR_SHIFT) &
34810a511ceSYann Gautier 		   DDRCTRL_MRCTRL0_MR_ADDR_MASK);
3494156d4daSYann Gautier 	mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0);
3504156d4daSYann Gautier 	VERBOSE("[0x%lx] mrctrl0 = 0x%x (0x%x)\n",
3514156d4daSYann Gautier 		(uintptr_t)&priv->ctl->mrctrl0,
3524156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->mrctrl0), mrctrl0);
3534156d4daSYann Gautier 	mmio_write_32((uintptr_t)&priv->ctl->mrctrl1, data);
3544156d4daSYann Gautier 	VERBOSE("[0x%lx] mrctrl1 = 0x%x\n",
3554156d4daSYann Gautier 		(uintptr_t)&priv->ctl->mrctrl1,
3564156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->mrctrl1));
35710a511ceSYann Gautier 
35810a511ceSYann Gautier 	/*
35910a511ceSYann Gautier 	 * 3. In a separate APB transaction, write the MRCTRL0.mr_wr to 1. This
36010a511ceSYann Gautier 	 *    bit is self-clearing, and triggers the MR transaction.
36110a511ceSYann Gautier 	 *    The uMCTL2 then asserts the MRSTAT.mr_wr_busy while it performs
36210a511ceSYann Gautier 	 *    the MR transaction to SDRAM, and no further access can be
36310a511ceSYann Gautier 	 *    initiated until it is deasserted.
36410a511ceSYann Gautier 	 */
36510a511ceSYann Gautier 	mrctrl0 |= DDRCTRL_MRCTRL0_MR_WR;
3664156d4daSYann Gautier 	mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0);
36710a511ceSYann Gautier 
3684156d4daSYann Gautier 	while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) &
36910a511ceSYann Gautier 	       DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) {
37010a511ceSYann Gautier 		;
37110a511ceSYann Gautier 	}
37210a511ceSYann Gautier 
3734156d4daSYann Gautier 	VERBOSE("[0x%lx] mrctrl0 = 0x%x\n",
3744156d4daSYann Gautier 		(uintptr_t)&priv->ctl->mrctrl0, mrctrl0);
37510a511ceSYann Gautier }
37610a511ceSYann Gautier 
37710a511ceSYann Gautier /* Switch DDR3 from DLL-on to DLL-off */
stm32mp1_ddr3_dll_off(struct stm32mp_ddr_priv * priv)37806e55dc8SNicolas Le Bayon static void stm32mp1_ddr3_dll_off(struct stm32mp_ddr_priv *priv)
37910a511ceSYann Gautier {
3804156d4daSYann Gautier 	uint32_t mr1 = mmio_read_32((uintptr_t)&priv->phy->mr1);
3814156d4daSYann Gautier 	uint32_t mr2 = mmio_read_32((uintptr_t)&priv->phy->mr2);
38210a511ceSYann Gautier 	uint32_t dbgcam;
38310a511ceSYann Gautier 
38410a511ceSYann Gautier 	VERBOSE("mr1: 0x%x\n", mr1);
38510a511ceSYann Gautier 	VERBOSE("mr2: 0x%x\n", mr2);
38610a511ceSYann Gautier 
38710a511ceSYann Gautier 	/*
38810a511ceSYann Gautier 	 * 1. Set the DBG1.dis_hif = 1.
38910a511ceSYann Gautier 	 *    This prevents further reads/writes being received on the HIF.
39010a511ceSYann Gautier 	 */
3914156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF);
3924156d4daSYann Gautier 	VERBOSE("[0x%lx] dbg1 = 0x%x\n",
3934156d4daSYann Gautier 		(uintptr_t)&priv->ctl->dbg1,
3944156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->dbg1));
39510a511ceSYann Gautier 
39610a511ceSYann Gautier 	/*
39710a511ceSYann Gautier 	 * 2. Ensure all commands have been flushed from the uMCTL2 by polling
39810a511ceSYann Gautier 	 *    DBGCAM.wr_data_pipeline_empty = 1,
39910a511ceSYann Gautier 	 *    DBGCAM.rd_data_pipeline_empty = 1,
40010a511ceSYann Gautier 	 *    DBGCAM.dbg_wr_q_depth = 0 ,
40110a511ceSYann Gautier 	 *    DBGCAM.dbg_lpr_q_depth = 0, and
40210a511ceSYann Gautier 	 *    DBGCAM.dbg_hpr_q_depth = 0.
40310a511ceSYann Gautier 	 */
40410a511ceSYann Gautier 	do {
4054156d4daSYann Gautier 		dbgcam = mmio_read_32((uintptr_t)&priv->ctl->dbgcam);
4064156d4daSYann Gautier 		VERBOSE("[0x%lx] dbgcam = 0x%x\n",
4074156d4daSYann Gautier 			(uintptr_t)&priv->ctl->dbgcam, dbgcam);
40810a511ceSYann Gautier 	} while ((((dbgcam & DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY) ==
40910a511ceSYann Gautier 		   DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)) &&
41010a511ceSYann Gautier 		 ((dbgcam & DDRCTRL_DBGCAM_DBG_Q_DEPTH) == 0U));
41110a511ceSYann Gautier 
41210a511ceSYann Gautier 	/*
41310a511ceSYann Gautier 	 * 3. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers)
41410a511ceSYann Gautier 	 *    to disable RTT_NOM:
41510a511ceSYann Gautier 	 *    a. DDR3: Write to MR1[9], MR1[6] and MR1[2]
41610a511ceSYann Gautier 	 *    b. DDR4: Write to MR1[10:8]
41710a511ceSYann Gautier 	 */
41810a511ceSYann Gautier 	mr1 &= ~(BIT(9) | BIT(6) | BIT(2));
41910a511ceSYann Gautier 	stm32mp1_mode_register_write(priv, 1, mr1);
42010a511ceSYann Gautier 
42110a511ceSYann Gautier 	/*
42210a511ceSYann Gautier 	 * 4. For DDR4 only: Perform an MRS command
42310a511ceSYann Gautier 	 *    (using MRCTRL0 and MRCTRL1 registers) to write to MR5[8:6]
42410a511ceSYann Gautier 	 *    to disable RTT_PARK
42510a511ceSYann Gautier 	 */
42610a511ceSYann Gautier 
42710a511ceSYann Gautier 	/*
42810a511ceSYann Gautier 	 * 5. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers)
42910a511ceSYann Gautier 	 *    to write to MR2[10:9], to disable RTT_WR
43010a511ceSYann Gautier 	 *    (and therefore disable dynamic ODT).
43110a511ceSYann Gautier 	 *    This applies for both DDR3 and DDR4.
43210a511ceSYann Gautier 	 */
43310a511ceSYann Gautier 	mr2 &= ~GENMASK(10, 9);
43410a511ceSYann Gautier 	stm32mp1_mode_register_write(priv, 2, mr2);
43510a511ceSYann Gautier 
43610a511ceSYann Gautier 	/*
43710a511ceSYann Gautier 	 * 6. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers)
43810a511ceSYann Gautier 	 *    to disable the DLL. The timing of this MRS is automatically
43910a511ceSYann Gautier 	 *    handled by the uMCTL2.
44010a511ceSYann Gautier 	 *    a. DDR3: Write to MR1[0]
44110a511ceSYann Gautier 	 *    b. DDR4: Write to MR1[0]
44210a511ceSYann Gautier 	 */
44310a511ceSYann Gautier 	mr1 |= BIT(0);
44410a511ceSYann Gautier 	stm32mp1_mode_register_write(priv, 1, mr1);
44510a511ceSYann Gautier 
44610a511ceSYann Gautier 	/*
44710a511ceSYann Gautier 	 * 7. Put the SDRAM into self-refresh mode by setting
44810a511ceSYann Gautier 	 *    PWRCTL.selfref_sw = 1, and polling STAT.operating_mode to ensure
44910a511ceSYann Gautier 	 *    the DDRC has entered self-refresh.
45010a511ceSYann Gautier 	 */
4514156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->ctl->pwrctl,
45210a511ceSYann Gautier 			DDRCTRL_PWRCTL_SELFREF_SW);
4534156d4daSYann Gautier 	VERBOSE("[0x%lx] pwrctl = 0x%x\n",
4544156d4daSYann Gautier 		(uintptr_t)&priv->ctl->pwrctl,
4554156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->pwrctl));
45610a511ceSYann Gautier 
45710a511ceSYann Gautier 	/*
45810a511ceSYann Gautier 	 * 8. Wait until STAT.operating_mode[1:0]==11 indicating that the
45910a511ceSYann Gautier 	 *    DWC_ddr_umctl2 core is in self-refresh mode.
46010a511ceSYann Gautier 	 *    Ensure transition to self-refresh was due to software
46110a511ceSYann Gautier 	 *    by checking that STAT.selfref_type[1:0]=2.
46210a511ceSYann Gautier 	 */
46310a511ceSYann Gautier 	stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_SR);
46410a511ceSYann Gautier 
46510a511ceSYann Gautier 	/*
46610a511ceSYann Gautier 	 * 9. Set the MSTR.dll_off_mode = 1.
46710a511ceSYann Gautier 	 *    warning: MSTR.dll_off_mode is a quasi-dynamic type 2 field
46810a511ceSYann Gautier 	 */
46906e55dc8SNicolas Le Bayon 	stm32mp_ddr_start_sw_done(priv->ctl);
47010a511ceSYann Gautier 
4714156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->ctl->mstr, DDRCTRL_MSTR_DLL_OFF_MODE);
4724156d4daSYann Gautier 	VERBOSE("[0x%lx] mstr = 0x%x\n",
4734156d4daSYann Gautier 		(uintptr_t)&priv->ctl->mstr,
4744156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->mstr));
47510a511ceSYann Gautier 
47606e55dc8SNicolas Le Bayon 	stm32mp_ddr_wait_sw_done_ack(priv->ctl);
47710a511ceSYann Gautier 
47810a511ceSYann Gautier 	/* 10. Change the clock frequency to the desired value. */
47910a511ceSYann Gautier 
48010a511ceSYann Gautier 	/*
48110a511ceSYann Gautier 	 * 11. Update any registers which may be required to change for the new
48210a511ceSYann Gautier 	 *     frequency. This includes static and dynamic registers.
48310a511ceSYann Gautier 	 *     This includes both uMCTL2 registers and PHY registers.
48410a511ceSYann Gautier 	 */
48510a511ceSYann Gautier 
48610a511ceSYann Gautier 	/* Change Bypass Mode Frequency Range */
48733667d29SYann Gautier 	if (clk_get_rate(DDRPHYC) < 100000000U) {
4884156d4daSYann Gautier 		mmio_clrbits_32((uintptr_t)&priv->phy->dllgcr,
48910a511ceSYann Gautier 				DDRPHYC_DLLGCR_BPS200);
49010a511ceSYann Gautier 	} else {
4914156d4daSYann Gautier 		mmio_setbits_32((uintptr_t)&priv->phy->dllgcr,
49210a511ceSYann Gautier 				DDRPHYC_DLLGCR_BPS200);
49310a511ceSYann Gautier 	}
49410a511ceSYann Gautier 
4954156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->phy->acdllcr, DDRPHYC_ACDLLCR_DLLDIS);
49610a511ceSYann Gautier 
4974156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->phy->dx0dllcr,
49810a511ceSYann Gautier 			DDRPHYC_DXNDLLCR_DLLDIS);
4994156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->phy->dx1dllcr,
50010a511ceSYann Gautier 			DDRPHYC_DXNDLLCR_DLLDIS);
50188f4fb8fSYann Gautier #if STM32MP_DDR_32BIT_INTERFACE
5024156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->phy->dx2dllcr,
50310a511ceSYann Gautier 			DDRPHYC_DXNDLLCR_DLLDIS);
5044156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->phy->dx3dllcr,
50510a511ceSYann Gautier 			DDRPHYC_DXNDLLCR_DLLDIS);
50688f4fb8fSYann Gautier #endif
50710a511ceSYann Gautier 
50810a511ceSYann Gautier 	/* 12. Exit the self-refresh state by setting PWRCTL.selfref_sw = 0. */
509*d596023bSNicolas Le Bayon 	stm32mp_ddr_sw_selfref_exit(priv->ctl);
51010a511ceSYann Gautier 	stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL);
51110a511ceSYann Gautier 
51210a511ceSYann Gautier 	/*
51310a511ceSYann Gautier 	 * 13. If ZQCTL0.dis_srx_zqcl = 0, the uMCTL2 performs a ZQCL command
51410a511ceSYann Gautier 	 *     at this point.
51510a511ceSYann Gautier 	 */
51610a511ceSYann Gautier 
51710a511ceSYann Gautier 	/*
51810a511ceSYann Gautier 	 * 14. Perform MRS commands as required to re-program timing registers
51910a511ceSYann Gautier 	 *     in the SDRAM for the new frequency
52010a511ceSYann Gautier 	 *     (in particular, CL, CWL and WR may need to be changed).
52110a511ceSYann Gautier 	 */
52210a511ceSYann Gautier 
52310a511ceSYann Gautier 	/* 15. Write DBG1.dis_hif = 0 to re-enable reads and writes. */
524*d596023bSNicolas Le Bayon 	stm32mp_ddr_enable_host_interface(priv->ctl);
52510a511ceSYann Gautier }
52610a511ceSYann Gautier 
stm32mp1_refresh_disable(struct stm32mp_ddrctl * ctl)52706e55dc8SNicolas Le Bayon static void stm32mp1_refresh_disable(struct stm32mp_ddrctl *ctl)
52810a511ceSYann Gautier {
52906e55dc8SNicolas Le Bayon 	stm32mp_ddr_start_sw_done(ctl);
53010a511ceSYann Gautier 	/* Quasi-dynamic register update*/
5314156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&ctl->rfshctl3,
53210a511ceSYann Gautier 			DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH);
5334156d4daSYann Gautier 	mmio_clrbits_32((uintptr_t)&ctl->pwrctl, DDRCTRL_PWRCTL_POWERDOWN_EN);
5344156d4daSYann Gautier 	mmio_clrbits_32((uintptr_t)&ctl->dfimisc,
53510a511ceSYann Gautier 			DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
53606e55dc8SNicolas Le Bayon 	stm32mp_ddr_wait_sw_done_ack(ctl);
53710a511ceSYann Gautier }
53810a511ceSYann Gautier 
stm32mp1_refresh_restore(struct stm32mp_ddrctl * ctl,uint32_t rfshctl3,uint32_t pwrctl)53906e55dc8SNicolas Le Bayon static void stm32mp1_refresh_restore(struct stm32mp_ddrctl *ctl,
54010a511ceSYann Gautier 				     uint32_t rfshctl3, uint32_t pwrctl)
54110a511ceSYann Gautier {
54206e55dc8SNicolas Le Bayon 	stm32mp_ddr_start_sw_done(ctl);
54310a511ceSYann Gautier 	if ((rfshctl3 & DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH) == 0U) {
5444156d4daSYann Gautier 		mmio_clrbits_32((uintptr_t)&ctl->rfshctl3,
54510a511ceSYann Gautier 				DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH);
54610a511ceSYann Gautier 	}
54710a511ceSYann Gautier 	if ((pwrctl & DDRCTRL_PWRCTL_POWERDOWN_EN) != 0U) {
5484156d4daSYann Gautier 		mmio_setbits_32((uintptr_t)&ctl->pwrctl,
54910a511ceSYann Gautier 				DDRCTRL_PWRCTL_POWERDOWN_EN);
55010a511ceSYann Gautier 	}
5514156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&ctl->dfimisc,
55210a511ceSYann Gautier 			DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
55306e55dc8SNicolas Le Bayon 	stm32mp_ddr_wait_sw_done_ack(ctl);
55410a511ceSYann Gautier }
55510a511ceSYann Gautier 
stm32mp1_ddr_init(struct stm32mp_ddr_priv * priv,struct stm32mp_ddr_config * config)55606e55dc8SNicolas Le Bayon void stm32mp1_ddr_init(struct stm32mp_ddr_priv *priv,
55706e55dc8SNicolas Le Bayon 		       struct stm32mp_ddr_config *config)
55810a511ceSYann Gautier {
55910a511ceSYann Gautier 	uint32_t pir;
5604156d4daSYann Gautier 	int ret = -EINVAL;
56110a511ceSYann Gautier 
56210a511ceSYann Gautier 	if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) {
56306e55dc8SNicolas Le Bayon 		ret = stm32mp_board_ddr_power_init(STM32MP_DDR3);
5644156d4daSYann Gautier 	} else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR2) != 0U) {
56506e55dc8SNicolas Le Bayon 		ret = stm32mp_board_ddr_power_init(STM32MP_LPDDR2);
5664b549b21SYann Gautier 	} else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR3) != 0U) {
56706e55dc8SNicolas Le Bayon 		ret = stm32mp_board_ddr_power_init(STM32MP_LPDDR3);
5684156d4daSYann Gautier 	} else {
5694156d4daSYann Gautier 		ERROR("DDR type not supported\n");
57010a511ceSYann Gautier 	}
57110a511ceSYann Gautier 
57210a511ceSYann Gautier 	if (ret != 0) {
57310a511ceSYann Gautier 		panic();
57410a511ceSYann Gautier 	}
57510a511ceSYann Gautier 
57610a511ceSYann Gautier 	VERBOSE("name = %s\n", config->info.name);
577a078134eSYann Gautier 	VERBOSE("speed = %u kHz\n", config->info.speed);
57810a511ceSYann Gautier 	VERBOSE("size  = 0x%x\n", config->info.size);
57910a511ceSYann Gautier 
58010a511ceSYann Gautier 	/* DDR INIT SEQUENCE */
58110a511ceSYann Gautier 
58210a511ceSYann Gautier 	/*
58310a511ceSYann Gautier 	 * 1. Program the DWC_ddr_umctl2 registers
58410a511ceSYann Gautier 	 *     nota: check DFIMISC.dfi_init_complete = 0
58510a511ceSYann Gautier 	 */
58610a511ceSYann Gautier 
58710a511ceSYann Gautier 	/* 1.1 RESETS: presetn, core_ddrc_rstn, aresetn */
58810a511ceSYann Gautier 	mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST);
58910a511ceSYann Gautier 	mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST);
59010a511ceSYann Gautier 	mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST);
59110a511ceSYann Gautier 	mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST);
59210a511ceSYann Gautier 	mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST);
59310a511ceSYann Gautier 	mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST);
59410a511ceSYann Gautier 
59510a511ceSYann Gautier 	/* 1.2. start CLOCK */
59610a511ceSYann Gautier 	if (stm32mp1_ddr_clk_enable(priv, config->info.speed) != 0) {
59710a511ceSYann Gautier 		panic();
59810a511ceSYann Gautier 	}
59910a511ceSYann Gautier 
60010a511ceSYann Gautier 	/* 1.3. deassert reset */
60110a511ceSYann Gautier 	/* De-assert PHY rstn and ctl_rstn via DPHYRST and DPHYCTLRST. */
60210a511ceSYann Gautier 	mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST);
60310a511ceSYann Gautier 	mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST);
60410a511ceSYann Gautier 	/*
60510a511ceSYann Gautier 	 * De-assert presetn once the clocks are active
60610a511ceSYann Gautier 	 * and stable via DDRCAPBRST bit.
60710a511ceSYann Gautier 	 */
60810a511ceSYann Gautier 	mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST);
60910a511ceSYann Gautier 
61010a511ceSYann Gautier 	/* 1.4. wait 128 cycles to permit initialization of end logic */
611066a5958SYann Gautier 	udelay(DDR_DELAY_2US);
61210a511ceSYann Gautier 	/* For PCLK = 133MHz => 1 us is enough, 2 to allow lower frequency */
61310a511ceSYann Gautier 
61410a511ceSYann Gautier 	/* 1.5. initialize registers ddr_umctl2 */
61510a511ceSYann Gautier 	/* Stop uMCTL2 before PHY is ready */
6164156d4daSYann Gautier 	mmio_clrbits_32((uintptr_t)&priv->ctl->dfimisc,
61710a511ceSYann Gautier 			DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
6184156d4daSYann Gautier 	VERBOSE("[0x%lx] dfimisc = 0x%x\n",
6194156d4daSYann Gautier 		(uintptr_t)&priv->ctl->dfimisc,
6204156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->dfimisc));
62110a511ceSYann Gautier 
62206e55dc8SNicolas Le Bayon 	stm32mp_ddr_set_reg(priv, REG_REG, &config->c_reg, ddr_registers);
62310a511ceSYann Gautier 
62410a511ceSYann Gautier 	/* DDR3 = don't set DLLOFF for init mode */
62510a511ceSYann Gautier 	if ((config->c_reg.mstr &
62610a511ceSYann Gautier 	     (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE))
62710a511ceSYann Gautier 	    == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) {
62810a511ceSYann Gautier 		VERBOSE("deactivate DLL OFF in mstr\n");
6294156d4daSYann Gautier 		mmio_clrbits_32((uintptr_t)&priv->ctl->mstr,
63010a511ceSYann Gautier 				DDRCTRL_MSTR_DLL_OFF_MODE);
6314156d4daSYann Gautier 		VERBOSE("[0x%lx] mstr = 0x%x\n",
6324156d4daSYann Gautier 			(uintptr_t)&priv->ctl->mstr,
6334156d4daSYann Gautier 			mmio_read_32((uintptr_t)&priv->ctl->mstr));
63410a511ceSYann Gautier 	}
63510a511ceSYann Gautier 
63606e55dc8SNicolas Le Bayon 	stm32mp_ddr_set_reg(priv, REG_TIMING, &config->c_timing, ddr_registers);
63706e55dc8SNicolas Le Bayon 	stm32mp_ddr_set_reg(priv, REG_MAP, &config->c_map, ddr_registers);
63810a511ceSYann Gautier 
63910a511ceSYann Gautier 	/* Skip CTRL init, SDRAM init is done by PHY PUBL */
6404156d4daSYann Gautier 	mmio_clrsetbits_32((uintptr_t)&priv->ctl->init0,
64110a511ceSYann Gautier 			   DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK,
64210a511ceSYann Gautier 			   DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL);
6434156d4daSYann Gautier 	VERBOSE("[0x%lx] init0 = 0x%x\n",
6444156d4daSYann Gautier 		(uintptr_t)&priv->ctl->init0,
6454156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->init0));
64610a511ceSYann Gautier 
64706e55dc8SNicolas Le Bayon 	stm32mp_ddr_set_reg(priv, REG_PERF, &config->c_perf, ddr_registers);
64810a511ceSYann Gautier 
64910a511ceSYann Gautier 	/*  2. deassert reset signal core_ddrc_rstn, aresetn and presetn */
65010a511ceSYann Gautier 	mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST);
65110a511ceSYann Gautier 	mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST);
65210a511ceSYann Gautier 	mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST);
65310a511ceSYann Gautier 
65410a511ceSYann Gautier 	/*
65510a511ceSYann Gautier 	 * 3. start PHY init by accessing relevant PUBL registers
65610a511ceSYann Gautier 	 *    (DXGCR, DCR, PTR*, MR*, DTPR*)
65710a511ceSYann Gautier 	 */
65806e55dc8SNicolas Le Bayon 	stm32mp_ddr_set_reg(priv, REGPHY_REG, &config->p_reg, ddr_registers);
65906e55dc8SNicolas Le Bayon 	stm32mp_ddr_set_reg(priv, REGPHY_TIMING, &config->p_timing, ddr_registers);
66010a511ceSYann Gautier 
66110a511ceSYann Gautier 	/* DDR3 = don't set DLLOFF for init mode */
66210a511ceSYann Gautier 	if ((config->c_reg.mstr &
66310a511ceSYann Gautier 	     (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE))
66410a511ceSYann Gautier 	    == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) {
66510a511ceSYann Gautier 		VERBOSE("deactivate DLL OFF in mr1\n");
6664156d4daSYann Gautier 		mmio_clrbits_32((uintptr_t)&priv->phy->mr1, BIT(0));
6674156d4daSYann Gautier 		VERBOSE("[0x%lx] mr1 = 0x%x\n",
6684156d4daSYann Gautier 			(uintptr_t)&priv->phy->mr1,
6694156d4daSYann Gautier 			mmio_read_32((uintptr_t)&priv->phy->mr1));
67010a511ceSYann Gautier 	}
67110a511ceSYann Gautier 
67210a511ceSYann Gautier 	/*
67310a511ceSYann Gautier 	 *  4. Monitor PHY init status by polling PUBL register PGSR.IDONE
67410a511ceSYann Gautier 	 *     Perform DDR PHY DRAM initialization and Gate Training Evaluation
67510a511ceSYann Gautier 	 */
67610a511ceSYann Gautier 	stm32mp1_ddrphy_idone_wait(priv->phy);
67710a511ceSYann Gautier 
67810a511ceSYann Gautier 	/*
67910a511ceSYann Gautier 	 *  5. Indicate to PUBL that controller performs SDRAM initialization
68010a511ceSYann Gautier 	 *     by setting PIR.INIT and PIR CTLDINIT and pool PGSR.IDONE
68110a511ceSYann Gautier 	 *     DRAM init is done by PHY, init0.skip_dram.init = 1
68210a511ceSYann Gautier 	 */
68310a511ceSYann Gautier 
68410a511ceSYann Gautier 	pir = DDRPHYC_PIR_DLLSRST | DDRPHYC_PIR_DLLLOCK | DDRPHYC_PIR_ZCAL |
68510a511ceSYann Gautier 	      DDRPHYC_PIR_ITMSRST | DDRPHYC_PIR_DRAMINIT | DDRPHYC_PIR_ICPC;
68610a511ceSYann Gautier 
68710a511ceSYann Gautier 	if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) {
68810a511ceSYann Gautier 		pir |= DDRPHYC_PIR_DRAMRST; /* Only for DDR3 */
68910a511ceSYann Gautier 	}
69010a511ceSYann Gautier 
69110a511ceSYann Gautier 	stm32mp1_ddrphy_init(priv->phy, pir);
69210a511ceSYann Gautier 
69310a511ceSYann Gautier 	/*
69410a511ceSYann Gautier 	 *  6. SET DFIMISC.dfi_init_complete_en to 1
69510a511ceSYann Gautier 	 *  Enable quasi-dynamic register programming.
69610a511ceSYann Gautier 	 */
69706e55dc8SNicolas Le Bayon 	stm32mp_ddr_start_sw_done(priv->ctl);
69810a511ceSYann Gautier 
6994156d4daSYann Gautier 	mmio_setbits_32((uintptr_t)&priv->ctl->dfimisc,
70010a511ceSYann Gautier 			DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN);
7014156d4daSYann Gautier 	VERBOSE("[0x%lx] dfimisc = 0x%x\n",
7024156d4daSYann Gautier 		(uintptr_t)&priv->ctl->dfimisc,
7034156d4daSYann Gautier 		mmio_read_32((uintptr_t)&priv->ctl->dfimisc));
70410a511ceSYann Gautier 
70506e55dc8SNicolas Le Bayon 	stm32mp_ddr_wait_sw_done_ack(priv->ctl);
70610a511ceSYann Gautier 
70710a511ceSYann Gautier 	/*
70810a511ceSYann Gautier 	 *  7. Wait for DWC_ddr_umctl2 to move to normal operation mode
70910a511ceSYann Gautier 	 *     by monitoring STAT.operating_mode signal
71010a511ceSYann Gautier 	 */
71110a511ceSYann Gautier 
71210a511ceSYann Gautier 	/* Wait uMCTL2 ready */
71310a511ceSYann Gautier 	stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL);
71410a511ceSYann Gautier 
71510a511ceSYann Gautier 	/* Switch to DLL OFF mode */
71610a511ceSYann Gautier 	if ((config->c_reg.mstr & DDRCTRL_MSTR_DLL_OFF_MODE) != 0U) {
71710a511ceSYann Gautier 		stm32mp1_ddr3_dll_off(priv);
71810a511ceSYann Gautier 	}
71910a511ceSYann Gautier 
72010a511ceSYann Gautier 	VERBOSE("DDR DQS training : ");
72110a511ceSYann Gautier 
72210a511ceSYann Gautier 	/*
72310a511ceSYann Gautier 	 *  8. Disable Auto refresh and power down by setting
72410a511ceSYann Gautier 	 *    - RFSHCTL3.dis_au_refresh = 1
72510a511ceSYann Gautier 	 *    - PWRCTL.powerdown_en = 0
72610a511ceSYann Gautier 	 *    - DFIMISC.dfiinit_complete_en = 0
72710a511ceSYann Gautier 	 */
72810a511ceSYann Gautier 	stm32mp1_refresh_disable(priv->ctl);
72910a511ceSYann Gautier 
73010a511ceSYann Gautier 	/*
73110a511ceSYann Gautier 	 *  9. Program PUBL PGCR to enable refresh during training
73210a511ceSYann Gautier 	 *     and rank to train
73310a511ceSYann Gautier 	 *     not done => keep the programed value in PGCR
73410a511ceSYann Gautier 	 */
73510a511ceSYann Gautier 
73610a511ceSYann Gautier 	/*
73710a511ceSYann Gautier 	 * 10. configure PUBL PIR register to specify which training step
73810a511ceSYann Gautier 	 * to run
7395def13ebSNicolas Le Bayon 	 * RVTRN is executed only on LPDDR2/LPDDR3
74010a511ceSYann Gautier 	 */
7415def13ebSNicolas Le Bayon 	pir = DDRPHYC_PIR_QSTRN;
7425def13ebSNicolas Le Bayon 	if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) == 0U) {
7435def13ebSNicolas Le Bayon 		pir |= DDRPHYC_PIR_RVTRN;
7445def13ebSNicolas Le Bayon 	}
7455def13ebSNicolas Le Bayon 
7465def13ebSNicolas Le Bayon 	stm32mp1_ddrphy_init(priv->phy, pir);
74710a511ceSYann Gautier 
74810a511ceSYann Gautier 	/* 11. monitor PUB PGSR.IDONE to poll cpmpletion of training sequence */
74910a511ceSYann Gautier 	stm32mp1_ddrphy_idone_wait(priv->phy);
75010a511ceSYann Gautier 
75110a511ceSYann Gautier 	/*
7521b491eeaSElyes Haouas 	 * 12. set back registers in step 8 to the original values if desidered
75310a511ceSYann Gautier 	 */
75410a511ceSYann Gautier 	stm32mp1_refresh_restore(priv->ctl, config->c_reg.rfshctl3,
75510a511ceSYann Gautier 				 config->c_reg.pwrctl);
75610a511ceSYann Gautier 
75706e55dc8SNicolas Le Bayon 	stm32mp_ddr_enable_axi_port(priv->ctl);
75810a511ceSYann Gautier }
759