110a511ceSYann Gautier /* 2*a078134eSYann Gautier * Copyright (C) 2018-2022, STMicroelectronics - All Rights Reserved 310a511ceSYann Gautier * 410a511ceSYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 510a511ceSYann Gautier */ 610a511ceSYann Gautier 74156d4daSYann Gautier #include <errno.h> 809d40e0eSAntonio Nino Diaz #include <stddef.h> 909d40e0eSAntonio Nino Diaz 1010a511ceSYann Gautier #include <arch.h> 1110a511ceSYann Gautier #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/debug.h> 1333667d29SYann Gautier #include <drivers/clk.h> 1409d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ddr_regs.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_pwr.h> 1809d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_ram.h> 19*a078134eSYann Gautier #include <drivers/st/stm32mp_pmic.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2209d40e0eSAntonio Nino Diaz 23*a078134eSYann Gautier #include <platform_def.h> 24*a078134eSYann Gautier 2510a511ceSYann Gautier struct reg_desc { 2610a511ceSYann Gautier const char *name; 2710a511ceSYann Gautier uint16_t offset; /* Offset for base address */ 2810a511ceSYann Gautier uint8_t par_offset; /* Offset for parameter array */ 2910a511ceSYann Gautier }; 3010a511ceSYann Gautier 3110a511ceSYann Gautier #define INVALID_OFFSET 0xFFU 3210a511ceSYann Gautier 33dfdb057aSYann Gautier #define TIMEOUT_US_1S 1000000U 3410a511ceSYann Gautier 3510a511ceSYann Gautier #define DDRCTL_REG(x, y) \ 3610a511ceSYann Gautier { \ 3710a511ceSYann Gautier .name = #x, \ 3810a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 3910a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 4010a511ceSYann Gautier } 4110a511ceSYann Gautier 4210a511ceSYann Gautier #define DDRPHY_REG(x, y) \ 4310a511ceSYann Gautier { \ 4410a511ceSYann Gautier .name = #x, \ 4510a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 4610a511ceSYann Gautier .par_offset = offsetof(struct y, x) \ 4710a511ceSYann Gautier } 4810a511ceSYann Gautier 4910a511ceSYann Gautier #define DDRCTL_REG_REG(x) DDRCTL_REG(x, stm32mp1_ddrctrl_reg) 5010a511ceSYann Gautier static const struct reg_desc ddr_reg[] = { 5110a511ceSYann Gautier DDRCTL_REG_REG(mstr), 5210a511ceSYann Gautier DDRCTL_REG_REG(mrctrl0), 5310a511ceSYann Gautier DDRCTL_REG_REG(mrctrl1), 5410a511ceSYann Gautier DDRCTL_REG_REG(derateen), 5510a511ceSYann Gautier DDRCTL_REG_REG(derateint), 5610a511ceSYann Gautier DDRCTL_REG_REG(pwrctl), 5710a511ceSYann Gautier DDRCTL_REG_REG(pwrtmg), 5810a511ceSYann Gautier DDRCTL_REG_REG(hwlpctl), 5910a511ceSYann Gautier DDRCTL_REG_REG(rfshctl0), 6010a511ceSYann Gautier DDRCTL_REG_REG(rfshctl3), 6110a511ceSYann Gautier DDRCTL_REG_REG(crcparctl0), 6210a511ceSYann Gautier DDRCTL_REG_REG(zqctl0), 6310a511ceSYann Gautier DDRCTL_REG_REG(dfitmg0), 6410a511ceSYann Gautier DDRCTL_REG_REG(dfitmg1), 6510a511ceSYann Gautier DDRCTL_REG_REG(dfilpcfg0), 6610a511ceSYann Gautier DDRCTL_REG_REG(dfiupd0), 6710a511ceSYann Gautier DDRCTL_REG_REG(dfiupd1), 6810a511ceSYann Gautier DDRCTL_REG_REG(dfiupd2), 6910a511ceSYann Gautier DDRCTL_REG_REG(dfiphymstr), 7010a511ceSYann Gautier DDRCTL_REG_REG(odtmap), 7110a511ceSYann Gautier DDRCTL_REG_REG(dbg0), 7210a511ceSYann Gautier DDRCTL_REG_REG(dbg1), 7310a511ceSYann Gautier DDRCTL_REG_REG(dbgcmd), 7410a511ceSYann Gautier DDRCTL_REG_REG(poisoncfg), 7510a511ceSYann Gautier DDRCTL_REG_REG(pccfg), 7610a511ceSYann Gautier }; 7710a511ceSYann Gautier 7810a511ceSYann Gautier #define DDRCTL_REG_TIMING(x) DDRCTL_REG(x, stm32mp1_ddrctrl_timing) 7910a511ceSYann Gautier static const struct reg_desc ddr_timing[] = { 8010a511ceSYann Gautier DDRCTL_REG_TIMING(rfshtmg), 8110a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg0), 8210a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg1), 8310a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg2), 8410a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg3), 8510a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg4), 8610a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg5), 8710a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg6), 8810a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg7), 8910a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg8), 9010a511ceSYann Gautier DDRCTL_REG_TIMING(dramtmg14), 9110a511ceSYann Gautier DDRCTL_REG_TIMING(odtcfg), 9210a511ceSYann Gautier }; 9310a511ceSYann Gautier 9410a511ceSYann Gautier #define DDRCTL_REG_MAP(x) DDRCTL_REG(x, stm32mp1_ddrctrl_map) 9510a511ceSYann Gautier static const struct reg_desc ddr_map[] = { 9610a511ceSYann Gautier DDRCTL_REG_MAP(addrmap1), 9710a511ceSYann Gautier DDRCTL_REG_MAP(addrmap2), 9810a511ceSYann Gautier DDRCTL_REG_MAP(addrmap3), 9910a511ceSYann Gautier DDRCTL_REG_MAP(addrmap4), 10010a511ceSYann Gautier DDRCTL_REG_MAP(addrmap5), 10110a511ceSYann Gautier DDRCTL_REG_MAP(addrmap6), 10210a511ceSYann Gautier DDRCTL_REG_MAP(addrmap9), 10310a511ceSYann Gautier DDRCTL_REG_MAP(addrmap10), 10410a511ceSYann Gautier DDRCTL_REG_MAP(addrmap11), 10510a511ceSYann Gautier }; 10610a511ceSYann Gautier 10710a511ceSYann Gautier #define DDRCTL_REG_PERF(x) DDRCTL_REG(x, stm32mp1_ddrctrl_perf) 10810a511ceSYann Gautier static const struct reg_desc ddr_perf[] = { 10910a511ceSYann Gautier DDRCTL_REG_PERF(sched), 11010a511ceSYann Gautier DDRCTL_REG_PERF(sched1), 11110a511ceSYann Gautier DDRCTL_REG_PERF(perfhpr1), 11210a511ceSYann Gautier DDRCTL_REG_PERF(perflpr1), 11310a511ceSYann Gautier DDRCTL_REG_PERF(perfwr1), 11410a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_0), 11510a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_0), 11610a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_0), 11710a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_0), 11810a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_0), 11910a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_0), 12010a511ceSYann Gautier DDRCTL_REG_PERF(pcfgr_1), 12110a511ceSYann Gautier DDRCTL_REG_PERF(pcfgw_1), 12210a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos0_1), 12310a511ceSYann Gautier DDRCTL_REG_PERF(pcfgqos1_1), 12410a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos0_1), 12510a511ceSYann Gautier DDRCTL_REG_PERF(pcfgwqos1_1), 12610a511ceSYann Gautier }; 12710a511ceSYann Gautier 12810a511ceSYann Gautier #define DDRPHY_REG_REG(x) DDRPHY_REG(x, stm32mp1_ddrphy_reg) 12910a511ceSYann Gautier static const struct reg_desc ddrphy_reg[] = { 13010a511ceSYann Gautier DDRPHY_REG_REG(pgcr), 13110a511ceSYann Gautier DDRPHY_REG_REG(aciocr), 13210a511ceSYann Gautier DDRPHY_REG_REG(dxccr), 13310a511ceSYann Gautier DDRPHY_REG_REG(dsgcr), 13410a511ceSYann Gautier DDRPHY_REG_REG(dcr), 13510a511ceSYann Gautier DDRPHY_REG_REG(odtcr), 13610a511ceSYann Gautier DDRPHY_REG_REG(zq0cr1), 13710a511ceSYann Gautier DDRPHY_REG_REG(dx0gcr), 13810a511ceSYann Gautier DDRPHY_REG_REG(dx1gcr), 13910a511ceSYann Gautier DDRPHY_REG_REG(dx2gcr), 14010a511ceSYann Gautier DDRPHY_REG_REG(dx3gcr), 14110a511ceSYann Gautier }; 14210a511ceSYann Gautier 14310a511ceSYann Gautier #define DDRPHY_REG_TIMING(x) DDRPHY_REG(x, stm32mp1_ddrphy_timing) 14410a511ceSYann Gautier static const struct reg_desc ddrphy_timing[] = { 14510a511ceSYann Gautier DDRPHY_REG_TIMING(ptr0), 14610a511ceSYann Gautier DDRPHY_REG_TIMING(ptr1), 14710a511ceSYann Gautier DDRPHY_REG_TIMING(ptr2), 14810a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr0), 14910a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr1), 15010a511ceSYann Gautier DDRPHY_REG_TIMING(dtpr2), 15110a511ceSYann Gautier DDRPHY_REG_TIMING(mr0), 15210a511ceSYann Gautier DDRPHY_REG_TIMING(mr1), 15310a511ceSYann Gautier DDRPHY_REG_TIMING(mr2), 15410a511ceSYann Gautier DDRPHY_REG_TIMING(mr3), 15510a511ceSYann Gautier }; 15610a511ceSYann Gautier 15710a511ceSYann Gautier #define DDRPHY_REG_CAL(x) DDRPHY_REG(x, stm32mp1_ddrphy_cal) 15810a511ceSYann Gautier static const struct reg_desc ddrphy_cal[] = { 15910a511ceSYann Gautier DDRPHY_REG_CAL(dx0dllcr), 16010a511ceSYann Gautier DDRPHY_REG_CAL(dx0dqtr), 16110a511ceSYann Gautier DDRPHY_REG_CAL(dx0dqstr), 16210a511ceSYann Gautier DDRPHY_REG_CAL(dx1dllcr), 16310a511ceSYann Gautier DDRPHY_REG_CAL(dx1dqtr), 16410a511ceSYann Gautier DDRPHY_REG_CAL(dx1dqstr), 16510a511ceSYann Gautier DDRPHY_REG_CAL(dx2dllcr), 16610a511ceSYann Gautier DDRPHY_REG_CAL(dx2dqtr), 16710a511ceSYann Gautier DDRPHY_REG_CAL(dx2dqstr), 16810a511ceSYann Gautier DDRPHY_REG_CAL(dx3dllcr), 16910a511ceSYann Gautier DDRPHY_REG_CAL(dx3dqtr), 17010a511ceSYann Gautier DDRPHY_REG_CAL(dx3dqstr), 17110a511ceSYann Gautier }; 17210a511ceSYann Gautier 17310a511ceSYann Gautier #define DDR_REG_DYN(x) \ 17410a511ceSYann Gautier { \ 17510a511ceSYann Gautier .name = #x, \ 17610a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrctl, x), \ 17710a511ceSYann Gautier .par_offset = INVALID_OFFSET \ 17810a511ceSYann Gautier } 17910a511ceSYann Gautier 18010a511ceSYann Gautier static const struct reg_desc ddr_dyn[] = { 18110a511ceSYann Gautier DDR_REG_DYN(stat), 18210a511ceSYann Gautier DDR_REG_DYN(init0), 18310a511ceSYann Gautier DDR_REG_DYN(dfimisc), 18410a511ceSYann Gautier DDR_REG_DYN(dfistat), 18510a511ceSYann Gautier DDR_REG_DYN(swctl), 18610a511ceSYann Gautier DDR_REG_DYN(swstat), 18710a511ceSYann Gautier DDR_REG_DYN(pctrl_0), 18810a511ceSYann Gautier DDR_REG_DYN(pctrl_1), 18910a511ceSYann Gautier }; 19010a511ceSYann Gautier 19110a511ceSYann Gautier #define DDRPHY_REG_DYN(x) \ 19210a511ceSYann Gautier { \ 19310a511ceSYann Gautier .name = #x, \ 19410a511ceSYann Gautier .offset = offsetof(struct stm32mp1_ddrphy, x), \ 19510a511ceSYann Gautier .par_offset = INVALID_OFFSET \ 19610a511ceSYann Gautier } 19710a511ceSYann Gautier 19810a511ceSYann Gautier static const struct reg_desc ddrphy_dyn[] = { 19910a511ceSYann Gautier DDRPHY_REG_DYN(pir), 20010a511ceSYann Gautier DDRPHY_REG_DYN(pgsr), 20110a511ceSYann Gautier }; 20210a511ceSYann Gautier 20310a511ceSYann Gautier enum reg_type { 20410a511ceSYann Gautier REG_REG, 20510a511ceSYann Gautier REG_TIMING, 20610a511ceSYann Gautier REG_PERF, 20710a511ceSYann Gautier REG_MAP, 20810a511ceSYann Gautier REGPHY_REG, 20910a511ceSYann Gautier REGPHY_TIMING, 21010a511ceSYann Gautier REGPHY_CAL, 21110a511ceSYann Gautier /* 21210a511ceSYann Gautier * Dynamic registers => managed in driver or not changed, 21310a511ceSYann Gautier * can be dumped in interactive mode. 21410a511ceSYann Gautier */ 21510a511ceSYann Gautier REG_DYN, 21610a511ceSYann Gautier REGPHY_DYN, 21710a511ceSYann Gautier REG_TYPE_NB 21810a511ceSYann Gautier }; 21910a511ceSYann Gautier 22010a511ceSYann Gautier enum base_type { 22110a511ceSYann Gautier DDR_BASE, 22210a511ceSYann Gautier DDRPHY_BASE, 22310a511ceSYann Gautier NONE_BASE 22410a511ceSYann Gautier }; 22510a511ceSYann Gautier 22610a511ceSYann Gautier struct ddr_reg_info { 22710a511ceSYann Gautier const char *name; 22810a511ceSYann Gautier const struct reg_desc *desc; 22910a511ceSYann Gautier uint8_t size; 23010a511ceSYann Gautier enum base_type base; 23110a511ceSYann Gautier }; 23210a511ceSYann Gautier 23310a511ceSYann Gautier static const struct ddr_reg_info ddr_registers[REG_TYPE_NB] = { 23410a511ceSYann Gautier [REG_REG] = { 2354156d4daSYann Gautier .name = "static", 2364156d4daSYann Gautier .desc = ddr_reg, 2374156d4daSYann Gautier .size = ARRAY_SIZE(ddr_reg), 2384156d4daSYann Gautier .base = DDR_BASE 23910a511ceSYann Gautier }, 24010a511ceSYann Gautier [REG_TIMING] = { 2414156d4daSYann Gautier .name = "timing", 2424156d4daSYann Gautier .desc = ddr_timing, 2434156d4daSYann Gautier .size = ARRAY_SIZE(ddr_timing), 2444156d4daSYann Gautier .base = DDR_BASE 24510a511ceSYann Gautier }, 24610a511ceSYann Gautier [REG_PERF] = { 2474156d4daSYann Gautier .name = "perf", 2484156d4daSYann Gautier .desc = ddr_perf, 2494156d4daSYann Gautier .size = ARRAY_SIZE(ddr_perf), 2504156d4daSYann Gautier .base = DDR_BASE 25110a511ceSYann Gautier }, 25210a511ceSYann Gautier [REG_MAP] = { 2534156d4daSYann Gautier .name = "map", 2544156d4daSYann Gautier .desc = ddr_map, 2554156d4daSYann Gautier .size = ARRAY_SIZE(ddr_map), 2564156d4daSYann Gautier .base = DDR_BASE 25710a511ceSYann Gautier }, 25810a511ceSYann Gautier [REGPHY_REG] = { 2594156d4daSYann Gautier .name = "static", 2604156d4daSYann Gautier .desc = ddrphy_reg, 2614156d4daSYann Gautier .size = ARRAY_SIZE(ddrphy_reg), 2624156d4daSYann Gautier .base = DDRPHY_BASE 26310a511ceSYann Gautier }, 26410a511ceSYann Gautier [REGPHY_TIMING] = { 2654156d4daSYann Gautier .name = "timing", 2664156d4daSYann Gautier .desc = ddrphy_timing, 2674156d4daSYann Gautier .size = ARRAY_SIZE(ddrphy_timing), 2684156d4daSYann Gautier .base = DDRPHY_BASE 26910a511ceSYann Gautier }, 27010a511ceSYann Gautier [REGPHY_CAL] = { 2714156d4daSYann Gautier .name = "cal", 2724156d4daSYann Gautier .desc = ddrphy_cal, 2734156d4daSYann Gautier .size = ARRAY_SIZE(ddrphy_cal), 2744156d4daSYann Gautier .base = DDRPHY_BASE 27510a511ceSYann Gautier }, 27610a511ceSYann Gautier [REG_DYN] = { 2774156d4daSYann Gautier .name = "dyn", 2784156d4daSYann Gautier .desc = ddr_dyn, 2794156d4daSYann Gautier .size = ARRAY_SIZE(ddr_dyn), 2804156d4daSYann Gautier .base = DDR_BASE 28110a511ceSYann Gautier }, 28210a511ceSYann Gautier [REGPHY_DYN] = { 2834156d4daSYann Gautier .name = "dyn", 2844156d4daSYann Gautier .desc = ddrphy_dyn, 2854156d4daSYann Gautier .size = ARRAY_SIZE(ddrphy_dyn), 2864156d4daSYann Gautier .base = DDRPHY_BASE 28710a511ceSYann Gautier }, 28810a511ceSYann Gautier }; 28910a511ceSYann Gautier 2904156d4daSYann Gautier static uintptr_t get_base_addr(const struct ddr_info *priv, enum base_type base) 29110a511ceSYann Gautier { 29210a511ceSYann Gautier if (base == DDRPHY_BASE) { 2934156d4daSYann Gautier return (uintptr_t)priv->phy; 29410a511ceSYann Gautier } else { 2954156d4daSYann Gautier return (uintptr_t)priv->ctl; 29610a511ceSYann Gautier } 29710a511ceSYann Gautier } 29810a511ceSYann Gautier 29910a511ceSYann Gautier static void set_reg(const struct ddr_info *priv, 30010a511ceSYann Gautier enum reg_type type, 30110a511ceSYann Gautier const void *param) 30210a511ceSYann Gautier { 30310a511ceSYann Gautier unsigned int i; 3044156d4daSYann Gautier unsigned int value; 30510a511ceSYann Gautier enum base_type base = ddr_registers[type].base; 3064156d4daSYann Gautier uintptr_t base_addr = get_base_addr(priv, base); 30710a511ceSYann Gautier const struct reg_desc *desc = ddr_registers[type].desc; 30810a511ceSYann Gautier 30910a511ceSYann Gautier VERBOSE("init %s\n", ddr_registers[type].name); 31010a511ceSYann Gautier for (i = 0; i < ddr_registers[type].size; i++) { 3114156d4daSYann Gautier uintptr_t ptr = base_addr + desc[i].offset; 3124156d4daSYann Gautier 31310a511ceSYann Gautier if (desc[i].par_offset == INVALID_OFFSET) { 31410a511ceSYann Gautier ERROR("invalid parameter offset for %s", desc[i].name); 31510a511ceSYann Gautier panic(); 31610a511ceSYann Gautier } else { 3174156d4daSYann Gautier value = *((uint32_t *)((uintptr_t)param + 31810a511ceSYann Gautier desc[i].par_offset)); 3194156d4daSYann Gautier mmio_write_32(ptr, value); 32010a511ceSYann Gautier } 32110a511ceSYann Gautier } 32210a511ceSYann Gautier } 32310a511ceSYann Gautier 32410a511ceSYann Gautier static void stm32mp1_ddrphy_idone_wait(struct stm32mp1_ddrphy *phy) 32510a511ceSYann Gautier { 32610a511ceSYann Gautier uint32_t pgsr; 32710a511ceSYann Gautier int error = 0; 328dfdb057aSYann Gautier uint64_t timeout = timeout_init_us(TIMEOUT_US_1S); 32910a511ceSYann Gautier 33010a511ceSYann Gautier do { 3314156d4daSYann Gautier pgsr = mmio_read_32((uintptr_t)&phy->pgsr); 332dfdb057aSYann Gautier 3334156d4daSYann Gautier VERBOSE(" > [0x%lx] pgsr = 0x%x &\n", 3344156d4daSYann Gautier (uintptr_t)&phy->pgsr, pgsr); 33510a511ceSYann Gautier 336dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 33710a511ceSYann Gautier panic(); 33810a511ceSYann Gautier } 339dfdb057aSYann Gautier 34010a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTERR) != 0U) { 34110a511ceSYann Gautier VERBOSE("DQS Gate Trainig Error\n"); 34210a511ceSYann Gautier error++; 34310a511ceSYann Gautier } 344dfdb057aSYann Gautier 34510a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DTIERR) != 0U) { 34610a511ceSYann Gautier VERBOSE("DQS Gate Trainig Intermittent Error\n"); 34710a511ceSYann Gautier error++; 34810a511ceSYann Gautier } 349dfdb057aSYann Gautier 35010a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_DFTERR) != 0U) { 35110a511ceSYann Gautier VERBOSE("DQS Drift Error\n"); 35210a511ceSYann Gautier error++; 35310a511ceSYann Gautier } 354dfdb057aSYann Gautier 35510a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVERR) != 0U) { 35610a511ceSYann Gautier VERBOSE("Read Valid Training Error\n"); 35710a511ceSYann Gautier error++; 35810a511ceSYann Gautier } 359dfdb057aSYann Gautier 36010a511ceSYann Gautier if ((pgsr & DDRPHYC_PGSR_RVEIRR) != 0U) { 36110a511ceSYann Gautier VERBOSE("Read Valid Training Intermittent Error\n"); 36210a511ceSYann Gautier error++; 36310a511ceSYann Gautier } 364dfdb057aSYann Gautier } while (((pgsr & DDRPHYC_PGSR_IDONE) == 0U) && (error == 0)); 3654156d4daSYann Gautier VERBOSE("\n[0x%lx] pgsr = 0x%x\n", 3664156d4daSYann Gautier (uintptr_t)&phy->pgsr, pgsr); 36710a511ceSYann Gautier } 36810a511ceSYann Gautier 36910a511ceSYann Gautier static void stm32mp1_ddrphy_init(struct stm32mp1_ddrphy *phy, uint32_t pir) 37010a511ceSYann Gautier { 37110a511ceSYann Gautier uint32_t pir_init = pir | DDRPHYC_PIR_INIT; 37210a511ceSYann Gautier 3734156d4daSYann Gautier mmio_write_32((uintptr_t)&phy->pir, pir_init); 3744156d4daSYann Gautier VERBOSE("[0x%lx] pir = 0x%x -> 0x%x\n", 3754156d4daSYann Gautier (uintptr_t)&phy->pir, pir_init, 3764156d4daSYann Gautier mmio_read_32((uintptr_t)&phy->pir)); 37710a511ceSYann Gautier 37810a511ceSYann Gautier /* Need to wait 10 configuration clock before start polling */ 37910a511ceSYann Gautier udelay(10); 38010a511ceSYann Gautier 38110a511ceSYann Gautier /* Wait DRAM initialization and Gate Training Evaluation complete */ 38210a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(phy); 38310a511ceSYann Gautier } 38410a511ceSYann Gautier 38510a511ceSYann Gautier /* Start quasi dynamic register update */ 38610a511ceSYann Gautier static void stm32mp1_start_sw_done(struct stm32mp1_ddrctl *ctl) 38710a511ceSYann Gautier { 3884156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 3894156d4daSYann Gautier VERBOSE("[0x%lx] swctl = 0x%x\n", 3904156d4daSYann Gautier (uintptr_t)&ctl->swctl, mmio_read_32((uintptr_t)&ctl->swctl)); 39110a511ceSYann Gautier } 39210a511ceSYann Gautier 39310a511ceSYann Gautier /* Wait quasi dynamic register update */ 39410a511ceSYann Gautier static void stm32mp1_wait_sw_done_ack(struct stm32mp1_ddrctl *ctl) 39510a511ceSYann Gautier { 396dfdb057aSYann Gautier uint64_t timeout; 39710a511ceSYann Gautier uint32_t swstat; 39810a511ceSYann Gautier 3994156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->swctl, DDRCTRL_SWCTL_SW_DONE); 4004156d4daSYann Gautier VERBOSE("[0x%lx] swctl = 0x%x\n", 4014156d4daSYann Gautier (uintptr_t)&ctl->swctl, mmio_read_32((uintptr_t)&ctl->swctl)); 40210a511ceSYann Gautier 403dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1S); 40410a511ceSYann Gautier do { 4054156d4daSYann Gautier swstat = mmio_read_32((uintptr_t)&ctl->swstat); 4064156d4daSYann Gautier VERBOSE("[0x%lx] swstat = 0x%x ", 4074156d4daSYann Gautier (uintptr_t)&ctl->swstat, swstat); 408dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 40910a511ceSYann Gautier panic(); 41010a511ceSYann Gautier } 41110a511ceSYann Gautier } while ((swstat & DDRCTRL_SWSTAT_SW_DONE_ACK) == 0U); 41210a511ceSYann Gautier 4134156d4daSYann Gautier VERBOSE("[0x%lx] swstat = 0x%x\n", 4144156d4daSYann Gautier (uintptr_t)&ctl->swstat, swstat); 41510a511ceSYann Gautier } 41610a511ceSYann Gautier 41710a511ceSYann Gautier /* Wait quasi dynamic register update */ 41810a511ceSYann Gautier static void stm32mp1_wait_operating_mode(struct ddr_info *priv, uint32_t mode) 41910a511ceSYann Gautier { 420dfdb057aSYann Gautier uint64_t timeout; 42110a511ceSYann Gautier uint32_t stat; 42210a511ceSYann Gautier int break_loop = 0; 42310a511ceSYann Gautier 424dfdb057aSYann Gautier timeout = timeout_init_us(TIMEOUT_US_1S); 42510a511ceSYann Gautier for ( ; ; ) { 426dfdb057aSYann Gautier uint32_t operating_mode; 427dfdb057aSYann Gautier uint32_t selref_type; 428dfdb057aSYann Gautier 4294156d4daSYann Gautier stat = mmio_read_32((uintptr_t)&priv->ctl->stat); 43010a511ceSYann Gautier operating_mode = stat & DDRCTRL_STAT_OPERATING_MODE_MASK; 43110a511ceSYann Gautier selref_type = stat & DDRCTRL_STAT_SELFREF_TYPE_MASK; 4324156d4daSYann Gautier VERBOSE("[0x%lx] stat = 0x%x\n", 4334156d4daSYann Gautier (uintptr_t)&priv->ctl->stat, stat); 434dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 43510a511ceSYann Gautier panic(); 43610a511ceSYann Gautier } 43710a511ceSYann Gautier 43810a511ceSYann Gautier if (mode == DDRCTRL_STAT_OPERATING_MODE_SR) { 43910a511ceSYann Gautier /* 44010a511ceSYann Gautier * Self-refresh due to software 44110a511ceSYann Gautier * => checking also STAT.selfref_type. 44210a511ceSYann Gautier */ 44310a511ceSYann Gautier if ((operating_mode == 44410a511ceSYann Gautier DDRCTRL_STAT_OPERATING_MODE_SR) && 44510a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_SR)) { 44610a511ceSYann Gautier break_loop = 1; 44710a511ceSYann Gautier } 44810a511ceSYann Gautier } else if (operating_mode == mode) { 44910a511ceSYann Gautier break_loop = 1; 45010a511ceSYann Gautier } else if ((mode == DDRCTRL_STAT_OPERATING_MODE_NORMAL) && 45110a511ceSYann Gautier (operating_mode == DDRCTRL_STAT_OPERATING_MODE_SR) && 45210a511ceSYann Gautier (selref_type == DDRCTRL_STAT_SELFREF_TYPE_ASR)) { 45310a511ceSYann Gautier /* Normal mode: handle also automatic self refresh */ 45410a511ceSYann Gautier break_loop = 1; 45510a511ceSYann Gautier } 45610a511ceSYann Gautier 45710a511ceSYann Gautier if (break_loop == 1) { 45810a511ceSYann Gautier break; 45910a511ceSYann Gautier } 46010a511ceSYann Gautier } 46110a511ceSYann Gautier 4624156d4daSYann Gautier VERBOSE("[0x%lx] stat = 0x%x\n", 4634156d4daSYann Gautier (uintptr_t)&priv->ctl->stat, stat); 46410a511ceSYann Gautier } 46510a511ceSYann Gautier 46610a511ceSYann Gautier /* Mode Register Writes (MRW or MRS) */ 46710a511ceSYann Gautier static void stm32mp1_mode_register_write(struct ddr_info *priv, uint8_t addr, 46810a511ceSYann Gautier uint32_t data) 46910a511ceSYann Gautier { 47010a511ceSYann Gautier uint32_t mrctrl0; 47110a511ceSYann Gautier 47210a511ceSYann Gautier VERBOSE("MRS: %d = %x\n", addr, data); 47310a511ceSYann Gautier 47410a511ceSYann Gautier /* 47510a511ceSYann Gautier * 1. Poll MRSTAT.mr_wr_busy until it is '0'. 47610a511ceSYann Gautier * This checks that there is no outstanding MR transaction. 47710a511ceSYann Gautier * No write should be performed to MRCTRL0 and MRCTRL1 47810a511ceSYann Gautier * if MRSTAT.mr_wr_busy = 1. 47910a511ceSYann Gautier */ 4804156d4daSYann Gautier while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) & 48110a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 48210a511ceSYann Gautier ; 48310a511ceSYann Gautier } 48410a511ceSYann Gautier 48510a511ceSYann Gautier /* 48610a511ceSYann Gautier * 2. Write the MRCTRL0.mr_type, MRCTRL0.mr_addr, MRCTRL0.mr_rank 48710a511ceSYann Gautier * and (for MRWs) MRCTRL1.mr_data to define the MR transaction. 48810a511ceSYann Gautier */ 48910a511ceSYann Gautier mrctrl0 = DDRCTRL_MRCTRL0_MR_TYPE_WRITE | 49010a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_RANK_ALL | 49110a511ceSYann Gautier (((uint32_t)addr << DDRCTRL_MRCTRL0_MR_ADDR_SHIFT) & 49210a511ceSYann Gautier DDRCTRL_MRCTRL0_MR_ADDR_MASK); 4934156d4daSYann Gautier mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0); 4944156d4daSYann Gautier VERBOSE("[0x%lx] mrctrl0 = 0x%x (0x%x)\n", 4954156d4daSYann Gautier (uintptr_t)&priv->ctl->mrctrl0, 4964156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mrctrl0), mrctrl0); 4974156d4daSYann Gautier mmio_write_32((uintptr_t)&priv->ctl->mrctrl1, data); 4984156d4daSYann Gautier VERBOSE("[0x%lx] mrctrl1 = 0x%x\n", 4994156d4daSYann Gautier (uintptr_t)&priv->ctl->mrctrl1, 5004156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mrctrl1)); 50110a511ceSYann Gautier 50210a511ceSYann Gautier /* 50310a511ceSYann Gautier * 3. In a separate APB transaction, write the MRCTRL0.mr_wr to 1. This 50410a511ceSYann Gautier * bit is self-clearing, and triggers the MR transaction. 50510a511ceSYann Gautier * The uMCTL2 then asserts the MRSTAT.mr_wr_busy while it performs 50610a511ceSYann Gautier * the MR transaction to SDRAM, and no further access can be 50710a511ceSYann Gautier * initiated until it is deasserted. 50810a511ceSYann Gautier */ 50910a511ceSYann Gautier mrctrl0 |= DDRCTRL_MRCTRL0_MR_WR; 5104156d4daSYann Gautier mmio_write_32((uintptr_t)&priv->ctl->mrctrl0, mrctrl0); 51110a511ceSYann Gautier 5124156d4daSYann Gautier while ((mmio_read_32((uintptr_t)&priv->ctl->mrstat) & 51310a511ceSYann Gautier DDRCTRL_MRSTAT_MR_WR_BUSY) != 0U) { 51410a511ceSYann Gautier ; 51510a511ceSYann Gautier } 51610a511ceSYann Gautier 5174156d4daSYann Gautier VERBOSE("[0x%lx] mrctrl0 = 0x%x\n", 5184156d4daSYann Gautier (uintptr_t)&priv->ctl->mrctrl0, mrctrl0); 51910a511ceSYann Gautier } 52010a511ceSYann Gautier 52110a511ceSYann Gautier /* Switch DDR3 from DLL-on to DLL-off */ 52210a511ceSYann Gautier static void stm32mp1_ddr3_dll_off(struct ddr_info *priv) 52310a511ceSYann Gautier { 5244156d4daSYann Gautier uint32_t mr1 = mmio_read_32((uintptr_t)&priv->phy->mr1); 5254156d4daSYann Gautier uint32_t mr2 = mmio_read_32((uintptr_t)&priv->phy->mr2); 52610a511ceSYann Gautier uint32_t dbgcam; 52710a511ceSYann Gautier 52810a511ceSYann Gautier VERBOSE("mr1: 0x%x\n", mr1); 52910a511ceSYann Gautier VERBOSE("mr2: 0x%x\n", mr2); 53010a511ceSYann Gautier 53110a511ceSYann Gautier /* 53210a511ceSYann Gautier * 1. Set the DBG1.dis_hif = 1. 53310a511ceSYann Gautier * This prevents further reads/writes being received on the HIF. 53410a511ceSYann Gautier */ 5354156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 5364156d4daSYann Gautier VERBOSE("[0x%lx] dbg1 = 0x%x\n", 5374156d4daSYann Gautier (uintptr_t)&priv->ctl->dbg1, 5384156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dbg1)); 53910a511ceSYann Gautier 54010a511ceSYann Gautier /* 54110a511ceSYann Gautier * 2. Ensure all commands have been flushed from the uMCTL2 by polling 54210a511ceSYann Gautier * DBGCAM.wr_data_pipeline_empty = 1, 54310a511ceSYann Gautier * DBGCAM.rd_data_pipeline_empty = 1, 54410a511ceSYann Gautier * DBGCAM.dbg_wr_q_depth = 0 , 54510a511ceSYann Gautier * DBGCAM.dbg_lpr_q_depth = 0, and 54610a511ceSYann Gautier * DBGCAM.dbg_hpr_q_depth = 0. 54710a511ceSYann Gautier */ 54810a511ceSYann Gautier do { 5494156d4daSYann Gautier dbgcam = mmio_read_32((uintptr_t)&priv->ctl->dbgcam); 5504156d4daSYann Gautier VERBOSE("[0x%lx] dbgcam = 0x%x\n", 5514156d4daSYann Gautier (uintptr_t)&priv->ctl->dbgcam, dbgcam); 55210a511ceSYann Gautier } while ((((dbgcam & DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY) == 55310a511ceSYann Gautier DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)) && 55410a511ceSYann Gautier ((dbgcam & DDRCTRL_DBGCAM_DBG_Q_DEPTH) == 0U)); 55510a511ceSYann Gautier 55610a511ceSYann Gautier /* 55710a511ceSYann Gautier * 3. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 55810a511ceSYann Gautier * to disable RTT_NOM: 55910a511ceSYann Gautier * a. DDR3: Write to MR1[9], MR1[6] and MR1[2] 56010a511ceSYann Gautier * b. DDR4: Write to MR1[10:8] 56110a511ceSYann Gautier */ 56210a511ceSYann Gautier mr1 &= ~(BIT(9) | BIT(6) | BIT(2)); 56310a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 56410a511ceSYann Gautier 56510a511ceSYann Gautier /* 56610a511ceSYann Gautier * 4. For DDR4 only: Perform an MRS command 56710a511ceSYann Gautier * (using MRCTRL0 and MRCTRL1 registers) to write to MR5[8:6] 56810a511ceSYann Gautier * to disable RTT_PARK 56910a511ceSYann Gautier */ 57010a511ceSYann Gautier 57110a511ceSYann Gautier /* 57210a511ceSYann Gautier * 5. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 57310a511ceSYann Gautier * to write to MR2[10:9], to disable RTT_WR 57410a511ceSYann Gautier * (and therefore disable dynamic ODT). 57510a511ceSYann Gautier * This applies for both DDR3 and DDR4. 57610a511ceSYann Gautier */ 57710a511ceSYann Gautier mr2 &= ~GENMASK(10, 9); 57810a511ceSYann Gautier stm32mp1_mode_register_write(priv, 2, mr2); 57910a511ceSYann Gautier 58010a511ceSYann Gautier /* 58110a511ceSYann Gautier * 6. Perform an MRS command (using MRCTRL0 and MRCTRL1 registers) 58210a511ceSYann Gautier * to disable the DLL. The timing of this MRS is automatically 58310a511ceSYann Gautier * handled by the uMCTL2. 58410a511ceSYann Gautier * a. DDR3: Write to MR1[0] 58510a511ceSYann Gautier * b. DDR4: Write to MR1[0] 58610a511ceSYann Gautier */ 58710a511ceSYann Gautier mr1 |= BIT(0); 58810a511ceSYann Gautier stm32mp1_mode_register_write(priv, 1, mr1); 58910a511ceSYann Gautier 59010a511ceSYann Gautier /* 59110a511ceSYann Gautier * 7. Put the SDRAM into self-refresh mode by setting 59210a511ceSYann Gautier * PWRCTL.selfref_sw = 1, and polling STAT.operating_mode to ensure 59310a511ceSYann Gautier * the DDRC has entered self-refresh. 59410a511ceSYann Gautier */ 5954156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->pwrctl, 59610a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 5974156d4daSYann Gautier VERBOSE("[0x%lx] pwrctl = 0x%x\n", 5984156d4daSYann Gautier (uintptr_t)&priv->ctl->pwrctl, 5994156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->pwrctl)); 60010a511ceSYann Gautier 60110a511ceSYann Gautier /* 60210a511ceSYann Gautier * 8. Wait until STAT.operating_mode[1:0]==11 indicating that the 60310a511ceSYann Gautier * DWC_ddr_umctl2 core is in self-refresh mode. 60410a511ceSYann Gautier * Ensure transition to self-refresh was due to software 60510a511ceSYann Gautier * by checking that STAT.selfref_type[1:0]=2. 60610a511ceSYann Gautier */ 60710a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_SR); 60810a511ceSYann Gautier 60910a511ceSYann Gautier /* 61010a511ceSYann Gautier * 9. Set the MSTR.dll_off_mode = 1. 61110a511ceSYann Gautier * warning: MSTR.dll_off_mode is a quasi-dynamic type 2 field 61210a511ceSYann Gautier */ 61310a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 61410a511ceSYann Gautier 6154156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->mstr, DDRCTRL_MSTR_DLL_OFF_MODE); 6164156d4daSYann Gautier VERBOSE("[0x%lx] mstr = 0x%x\n", 6174156d4daSYann Gautier (uintptr_t)&priv->ctl->mstr, 6184156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mstr)); 61910a511ceSYann Gautier 62010a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 62110a511ceSYann Gautier 62210a511ceSYann Gautier /* 10. Change the clock frequency to the desired value. */ 62310a511ceSYann Gautier 62410a511ceSYann Gautier /* 62510a511ceSYann Gautier * 11. Update any registers which may be required to change for the new 62610a511ceSYann Gautier * frequency. This includes static and dynamic registers. 62710a511ceSYann Gautier * This includes both uMCTL2 registers and PHY registers. 62810a511ceSYann Gautier */ 62910a511ceSYann Gautier 63010a511ceSYann Gautier /* Change Bypass Mode Frequency Range */ 63133667d29SYann Gautier if (clk_get_rate(DDRPHYC) < 100000000U) { 6324156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->phy->dllgcr, 63310a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 63410a511ceSYann Gautier } else { 6354156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dllgcr, 63610a511ceSYann Gautier DDRPHYC_DLLGCR_BPS200); 63710a511ceSYann Gautier } 63810a511ceSYann Gautier 6394156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->acdllcr, DDRPHYC_ACDLLCR_DLLDIS); 64010a511ceSYann Gautier 6414156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx0dllcr, 64210a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 6434156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx1dllcr, 64410a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 6454156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx2dllcr, 64610a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 6474156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->phy->dx3dllcr, 64810a511ceSYann Gautier DDRPHYC_DXNDLLCR_DLLDIS); 64910a511ceSYann Gautier 65010a511ceSYann Gautier /* 12. Exit the self-refresh state by setting PWRCTL.selfref_sw = 0. */ 6514156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->pwrctl, 65210a511ceSYann Gautier DDRCTRL_PWRCTL_SELFREF_SW); 65310a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 65410a511ceSYann Gautier 65510a511ceSYann Gautier /* 65610a511ceSYann Gautier * 13. If ZQCTL0.dis_srx_zqcl = 0, the uMCTL2 performs a ZQCL command 65710a511ceSYann Gautier * at this point. 65810a511ceSYann Gautier */ 65910a511ceSYann Gautier 66010a511ceSYann Gautier /* 66110a511ceSYann Gautier * 14. Perform MRS commands as required to re-program timing registers 66210a511ceSYann Gautier * in the SDRAM for the new frequency 66310a511ceSYann Gautier * (in particular, CL, CWL and WR may need to be changed). 66410a511ceSYann Gautier */ 66510a511ceSYann Gautier 66610a511ceSYann Gautier /* 15. Write DBG1.dis_hif = 0 to re-enable reads and writes. */ 6674156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->dbg1, DDRCTRL_DBG1_DIS_HIF); 6684156d4daSYann Gautier VERBOSE("[0x%lx] dbg1 = 0x%x\n", 6694156d4daSYann Gautier (uintptr_t)&priv->ctl->dbg1, 6704156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dbg1)); 67110a511ceSYann Gautier } 67210a511ceSYann Gautier 67310a511ceSYann Gautier static void stm32mp1_refresh_disable(struct stm32mp1_ddrctl *ctl) 67410a511ceSYann Gautier { 67510a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 67610a511ceSYann Gautier /* Quasi-dynamic register update*/ 6774156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->rfshctl3, 67810a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 6794156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->pwrctl, DDRCTRL_PWRCTL_POWERDOWN_EN); 6804156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->dfimisc, 68110a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 68210a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 68310a511ceSYann Gautier } 68410a511ceSYann Gautier 68510a511ceSYann Gautier static void stm32mp1_refresh_restore(struct stm32mp1_ddrctl *ctl, 68610a511ceSYann Gautier uint32_t rfshctl3, uint32_t pwrctl) 68710a511ceSYann Gautier { 68810a511ceSYann Gautier stm32mp1_start_sw_done(ctl); 68910a511ceSYann Gautier if ((rfshctl3 & DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH) == 0U) { 6904156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&ctl->rfshctl3, 69110a511ceSYann Gautier DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH); 69210a511ceSYann Gautier } 69310a511ceSYann Gautier if ((pwrctl & DDRCTRL_PWRCTL_POWERDOWN_EN) != 0U) { 6944156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->pwrctl, 69510a511ceSYann Gautier DDRCTRL_PWRCTL_POWERDOWN_EN); 69610a511ceSYann Gautier } 6974156d4daSYann Gautier mmio_setbits_32((uintptr_t)&ctl->dfimisc, 69810a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 69910a511ceSYann Gautier stm32mp1_wait_sw_done_ack(ctl); 70010a511ceSYann Gautier } 70110a511ceSYann Gautier 70210a511ceSYann Gautier static int board_ddr_power_init(enum ddr_type ddr_type) 70310a511ceSYann Gautier { 704d82d4ff0SYann Gautier if (dt_pmic_status() > 0) { 70510a511ceSYann Gautier return pmic_ddr_power_init(ddr_type); 70610a511ceSYann Gautier } 70710a511ceSYann Gautier 70810a511ceSYann Gautier return 0; 70910a511ceSYann Gautier } 71010a511ceSYann Gautier 71110a511ceSYann Gautier void stm32mp1_ddr_init(struct ddr_info *priv, 71210a511ceSYann Gautier struct stm32mp1_ddr_config *config) 71310a511ceSYann Gautier { 71410a511ceSYann Gautier uint32_t pir; 7154156d4daSYann Gautier int ret = -EINVAL; 71610a511ceSYann Gautier 71710a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 71810a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_DDR3); 7194156d4daSYann Gautier } else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR2) != 0U) { 72010a511ceSYann Gautier ret = board_ddr_power_init(STM32MP_LPDDR2); 7214b549b21SYann Gautier } else if ((config->c_reg.mstr & DDRCTRL_MSTR_LPDDR3) != 0U) { 7224b549b21SYann Gautier ret = board_ddr_power_init(STM32MP_LPDDR3); 7234156d4daSYann Gautier } else { 7244156d4daSYann Gautier ERROR("DDR type not supported\n"); 72510a511ceSYann Gautier } 72610a511ceSYann Gautier 72710a511ceSYann Gautier if (ret != 0) { 72810a511ceSYann Gautier panic(); 72910a511ceSYann Gautier } 73010a511ceSYann Gautier 73110a511ceSYann Gautier VERBOSE("name = %s\n", config->info.name); 732*a078134eSYann Gautier VERBOSE("speed = %u kHz\n", config->info.speed); 73310a511ceSYann Gautier VERBOSE("size = 0x%x\n", config->info.size); 73410a511ceSYann Gautier 73510a511ceSYann Gautier /* DDR INIT SEQUENCE */ 73610a511ceSYann Gautier 73710a511ceSYann Gautier /* 73810a511ceSYann Gautier * 1. Program the DWC_ddr_umctl2 registers 73910a511ceSYann Gautier * nota: check DFIMISC.dfi_init_complete = 0 74010a511ceSYann Gautier */ 74110a511ceSYann Gautier 74210a511ceSYann Gautier /* 1.1 RESETS: presetn, core_ddrc_rstn, aresetn */ 74310a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 74410a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 74510a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 74610a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 74710a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 74810a511ceSYann Gautier mmio_setbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 74910a511ceSYann Gautier 75010a511ceSYann Gautier /* 1.2. start CLOCK */ 75110a511ceSYann Gautier if (stm32mp1_ddr_clk_enable(priv, config->info.speed) != 0) { 75210a511ceSYann Gautier panic(); 75310a511ceSYann Gautier } 75410a511ceSYann Gautier 75510a511ceSYann Gautier /* 1.3. deassert reset */ 75610a511ceSYann Gautier /* De-assert PHY rstn and ctl_rstn via DPHYRST and DPHYCTLRST. */ 75710a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYRST); 75810a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYCTLRST); 75910a511ceSYann Gautier /* 76010a511ceSYann Gautier * De-assert presetn once the clocks are active 76110a511ceSYann Gautier * and stable via DDRCAPBRST bit. 76210a511ceSYann Gautier */ 76310a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAPBRST); 76410a511ceSYann Gautier 76510a511ceSYann Gautier /* 1.4. wait 128 cycles to permit initialization of end logic */ 76610a511ceSYann Gautier udelay(2); 76710a511ceSYann Gautier /* For PCLK = 133MHz => 1 us is enough, 2 to allow lower frequency */ 76810a511ceSYann Gautier 76910a511ceSYann Gautier /* 1.5. initialize registers ddr_umctl2 */ 77010a511ceSYann Gautier /* Stop uMCTL2 before PHY is ready */ 7714156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->dfimisc, 77210a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 7734156d4daSYann Gautier VERBOSE("[0x%lx] dfimisc = 0x%x\n", 7744156d4daSYann Gautier (uintptr_t)&priv->ctl->dfimisc, 7754156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dfimisc)); 77610a511ceSYann Gautier 77710a511ceSYann Gautier set_reg(priv, REG_REG, &config->c_reg); 77810a511ceSYann Gautier 77910a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 78010a511ceSYann Gautier if ((config->c_reg.mstr & 78110a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 78210a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 78310a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mstr\n"); 7844156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->ctl->mstr, 78510a511ceSYann Gautier DDRCTRL_MSTR_DLL_OFF_MODE); 7864156d4daSYann Gautier VERBOSE("[0x%lx] mstr = 0x%x\n", 7874156d4daSYann Gautier (uintptr_t)&priv->ctl->mstr, 7884156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->mstr)); 78910a511ceSYann Gautier } 79010a511ceSYann Gautier 79110a511ceSYann Gautier set_reg(priv, REG_TIMING, &config->c_timing); 79210a511ceSYann Gautier set_reg(priv, REG_MAP, &config->c_map); 79310a511ceSYann Gautier 79410a511ceSYann Gautier /* Skip CTRL init, SDRAM init is done by PHY PUBL */ 7954156d4daSYann Gautier mmio_clrsetbits_32((uintptr_t)&priv->ctl->init0, 79610a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK, 79710a511ceSYann Gautier DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL); 7984156d4daSYann Gautier VERBOSE("[0x%lx] init0 = 0x%x\n", 7994156d4daSYann Gautier (uintptr_t)&priv->ctl->init0, 8004156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->init0)); 80110a511ceSYann Gautier 80210a511ceSYann Gautier set_reg(priv, REG_PERF, &config->c_perf); 80310a511ceSYann Gautier 80410a511ceSYann Gautier /* 2. deassert reset signal core_ddrc_rstn, aresetn and presetn */ 80510a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCORERST); 80610a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DDRCAXIRST); 80710a511ceSYann Gautier mmio_clrbits_32(priv->rcc + RCC_DDRITFCR, RCC_DDRITFCR_DPHYAPBRST); 80810a511ceSYann Gautier 80910a511ceSYann Gautier /* 81010a511ceSYann Gautier * 3. start PHY init by accessing relevant PUBL registers 81110a511ceSYann Gautier * (DXGCR, DCR, PTR*, MR*, DTPR*) 81210a511ceSYann Gautier */ 81310a511ceSYann Gautier set_reg(priv, REGPHY_REG, &config->p_reg); 81410a511ceSYann Gautier set_reg(priv, REGPHY_TIMING, &config->p_timing); 81510a511ceSYann Gautier set_reg(priv, REGPHY_CAL, &config->p_cal); 81610a511ceSYann Gautier 81710a511ceSYann Gautier /* DDR3 = don't set DLLOFF for init mode */ 81810a511ceSYann Gautier if ((config->c_reg.mstr & 81910a511ceSYann Gautier (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) 82010a511ceSYann Gautier == (DDRCTRL_MSTR_DDR3 | DDRCTRL_MSTR_DLL_OFF_MODE)) { 82110a511ceSYann Gautier VERBOSE("deactivate DLL OFF in mr1\n"); 8224156d4daSYann Gautier mmio_clrbits_32((uintptr_t)&priv->phy->mr1, BIT(0)); 8234156d4daSYann Gautier VERBOSE("[0x%lx] mr1 = 0x%x\n", 8244156d4daSYann Gautier (uintptr_t)&priv->phy->mr1, 8254156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->phy->mr1)); 82610a511ceSYann Gautier } 82710a511ceSYann Gautier 82810a511ceSYann Gautier /* 82910a511ceSYann Gautier * 4. Monitor PHY init status by polling PUBL register PGSR.IDONE 83010a511ceSYann Gautier * Perform DDR PHY DRAM initialization and Gate Training Evaluation 83110a511ceSYann Gautier */ 83210a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 83310a511ceSYann Gautier 83410a511ceSYann Gautier /* 83510a511ceSYann Gautier * 5. Indicate to PUBL that controller performs SDRAM initialization 83610a511ceSYann Gautier * by setting PIR.INIT and PIR CTLDINIT and pool PGSR.IDONE 83710a511ceSYann Gautier * DRAM init is done by PHY, init0.skip_dram.init = 1 83810a511ceSYann Gautier */ 83910a511ceSYann Gautier 84010a511ceSYann Gautier pir = DDRPHYC_PIR_DLLSRST | DDRPHYC_PIR_DLLLOCK | DDRPHYC_PIR_ZCAL | 84110a511ceSYann Gautier DDRPHYC_PIR_ITMSRST | DDRPHYC_PIR_DRAMINIT | DDRPHYC_PIR_ICPC; 84210a511ceSYann Gautier 84310a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DDR3) != 0U) { 84410a511ceSYann Gautier pir |= DDRPHYC_PIR_DRAMRST; /* Only for DDR3 */ 84510a511ceSYann Gautier } 84610a511ceSYann Gautier 84710a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, pir); 84810a511ceSYann Gautier 84910a511ceSYann Gautier /* 85010a511ceSYann Gautier * 6. SET DFIMISC.dfi_init_complete_en to 1 85110a511ceSYann Gautier * Enable quasi-dynamic register programming. 85210a511ceSYann Gautier */ 85310a511ceSYann Gautier stm32mp1_start_sw_done(priv->ctl); 85410a511ceSYann Gautier 8554156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->dfimisc, 85610a511ceSYann Gautier DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN); 8574156d4daSYann Gautier VERBOSE("[0x%lx] dfimisc = 0x%x\n", 8584156d4daSYann Gautier (uintptr_t)&priv->ctl->dfimisc, 8594156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->dfimisc)); 86010a511ceSYann Gautier 86110a511ceSYann Gautier stm32mp1_wait_sw_done_ack(priv->ctl); 86210a511ceSYann Gautier 86310a511ceSYann Gautier /* 86410a511ceSYann Gautier * 7. Wait for DWC_ddr_umctl2 to move to normal operation mode 86510a511ceSYann Gautier * by monitoring STAT.operating_mode signal 86610a511ceSYann Gautier */ 86710a511ceSYann Gautier 86810a511ceSYann Gautier /* Wait uMCTL2 ready */ 86910a511ceSYann Gautier stm32mp1_wait_operating_mode(priv, DDRCTRL_STAT_OPERATING_MODE_NORMAL); 87010a511ceSYann Gautier 87110a511ceSYann Gautier /* Switch to DLL OFF mode */ 87210a511ceSYann Gautier if ((config->c_reg.mstr & DDRCTRL_MSTR_DLL_OFF_MODE) != 0U) { 87310a511ceSYann Gautier stm32mp1_ddr3_dll_off(priv); 87410a511ceSYann Gautier } 87510a511ceSYann Gautier 87610a511ceSYann Gautier VERBOSE("DDR DQS training : "); 87710a511ceSYann Gautier 87810a511ceSYann Gautier /* 87910a511ceSYann Gautier * 8. Disable Auto refresh and power down by setting 88010a511ceSYann Gautier * - RFSHCTL3.dis_au_refresh = 1 88110a511ceSYann Gautier * - PWRCTL.powerdown_en = 0 88210a511ceSYann Gautier * - DFIMISC.dfiinit_complete_en = 0 88310a511ceSYann Gautier */ 88410a511ceSYann Gautier stm32mp1_refresh_disable(priv->ctl); 88510a511ceSYann Gautier 88610a511ceSYann Gautier /* 88710a511ceSYann Gautier * 9. Program PUBL PGCR to enable refresh during training 88810a511ceSYann Gautier * and rank to train 88910a511ceSYann Gautier * not done => keep the programed value in PGCR 89010a511ceSYann Gautier */ 89110a511ceSYann Gautier 89210a511ceSYann Gautier /* 89310a511ceSYann Gautier * 10. configure PUBL PIR register to specify which training step 89410a511ceSYann Gautier * to run 89510a511ceSYann Gautier * Warning : RVTRN is not supported by this PUBL 89610a511ceSYann Gautier */ 89710a511ceSYann Gautier stm32mp1_ddrphy_init(priv->phy, DDRPHYC_PIR_QSTRN); 89810a511ceSYann Gautier 89910a511ceSYann Gautier /* 11. monitor PUB PGSR.IDONE to poll cpmpletion of training sequence */ 90010a511ceSYann Gautier stm32mp1_ddrphy_idone_wait(priv->phy); 90110a511ceSYann Gautier 90210a511ceSYann Gautier /* 90310a511ceSYann Gautier * 12. set back registers in step 8 to the orginal values if desidered 90410a511ceSYann Gautier */ 90510a511ceSYann Gautier stm32mp1_refresh_restore(priv->ctl, config->c_reg.rfshctl3, 90610a511ceSYann Gautier config->c_reg.pwrctl); 90710a511ceSYann Gautier 90810a511ceSYann Gautier /* Enable uMCTL2 AXI port 0 */ 9094156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->pctrl_0, 9104156d4daSYann Gautier DDRCTRL_PCTRL_N_PORT_EN); 9114156d4daSYann Gautier VERBOSE("[0x%lx] pctrl_0 = 0x%x\n", 9124156d4daSYann Gautier (uintptr_t)&priv->ctl->pctrl_0, 9134156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->pctrl_0)); 91410a511ceSYann Gautier 91510a511ceSYann Gautier /* Enable uMCTL2 AXI port 1 */ 9164156d4daSYann Gautier mmio_setbits_32((uintptr_t)&priv->ctl->pctrl_1, 9174156d4daSYann Gautier DDRCTRL_PCTRL_N_PORT_EN); 9184156d4daSYann Gautier VERBOSE("[0x%lx] pctrl_1 = 0x%x\n", 9194156d4daSYann Gautier (uintptr_t)&priv->ctl->pctrl_1, 9204156d4daSYann Gautier mmio_read_32((uintptr_t)&priv->ctl->pctrl_1)); 92110a511ceSYann Gautier } 922